blob: 35de76adb3a1f288c294d084218cc2f10ff74a7b [file] [log] [blame]
Kever Yangc43acfd2018-12-20 11:33:42 +08001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Kever Yangfa437432017-02-22 16:56:35 +08002/*
3 * (C) Copyright 2016-2017 Rockchip Inc.
4 *
Kever Yangfa437432017-02-22 16:56:35 +08005 * Adapted from coreboot.
6 */
Philipp Tomsichfbecb942017-05-31 18:16:34 +02007
Kever Yangfa437432017-02-22 16:56:35 +08008#include <common.h>
9#include <clk.h>
10#include <dm.h>
11#include <dt-structs.h>
12#include <ram.h>
13#include <regmap.h>
14#include <syscon.h>
15#include <asm/io.h>
Kever Yang15f09a12019-03-28 11:01:23 +080016#include <asm/arch-rockchip/clock.h>
Kever Yang15f09a12019-03-28 11:01:23 +080017#include <asm/arch-rockchip/cru_rk3399.h>
18#include <asm/arch-rockchip/grf_rk3399.h>
19#include <asm/arch-rockchip/hardware.h>
Jagan Teki3eaf5392019-07-15 23:50:57 +053020#include <asm/arch-rockchip/sdram_common.h>
21#include <asm/arch-rockchip/sdram_rk3399.h>
Kever Yangfa437432017-02-22 16:56:35 +080022#include <linux/err.h>
Philipp Tomsichfbecb942017-05-31 18:16:34 +020023#include <time.h>
Kever Yangfa437432017-02-22 16:56:35 +080024
Jagan Teki3eaf5392019-07-15 23:50:57 +053025#define PRESET_SGRF_HOLD(n) ((0x1 << (6 + 16)) | ((n) << 6))
26#define PRESET_GPIO0_HOLD(n) ((0x1 << (7 + 16)) | ((n) << 7))
27#define PRESET_GPIO1_HOLD(n) ((0x1 << (8 + 16)) | ((n) << 8))
28
29#define PHY_DRV_ODT_HI_Z 0x0
30#define PHY_DRV_ODT_240 0x1
31#define PHY_DRV_ODT_120 0x8
32#define PHY_DRV_ODT_80 0x9
33#define PHY_DRV_ODT_60 0xc
34#define PHY_DRV_ODT_48 0xd
35#define PHY_DRV_ODT_40 0xe
36#define PHY_DRV_ODT_34_3 0xf
37
Jagan Teki33921032019-07-15 23:58:43 +053038#define CRU_SFTRST_DDR_CTRL(ch, n) ((0x1 << (8 + 16 + (ch) * 4)) | \
39 ((n) << (8 + (ch) * 4)))
40#define CRU_SFTRST_DDR_PHY(ch, n) ((0x1 << (9 + 16 + (ch) * 4)) | \
41 ((n) << (9 + (ch) * 4)))
Kever Yangfa437432017-02-22 16:56:35 +080042struct chan_info {
43 struct rk3399_ddr_pctl_regs *pctl;
44 struct rk3399_ddr_pi_regs *pi;
45 struct rk3399_ddr_publ_regs *publ;
46 struct rk3399_msch_regs *msch;
47};
48
49struct dram_info {
Kever Yang82763342019-04-01 17:20:53 +080050#if defined(CONFIG_TPL_BUILD) || \
51 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Jagan Tekia0aebe82019-07-15 23:58:45 +053052 u32 pwrup_srefresh_exit[2];
Kever Yangfa437432017-02-22 16:56:35 +080053 struct chan_info chan[2];
54 struct clk ddr_clk;
55 struct rk3399_cru *cru;
Jagan Tekia0aebe82019-07-15 23:58:45 +053056 struct rk3399_grf_regs *grf;
Kever Yangfa437432017-02-22 16:56:35 +080057 struct rk3399_pmucru *pmucru;
58 struct rk3399_pmusgrf_regs *pmusgrf;
59 struct rk3399_ddr_cic_regs *cic;
60#endif
61 struct ram_info info;
62 struct rk3399_pmugrf_regs *pmugrf;
63};
64
Kever Yang82763342019-04-01 17:20:53 +080065#if defined(CONFIG_TPL_BUILD) || \
66 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +080067
68struct rockchip_dmc_plat {
69#if CONFIG_IS_ENABLED(OF_PLATDATA)
70 struct dtd_rockchip_rk3399_dmc dtplat;
71#else
72 struct rk3399_sdram_params sdram_params;
73#endif
74 struct regmap *map;
75};
76
Jagan Tekia0aebe82019-07-15 23:58:45 +053077static void *get_ddrc0_con(struct dram_info *dram, u8 channel)
78{
79 return (channel == 0) ? &dram->grf->ddrc0_con0 : &dram->grf->ddrc0_con1;
80}
81
Kever Yangfa437432017-02-22 16:56:35 +080082static void copy_to_reg(u32 *dest, const u32 *src, u32 n)
83{
84 int i;
85
86 for (i = 0; i < n / sizeof(u32); i++) {
87 writel(*src, dest);
88 src++;
89 dest++;
90 }
91}
92
Jagan Teki33921032019-07-15 23:58:43 +053093static void rkclk_ddr_reset(struct rk3399_cru *cru, u32 channel, u32 ctl,
94 u32 phy)
95{
96 channel &= 0x1;
97 ctl &= 0x1;
98 phy &= 0x1;
99 writel(CRU_SFTRST_DDR_CTRL(channel, ctl) |
100 CRU_SFTRST_DDR_PHY(channel, phy),
101 &cru->softrst_con[4]);
102}
103
104static void phy_pctrl_reset(struct rk3399_cru *cru, u32 channel)
105{
106 rkclk_ddr_reset(cru, channel, 1, 1);
107 udelay(10);
108
109 rkclk_ddr_reset(cru, channel, 1, 0);
110 udelay(10);
111
112 rkclk_ddr_reset(cru, channel, 0, 0);
113 udelay(10);
114}
115
Kever Yangfa437432017-02-22 16:56:35 +0800116static void phy_dll_bypass_set(struct rk3399_ddr_publ_regs *ddr_publ_regs,
117 u32 freq)
118{
119 u32 *denali_phy = ddr_publ_regs->denali_phy;
120
121 /* From IP spec, only freq small than 125 can enter dll bypass mode */
122 if (freq <= 125) {
123 /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */
124 setbits_le32(&denali_phy[86], (0x3 << 2) << 8);
125 setbits_le32(&denali_phy[214], (0x3 << 2) << 8);
126 setbits_le32(&denali_phy[342], (0x3 << 2) << 8);
127 setbits_le32(&denali_phy[470], (0x3 << 2) << 8);
128
129 /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */
130 setbits_le32(&denali_phy[547], (0x3 << 2) << 16);
131 setbits_le32(&denali_phy[675], (0x3 << 2) << 16);
132 setbits_le32(&denali_phy[803], (0x3 << 2) << 16);
133 } else {
134 /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */
135 clrbits_le32(&denali_phy[86], (0x3 << 2) << 8);
136 clrbits_le32(&denali_phy[214], (0x3 << 2) << 8);
137 clrbits_le32(&denali_phy[342], (0x3 << 2) << 8);
138 clrbits_le32(&denali_phy[470], (0x3 << 2) << 8);
139
140 /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */
141 clrbits_le32(&denali_phy[547], (0x3 << 2) << 16);
142 clrbits_le32(&denali_phy[675], (0x3 << 2) << 16);
143 clrbits_le32(&denali_phy[803], (0x3 << 2) << 16);
144 }
145}
146
147static void set_memory_map(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530148 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800149{
Jagan Tekifde7f452019-07-15 23:50:58 +0530150 const struct rk3399_sdram_channel *sdram_ch = &params->ch[channel];
Kever Yangfa437432017-02-22 16:56:35 +0800151 u32 *denali_ctl = chan->pctl->denali_ctl;
152 u32 *denali_pi = chan->pi->denali_pi;
153 u32 cs_map;
154 u32 reduc;
155 u32 row;
156
157 /* Get row number from ddrconfig setting */
Jagan Teki355490d2019-07-15 23:51:05 +0530158 if (sdram_ch->cap_info.ddrconfig < 2 ||
159 sdram_ch->cap_info.ddrconfig == 4)
Kever Yangfa437432017-02-22 16:56:35 +0800160 row = 16;
Jagan Teki355490d2019-07-15 23:51:05 +0530161 else if (sdram_ch->cap_info.ddrconfig == 3)
Kever Yangfa437432017-02-22 16:56:35 +0800162 row = 14;
163 else
164 row = 15;
165
Jagan Teki355490d2019-07-15 23:51:05 +0530166 cs_map = (sdram_ch->cap_info.rank > 1) ? 3 : 1;
167 reduc = (sdram_ch->cap_info.bw == 2) ? 0 : 1;
Kever Yangfa437432017-02-22 16:56:35 +0800168
169 /* Set the dram configuration to ctrl */
Jagan Teki355490d2019-07-15 23:51:05 +0530170 clrsetbits_le32(&denali_ctl[191], 0xF, (12 - sdram_ch->cap_info.col));
Kever Yangfa437432017-02-22 16:56:35 +0800171 clrsetbits_le32(&denali_ctl[190], (0x3 << 16) | (0x7 << 24),
Jagan Teki355490d2019-07-15 23:51:05 +0530172 ((3 - sdram_ch->cap_info.bk) << 16) |
Kever Yangfa437432017-02-22 16:56:35 +0800173 ((16 - row) << 24));
174
175 clrsetbits_le32(&denali_ctl[196], 0x3 | (1 << 16),
176 cs_map | (reduc << 16));
177
178 /* PI_199 PI_COL_DIFF:RW:0:4 */
Jagan Teki355490d2019-07-15 23:51:05 +0530179 clrsetbits_le32(&denali_pi[199], 0xF, (12 - sdram_ch->cap_info.col));
Kever Yangfa437432017-02-22 16:56:35 +0800180
181 /* PI_155 PI_ROW_DIFF:RW:24:3 PI_BANK_DIFF:RW:16:2 */
182 clrsetbits_le32(&denali_pi[155], (0x3 << 16) | (0x7 << 24),
Jagan Teki355490d2019-07-15 23:51:05 +0530183 ((3 - sdram_ch->cap_info.bk) << 16) |
Kever Yangfa437432017-02-22 16:56:35 +0800184 ((16 - row) << 24));
185 /* PI_41 PI_CS_MAP:RW:24:4 */
186 clrsetbits_le32(&denali_pi[41], 0xf << 24, cs_map << 24);
Jagan Teki355490d2019-07-15 23:51:05 +0530187 if (sdram_ch->cap_info.rank == 1 && params->base.dramtype == DDR3)
Kever Yangfa437432017-02-22 16:56:35 +0800188 writel(0x2EC7FFFF, &denali_pi[34]);
189}
190
Kever Yangfa437432017-02-22 16:56:35 +0800191static int phy_io_config(const struct chan_info *chan,
Jagan Tekifde7f452019-07-15 23:50:58 +0530192 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800193{
194 u32 *denali_phy = chan->publ->denali_phy;
195 u32 vref_mode_dq, vref_value_dq, vref_mode_ac, vref_value_ac;
196 u32 mode_sel;
197 u32 reg_value;
198 u32 drv_value, odt_value;
199 u32 speed;
200
201 /* vref setting */
Jagan Tekifde7f452019-07-15 23:50:58 +0530202 if (params->base.dramtype == LPDDR4) {
Kever Yangfa437432017-02-22 16:56:35 +0800203 /* LPDDR4 */
204 vref_mode_dq = 0x6;
205 vref_value_dq = 0x1f;
206 vref_mode_ac = 0x6;
207 vref_value_ac = 0x1f;
Jagan Teki6cbd2422019-07-16 17:27:11 +0530208 mode_sel = 0x6;
Jagan Tekifde7f452019-07-15 23:50:58 +0530209 } else if (params->base.dramtype == LPDDR3) {
210 if (params->base.odt == 1) {
Kever Yangfa437432017-02-22 16:56:35 +0800211 vref_mode_dq = 0x5; /* LPDDR3 ODT */
212 drv_value = (readl(&denali_phy[6]) >> 12) & 0xf;
213 odt_value = (readl(&denali_phy[6]) >> 4) & 0xf;
214 if (drv_value == PHY_DRV_ODT_48) {
215 switch (odt_value) {
216 case PHY_DRV_ODT_240:
217 vref_value_dq = 0x16;
218 break;
219 case PHY_DRV_ODT_120:
220 vref_value_dq = 0x26;
221 break;
222 case PHY_DRV_ODT_60:
223 vref_value_dq = 0x36;
224 break;
225 default:
226 debug("Invalid ODT value.\n");
227 return -EINVAL;
228 }
229 } else if (drv_value == PHY_DRV_ODT_40) {
230 switch (odt_value) {
231 case PHY_DRV_ODT_240:
232 vref_value_dq = 0x19;
233 break;
234 case PHY_DRV_ODT_120:
235 vref_value_dq = 0x23;
236 break;
237 case PHY_DRV_ODT_60:
238 vref_value_dq = 0x31;
239 break;
240 default:
241 debug("Invalid ODT value.\n");
242 return -EINVAL;
243 }
244 } else if (drv_value == PHY_DRV_ODT_34_3) {
245 switch (odt_value) {
246 case PHY_DRV_ODT_240:
247 vref_value_dq = 0x17;
248 break;
249 case PHY_DRV_ODT_120:
250 vref_value_dq = 0x20;
251 break;
252 case PHY_DRV_ODT_60:
253 vref_value_dq = 0x2e;
254 break;
255 default:
256 debug("Invalid ODT value.\n");
257 return -EINVAL;
258 }
259 } else {
260 debug("Invalid DRV value.\n");
261 return -EINVAL;
262 }
263 } else {
264 vref_mode_dq = 0x2; /* LPDDR3 */
265 vref_value_dq = 0x1f;
266 }
267 vref_mode_ac = 0x2;
268 vref_value_ac = 0x1f;
Jagan Teki6cbd2422019-07-16 17:27:11 +0530269 mode_sel = 0x0;
Jagan Tekifde7f452019-07-15 23:50:58 +0530270 } else if (params->base.dramtype == DDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800271 /* DDR3L */
272 vref_mode_dq = 0x1;
273 vref_value_dq = 0x1f;
274 vref_mode_ac = 0x1;
275 vref_value_ac = 0x1f;
Jagan Teki6cbd2422019-07-16 17:27:11 +0530276 mode_sel = 0x1;
Kever Yangfa437432017-02-22 16:56:35 +0800277 } else {
278 debug("Unknown DRAM type.\n");
279 return -EINVAL;
280 }
281
282 reg_value = (vref_mode_dq << 9) | (0x1 << 8) | vref_value_dq;
283
284 /* PHY_913 PHY_PAD_VREF_CTRL_DQ_0 12bits offset_8 */
285 clrsetbits_le32(&denali_phy[913], 0xfff << 8, reg_value << 8);
286 /* PHY_914 PHY_PAD_VREF_CTRL_DQ_1 12bits offset_0 */
287 clrsetbits_le32(&denali_phy[914], 0xfff, reg_value);
288 /* PHY_914 PHY_PAD_VREF_CTRL_DQ_2 12bits offset_16 */
289 clrsetbits_le32(&denali_phy[914], 0xfff << 16, reg_value << 16);
290 /* PHY_915 PHY_PAD_VREF_CTRL_DQ_3 12bits offset_0 */
291 clrsetbits_le32(&denali_phy[915], 0xfff, reg_value);
292
293 reg_value = (vref_mode_ac << 9) | (0x1 << 8) | vref_value_ac;
294
295 /* PHY_915 PHY_PAD_VREF_CTRL_AC 12bits offset_16 */
296 clrsetbits_le32(&denali_phy[915], 0xfff << 16, reg_value << 16);
297
Kever Yangfa437432017-02-22 16:56:35 +0800298 /* PHY_924 PHY_PAD_FDBK_DRIVE */
299 clrsetbits_le32(&denali_phy[924], 0x7 << 15, mode_sel << 15);
300 /* PHY_926 PHY_PAD_DATA_DRIVE */
301 clrsetbits_le32(&denali_phy[926], 0x7 << 6, mode_sel << 6);
302 /* PHY_927 PHY_PAD_DQS_DRIVE */
303 clrsetbits_le32(&denali_phy[927], 0x7 << 6, mode_sel << 6);
304 /* PHY_928 PHY_PAD_ADDR_DRIVE */
305 clrsetbits_le32(&denali_phy[928], 0x7 << 14, mode_sel << 14);
306 /* PHY_929 PHY_PAD_CLK_DRIVE */
307 clrsetbits_le32(&denali_phy[929], 0x7 << 14, mode_sel << 14);
308 /* PHY_935 PHY_PAD_CKE_DRIVE */
309 clrsetbits_le32(&denali_phy[935], 0x7 << 14, mode_sel << 14);
310 /* PHY_937 PHY_PAD_RST_DRIVE */
311 clrsetbits_le32(&denali_phy[937], 0x7 << 14, mode_sel << 14);
312 /* PHY_939 PHY_PAD_CS_DRIVE */
313 clrsetbits_le32(&denali_phy[939], 0x7 << 14, mode_sel << 14);
314
Kever Yangfa437432017-02-22 16:56:35 +0800315 /* speed setting */
Jagan Tekifde7f452019-07-15 23:50:58 +0530316 if (params->base.ddr_freq < 400)
Kever Yangfa437432017-02-22 16:56:35 +0800317 speed = 0x0;
Jagan Tekifde7f452019-07-15 23:50:58 +0530318 else if (params->base.ddr_freq < 800)
Kever Yangfa437432017-02-22 16:56:35 +0800319 speed = 0x1;
Jagan Tekifde7f452019-07-15 23:50:58 +0530320 else if (params->base.ddr_freq < 1200)
Kever Yangfa437432017-02-22 16:56:35 +0800321 speed = 0x2;
322 else
323 speed = 0x3;
324
325 /* PHY_924 PHY_PAD_FDBK_DRIVE */
326 clrsetbits_le32(&denali_phy[924], 0x3 << 21, speed << 21);
327 /* PHY_926 PHY_PAD_DATA_DRIVE */
328 clrsetbits_le32(&denali_phy[926], 0x3 << 9, speed << 9);
329 /* PHY_927 PHY_PAD_DQS_DRIVE */
330 clrsetbits_le32(&denali_phy[927], 0x3 << 9, speed << 9);
331 /* PHY_928 PHY_PAD_ADDR_DRIVE */
332 clrsetbits_le32(&denali_phy[928], 0x3 << 17, speed << 17);
333 /* PHY_929 PHY_PAD_CLK_DRIVE */
334 clrsetbits_le32(&denali_phy[929], 0x3 << 17, speed << 17);
335 /* PHY_935 PHY_PAD_CKE_DRIVE */
336 clrsetbits_le32(&denali_phy[935], 0x3 << 17, speed << 17);
337 /* PHY_937 PHY_PAD_RST_DRIVE */
338 clrsetbits_le32(&denali_phy[937], 0x3 << 17, speed << 17);
339 /* PHY_939 PHY_PAD_CS_DRIVE */
340 clrsetbits_le32(&denali_phy[939], 0x3 << 17, speed << 17);
341
342 return 0;
343}
344
Jagan Tekiba607fa2019-07-16 17:27:07 +0530345static void set_ds_odt(const struct chan_info *chan,
346 const struct rk3399_sdram_params *params)
347{
348 u32 *denali_phy = chan->publ->denali_phy;
349
350 u32 tsel_idle_en, tsel_wr_en, tsel_rd_en;
351 u32 tsel_idle_select_p, tsel_rd_select_p;
352 u32 tsel_idle_select_n, tsel_rd_select_n;
353 u32 tsel_wr_select_dq_p, tsel_wr_select_ca_p;
354 u32 tsel_wr_select_dq_n, tsel_wr_select_ca_n;
355 u32 reg_value;
356
357 if (params->base.dramtype == LPDDR4) {
358 tsel_rd_select_p = PHY_DRV_ODT_HI_Z;
359 tsel_rd_select_n = PHY_DRV_ODT_240;
360
361 tsel_idle_select_p = PHY_DRV_ODT_HI_Z;
362 tsel_idle_select_n = PHY_DRV_ODT_240;
363
364 tsel_wr_select_dq_p = PHY_DRV_ODT_40;
365 tsel_wr_select_dq_n = PHY_DRV_ODT_40;
366
367 tsel_wr_select_ca_p = PHY_DRV_ODT_40;
368 tsel_wr_select_ca_n = PHY_DRV_ODT_40;
369 } else if (params->base.dramtype == LPDDR3) {
370 tsel_rd_select_p = PHY_DRV_ODT_240;
371 tsel_rd_select_n = PHY_DRV_ODT_HI_Z;
372
373 tsel_idle_select_p = PHY_DRV_ODT_240;
374 tsel_idle_select_n = PHY_DRV_ODT_HI_Z;
375
376 tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
377 tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
378
379 tsel_wr_select_ca_p = PHY_DRV_ODT_48;
380 tsel_wr_select_ca_n = PHY_DRV_ODT_48;
381 } else {
382 tsel_rd_select_p = PHY_DRV_ODT_240;
383 tsel_rd_select_n = PHY_DRV_ODT_240;
384
385 tsel_idle_select_p = PHY_DRV_ODT_240;
386 tsel_idle_select_n = PHY_DRV_ODT_240;
387
388 tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
389 tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
390
391 tsel_wr_select_ca_p = PHY_DRV_ODT_34_3;
392 tsel_wr_select_ca_n = PHY_DRV_ODT_34_3;
393 }
394
395 if (params->base.odt == 1)
396 tsel_rd_en = 1;
397 else
398 tsel_rd_en = 0;
399
400 tsel_wr_en = 0;
401 tsel_idle_en = 0;
402
403 /*
404 * phy_dq_tsel_select_X 24bits DENALI_PHY_6/134/262/390 offset_0
405 * sets termination values for read/idle cycles and drive strength
406 * for write cycles for DQ/DM
407 */
408 reg_value = tsel_rd_select_n | (tsel_rd_select_p << 0x4) |
409 (tsel_wr_select_dq_n << 8) | (tsel_wr_select_dq_p << 12) |
410 (tsel_idle_select_n << 16) | (tsel_idle_select_p << 20);
411 clrsetbits_le32(&denali_phy[6], 0xffffff, reg_value);
412 clrsetbits_le32(&denali_phy[134], 0xffffff, reg_value);
413 clrsetbits_le32(&denali_phy[262], 0xffffff, reg_value);
414 clrsetbits_le32(&denali_phy[390], 0xffffff, reg_value);
415
416 /*
417 * phy_dqs_tsel_select_X 24bits DENALI_PHY_7/135/263/391 offset_0
418 * sets termination values for read/idle cycles and drive strength
419 * for write cycles for DQS
420 */
421 clrsetbits_le32(&denali_phy[7], 0xffffff, reg_value);
422 clrsetbits_le32(&denali_phy[135], 0xffffff, reg_value);
423 clrsetbits_le32(&denali_phy[263], 0xffffff, reg_value);
424 clrsetbits_le32(&denali_phy[391], 0xffffff, reg_value);
425
426 /* phy_adr_tsel_select_ 8bits DENALI_PHY_544/672/800 offset_0 */
427 reg_value = tsel_wr_select_ca_n | (tsel_wr_select_ca_p << 0x4);
428 clrsetbits_le32(&denali_phy[544], 0xff, reg_value);
429 clrsetbits_le32(&denali_phy[672], 0xff, reg_value);
430 clrsetbits_le32(&denali_phy[800], 0xff, reg_value);
431
432 /* phy_pad_addr_drive 8bits DENALI_PHY_928 offset_0 */
433 clrsetbits_le32(&denali_phy[928], 0xff, reg_value);
434
435 /* phy_pad_rst_drive 8bits DENALI_PHY_937 offset_0 */
436 clrsetbits_le32(&denali_phy[937], 0xff, reg_value);
437
438 /* phy_pad_cke_drive 8bits DENALI_PHY_935 offset_0 */
439 clrsetbits_le32(&denali_phy[935], 0xff, reg_value);
440
441 /* phy_pad_cs_drive 8bits DENALI_PHY_939 offset_0 */
442 clrsetbits_le32(&denali_phy[939], 0xff, reg_value);
443
444 /* phy_pad_clk_drive 8bits DENALI_PHY_929 offset_0 */
445 clrsetbits_le32(&denali_phy[929], 0xff, reg_value);
446
447 /* phy_pad_fdbk_drive 23bit DENALI_PHY_924/925 */
448 clrsetbits_le32(&denali_phy[924], 0xff,
449 tsel_wr_select_dq_n | (tsel_wr_select_dq_p << 4));
450 clrsetbits_le32(&denali_phy[925], 0xff,
451 tsel_rd_select_n | (tsel_rd_select_p << 4));
452
453 /* phy_dq_tsel_enable_X 3bits DENALI_PHY_5/133/261/389 offset_16 */
454 reg_value = (tsel_rd_en | (tsel_wr_en << 1) | (tsel_idle_en << 2))
455 << 16;
456 clrsetbits_le32(&denali_phy[5], 0x7 << 16, reg_value);
457 clrsetbits_le32(&denali_phy[133], 0x7 << 16, reg_value);
458 clrsetbits_le32(&denali_phy[261], 0x7 << 16, reg_value);
459 clrsetbits_le32(&denali_phy[389], 0x7 << 16, reg_value);
460
461 /* phy_dqs_tsel_enable_X 3bits DENALI_PHY_6/134/262/390 offset_24 */
462 reg_value = (tsel_rd_en | (tsel_wr_en << 1) | (tsel_idle_en << 2))
463 << 24;
464 clrsetbits_le32(&denali_phy[6], 0x7 << 24, reg_value);
465 clrsetbits_le32(&denali_phy[134], 0x7 << 24, reg_value);
466 clrsetbits_le32(&denali_phy[262], 0x7 << 24, reg_value);
467 clrsetbits_le32(&denali_phy[390], 0x7 << 24, reg_value);
468
469 /* phy_adr_tsel_enable_ 1bit DENALI_PHY_518/646/774 offset_8 */
470 reg_value = tsel_wr_en << 8;
471 clrsetbits_le32(&denali_phy[518], 0x1 << 8, reg_value);
472 clrsetbits_le32(&denali_phy[646], 0x1 << 8, reg_value);
473 clrsetbits_le32(&denali_phy[774], 0x1 << 8, reg_value);
474
475 /* phy_pad_addr_term tsel 1bit DENALI_PHY_933 offset_17 */
476 reg_value = tsel_wr_en << 17;
477 clrsetbits_le32(&denali_phy[933], 0x1 << 17, reg_value);
478 /*
479 * pad_rst/cke/cs/clk_term tsel 1bits
480 * DENALI_PHY_938/936/940/934 offset_17
481 */
482 clrsetbits_le32(&denali_phy[938], 0x1 << 17, reg_value);
483 clrsetbits_le32(&denali_phy[936], 0x1 << 17, reg_value);
484 clrsetbits_le32(&denali_phy[940], 0x1 << 17, reg_value);
485 clrsetbits_le32(&denali_phy[934], 0x1 << 17, reg_value);
486
487 /* phy_pad_fdbk_term 1bit DENALI_PHY_930 offset_17 */
488 clrsetbits_le32(&denali_phy[930], 0x1 << 17, reg_value);
489
490 phy_io_config(chan, params);
491}
492
493static void pctl_start(struct dram_info *dram, u8 channel)
494{
495 const struct chan_info *chan = &dram->chan[channel];
496 u32 *denali_ctl = chan->pctl->denali_ctl;
497 u32 *denali_phy = chan->publ->denali_phy;
498 u32 *ddrc0_con = get_ddrc0_con(dram, channel);
499 u32 count = 0;
500 u32 byte, tmp;
501
502 writel(0x01000000, &ddrc0_con);
503
504 clrsetbits_le32(&denali_phy[957], 0x3 << 24, 0x2 << 24);
505
506 while (!(readl(&denali_ctl[203]) & (1 << 3))) {
507 if (count > 1000) {
508 printf("%s: Failed to init pctl for channel %d\n",
509 __func__, channel);
510 while (1)
511 ;
512 }
513
514 udelay(1);
515 count++;
516 }
517
518 writel(0x01000100, &ddrc0_con);
519
520 for (byte = 0; byte < 4; byte++) {
521 tmp = 0x820;
522 writel((tmp << 16) | tmp, &denali_phy[53 + (128 * byte)]);
523 writel((tmp << 16) | tmp, &denali_phy[54 + (128 * byte)]);
524 writel((tmp << 16) | tmp, &denali_phy[55 + (128 * byte)]);
525 writel((tmp << 16) | tmp, &denali_phy[56 + (128 * byte)]);
526 writel((tmp << 16) | tmp, &denali_phy[57 + (128 * byte)]);
527
528 clrsetbits_le32(&denali_phy[58 + (128 * byte)], 0xffff, tmp);
529 }
530
531 clrsetbits_le32(&denali_ctl[68], PWRUP_SREFRESH_EXIT,
532 dram->pwrup_srefresh_exit[channel]);
533}
534
Jagan Tekife42d4a2019-07-15 23:58:44 +0530535static int pctl_cfg(struct dram_info *dram, const struct chan_info *chan,
536 u32 channel, const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800537{
538 u32 *denali_ctl = chan->pctl->denali_ctl;
539 u32 *denali_pi = chan->pi->denali_pi;
540 u32 *denali_phy = chan->publ->denali_phy;
Jagan Tekifde7f452019-07-15 23:50:58 +0530541 const u32 *params_ctl = params->pctl_regs.denali_ctl;
542 const u32 *params_phy = params->phy_regs.denali_phy;
Kever Yangfa437432017-02-22 16:56:35 +0800543 u32 tmp, tmp1, tmp2;
Kever Yangfa437432017-02-22 16:56:35 +0800544
545 /*
546 * work around controller bug:
547 * Do not program DRAM_CLASS until NO_PHY_IND_TRAIN_INT is programmed
548 */
549 copy_to_reg(&denali_ctl[1], &params_ctl[1],
550 sizeof(struct rk3399_ddr_pctl_regs) - 4);
551 writel(params_ctl[0], &denali_ctl[0]);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530552
Jagan Tekifde7f452019-07-15 23:50:58 +0530553 copy_to_reg(denali_pi, &params->pi_regs.denali_pi[0],
Kever Yangfa437432017-02-22 16:56:35 +0800554 sizeof(struct rk3399_ddr_pi_regs));
Jagan Teki3eaf5392019-07-15 23:50:57 +0530555
Kever Yangfa437432017-02-22 16:56:35 +0800556 /* rank count need to set for init */
Jagan Tekifde7f452019-07-15 23:50:58 +0530557 set_memory_map(chan, channel, params);
Kever Yangfa437432017-02-22 16:56:35 +0800558
Jagan Tekifde7f452019-07-15 23:50:58 +0530559 writel(params->phy_regs.denali_phy[910], &denali_phy[910]);
560 writel(params->phy_regs.denali_phy[911], &denali_phy[911]);
561 writel(params->phy_regs.denali_phy[912], &denali_phy[912]);
Kever Yangfa437432017-02-22 16:56:35 +0800562
Jagan Tekia0aebe82019-07-15 23:58:45 +0530563 dram->pwrup_srefresh_exit[channel] = readl(&denali_ctl[68]) &
564 PWRUP_SREFRESH_EXIT;
Kever Yangfa437432017-02-22 16:56:35 +0800565 clrbits_le32(&denali_ctl[68], PWRUP_SREFRESH_EXIT);
566
567 /* PHY_DLL_RST_EN */
568 clrsetbits_le32(&denali_phy[957], 0x3 << 24, 1 << 24);
569
570 setbits_le32(&denali_pi[0], START);
571 setbits_le32(&denali_ctl[0], START);
572
Jagan Teki63f4d712019-07-15 23:50:56 +0530573 /* Waiting for phy DLL lock */
Kever Yangfa437432017-02-22 16:56:35 +0800574 while (1) {
575 tmp = readl(&denali_phy[920]);
576 tmp1 = readl(&denali_phy[921]);
577 tmp2 = readl(&denali_phy[922]);
578 if ((((tmp >> 16) & 0x1) == 0x1) &&
579 (((tmp1 >> 16) & 0x1) == 0x1) &&
580 (((tmp1 >> 0) & 0x1) == 0x1) &&
581 (((tmp2 >> 0) & 0x1) == 0x1))
582 break;
583 }
584
585 copy_to_reg(&denali_phy[896], &params_phy[896], (958 - 895) * 4);
586 copy_to_reg(&denali_phy[0], &params_phy[0], (90 - 0 + 1) * 4);
587 copy_to_reg(&denali_phy[128], &params_phy[128], (218 - 128 + 1) * 4);
588 copy_to_reg(&denali_phy[256], &params_phy[256], (346 - 256 + 1) * 4);
589 copy_to_reg(&denali_phy[384], &params_phy[384], (474 - 384 + 1) * 4);
590 copy_to_reg(&denali_phy[512], &params_phy[512], (549 - 512 + 1) * 4);
591 copy_to_reg(&denali_phy[640], &params_phy[640], (677 - 640 + 1) * 4);
592 copy_to_reg(&denali_phy[768], &params_phy[768], (805 - 768 + 1) * 4);
Jagan Tekifde7f452019-07-15 23:50:58 +0530593 set_ds_odt(chan, params);
Kever Yangfa437432017-02-22 16:56:35 +0800594
595 /*
596 * phy_dqs_tsel_wr_timing_X 8bits DENALI_PHY_84/212/340/468 offset_8
597 * dqs_tsel_wr_end[7:4] add Half cycle
598 */
599 tmp = (readl(&denali_phy[84]) >> 8) & 0xff;
600 clrsetbits_le32(&denali_phy[84], 0xff << 8, (tmp + 0x10) << 8);
601 tmp = (readl(&denali_phy[212]) >> 8) & 0xff;
602 clrsetbits_le32(&denali_phy[212], 0xff << 8, (tmp + 0x10) << 8);
603 tmp = (readl(&denali_phy[340]) >> 8) & 0xff;
604 clrsetbits_le32(&denali_phy[340], 0xff << 8, (tmp + 0x10) << 8);
605 tmp = (readl(&denali_phy[468]) >> 8) & 0xff;
606 clrsetbits_le32(&denali_phy[468], 0xff << 8, (tmp + 0x10) << 8);
607
608 /*
609 * phy_dqs_tsel_wr_timing_X 8bits DENALI_PHY_83/211/339/467 offset_8
610 * dq_tsel_wr_end[7:4] add Half cycle
611 */
612 tmp = (readl(&denali_phy[83]) >> 16) & 0xff;
613 clrsetbits_le32(&denali_phy[83], 0xff << 16, (tmp + 0x10) << 16);
614 tmp = (readl(&denali_phy[211]) >> 16) & 0xff;
615 clrsetbits_le32(&denali_phy[211], 0xff << 16, (tmp + 0x10) << 16);
616 tmp = (readl(&denali_phy[339]) >> 16) & 0xff;
617 clrsetbits_le32(&denali_phy[339], 0xff << 16, (tmp + 0x10) << 16);
618 tmp = (readl(&denali_phy[467]) >> 16) & 0xff;
619 clrsetbits_le32(&denali_phy[467], 0xff << 16, (tmp + 0x10) << 16);
620
Kever Yangfa437432017-02-22 16:56:35 +0800621 return 0;
622}
623
624static void select_per_cs_training_index(const struct chan_info *chan,
625 u32 rank)
626{
627 u32 *denali_phy = chan->publ->denali_phy;
628
629 /* PHY_84 PHY_PER_CS_TRAINING_EN_0 1bit offset_16 */
Jagan Teki63f4d712019-07-15 23:50:56 +0530630 if ((readl(&denali_phy[84]) >> 16) & 1) {
Kever Yangfa437432017-02-22 16:56:35 +0800631 /*
632 * PHY_8/136/264/392
633 * phy_per_cs_training_index_X 1bit offset_24
634 */
635 clrsetbits_le32(&denali_phy[8], 0x1 << 24, rank << 24);
636 clrsetbits_le32(&denali_phy[136], 0x1 << 24, rank << 24);
637 clrsetbits_le32(&denali_phy[264], 0x1 << 24, rank << 24);
638 clrsetbits_le32(&denali_phy[392], 0x1 << 24, rank << 24);
639 }
640}
641
642static void override_write_leveling_value(const struct chan_info *chan)
643{
644 u32 *denali_ctl = chan->pctl->denali_ctl;
645 u32 *denali_phy = chan->publ->denali_phy;
646 u32 byte;
647
648 /* PHY_896 PHY_FREQ_SEL_MULTICAST_EN 1bit offset_0 */
649 setbits_le32(&denali_phy[896], 1);
650
651 /*
652 * PHY_8/136/264/392
653 * phy_per_cs_training_multicast_en_X 1bit offset_16
654 */
655 clrsetbits_le32(&denali_phy[8], 0x1 << 16, 1 << 16);
656 clrsetbits_le32(&denali_phy[136], 0x1 << 16, 1 << 16);
657 clrsetbits_le32(&denali_phy[264], 0x1 << 16, 1 << 16);
658 clrsetbits_le32(&denali_phy[392], 0x1 << 16, 1 << 16);
659
660 for (byte = 0; byte < 4; byte++)
661 clrsetbits_le32(&denali_phy[63 + (128 * byte)], 0xffff << 16,
662 0x200 << 16);
663
664 /* PHY_896 PHY_FREQ_SEL_MULTICAST_EN 1bit offset_0 */
665 clrbits_le32(&denali_phy[896], 1);
666
667 /* CTL_200 ctrlupd_req 1bit offset_8 */
668 clrsetbits_le32(&denali_ctl[200], 0x1 << 8, 0x1 << 8);
669}
670
671static int data_training_ca(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530672 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800673{
674 u32 *denali_pi = chan->pi->denali_pi;
675 u32 *denali_phy = chan->publ->denali_phy;
676 u32 i, tmp;
677 u32 obs_0, obs_1, obs_2, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530678 u32 rank = params->ch[channel].cap_info.rank;
Jagan Teki708e9a72019-07-15 23:58:41 +0530679 u32 rank_mask;
Kever Yangfa437432017-02-22 16:56:35 +0800680
Jagan Teki01976ae2019-07-15 23:58:40 +0530681 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
682 writel(0x00003f7c, (&denali_pi[175]));
683
Jagan Teki3dae87d2019-07-16 17:27:09 +0530684 if (params->base.dramtype == LPDDR4)
685 rank_mask = (rank == 1) ? 0x5 : 0xf;
686 else
687 rank_mask = (rank == 1) ? 0x1 : 0x3;
Jagan Teki708e9a72019-07-15 23:58:41 +0530688
689 for (i = 0; i < 4; i++) {
690 if (!(rank_mask & (1 << i)))
691 continue;
692
Kever Yangfa437432017-02-22 16:56:35 +0800693 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530694
Kever Yangfa437432017-02-22 16:56:35 +0800695 /* PI_100 PI_CALVL_EN:RW:8:2 */
696 clrsetbits_le32(&denali_pi[100], 0x3 << 8, 0x2 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530697
Kever Yangfa437432017-02-22 16:56:35 +0800698 /* PI_92 PI_CALVL_REQ:WR:16:1,PI_CALVL_CS:RW:24:2 */
699 clrsetbits_le32(&denali_pi[92],
700 (0x1 << 16) | (0x3 << 24),
701 (0x1 << 16) | (i << 24));
702
703 /* Waiting for training complete */
704 while (1) {
705 /* PI_174 PI_INT_STATUS:RD:8:18 */
706 tmp = readl(&denali_pi[174]) >> 8;
707 /*
708 * check status obs
709 * PHY_532/660/789 phy_adr_calvl_obs1_:0:32
710 */
711 obs_0 = readl(&denali_phy[532]);
712 obs_1 = readl(&denali_phy[660]);
713 obs_2 = readl(&denali_phy[788]);
714 if (((obs_0 >> 30) & 0x3) ||
715 ((obs_1 >> 30) & 0x3) ||
716 ((obs_2 >> 30) & 0x3))
717 obs_err = 1;
718 if ((((tmp >> 11) & 0x1) == 0x1) &&
719 (((tmp >> 13) & 0x1) == 0x1) &&
720 (((tmp >> 5) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530721 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800722 break;
723 else if ((((tmp >> 5) & 0x1) == 0x1) ||
724 (obs_err == 1))
725 return -EIO;
726 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530727
Kever Yangfa437432017-02-22 16:56:35 +0800728 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
729 writel(0x00003f7c, (&denali_pi[175]));
730 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530731
Kever Yangfa437432017-02-22 16:56:35 +0800732 clrbits_le32(&denali_pi[100], 0x3 << 8);
733
734 return 0;
735}
736
737static int data_training_wl(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530738 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800739{
740 u32 *denali_pi = chan->pi->denali_pi;
741 u32 *denali_phy = chan->publ->denali_phy;
742 u32 i, tmp;
743 u32 obs_0, obs_1, obs_2, obs_3, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530744 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800745
Jagan Teki01976ae2019-07-15 23:58:40 +0530746 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
747 writel(0x00003f7c, (&denali_pi[175]));
748
Kever Yangfa437432017-02-22 16:56:35 +0800749 for (i = 0; i < rank; i++) {
750 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530751
Kever Yangfa437432017-02-22 16:56:35 +0800752 /* PI_60 PI_WRLVL_EN:RW:8:2 */
753 clrsetbits_le32(&denali_pi[60], 0x3 << 8, 0x2 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530754
Kever Yangfa437432017-02-22 16:56:35 +0800755 /* PI_59 PI_WRLVL_REQ:WR:8:1,PI_WRLVL_CS:RW:16:2 */
756 clrsetbits_le32(&denali_pi[59],
757 (0x1 << 8) | (0x3 << 16),
758 (0x1 << 8) | (i << 16));
759
760 /* Waiting for training complete */
761 while (1) {
762 /* PI_174 PI_INT_STATUS:RD:8:18 */
763 tmp = readl(&denali_pi[174]) >> 8;
764
765 /*
766 * check status obs, if error maybe can not
767 * get leveling done PHY_40/168/296/424
768 * phy_wrlvl_status_obs_X:0:13
769 */
770 obs_0 = readl(&denali_phy[40]);
771 obs_1 = readl(&denali_phy[168]);
772 obs_2 = readl(&denali_phy[296]);
773 obs_3 = readl(&denali_phy[424]);
774 if (((obs_0 >> 12) & 0x1) ||
775 ((obs_1 >> 12) & 0x1) ||
776 ((obs_2 >> 12) & 0x1) ||
777 ((obs_3 >> 12) & 0x1))
778 obs_err = 1;
779 if ((((tmp >> 10) & 0x1) == 0x1) &&
780 (((tmp >> 13) & 0x1) == 0x1) &&
781 (((tmp >> 4) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530782 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800783 break;
784 else if ((((tmp >> 4) & 0x1) == 0x1) ||
785 (obs_err == 1))
786 return -EIO;
787 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530788
Kever Yangfa437432017-02-22 16:56:35 +0800789 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
790 writel(0x00003f7c, (&denali_pi[175]));
791 }
792
793 override_write_leveling_value(chan);
794 clrbits_le32(&denali_pi[60], 0x3 << 8);
795
796 return 0;
797}
798
799static int data_training_rg(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530800 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800801{
802 u32 *denali_pi = chan->pi->denali_pi;
803 u32 *denali_phy = chan->publ->denali_phy;
804 u32 i, tmp;
805 u32 obs_0, obs_1, obs_2, obs_3, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530806 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800807
Jagan Teki01976ae2019-07-15 23:58:40 +0530808 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
809 writel(0x00003f7c, (&denali_pi[175]));
810
Kever Yangfa437432017-02-22 16:56:35 +0800811 for (i = 0; i < rank; i++) {
812 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530813
Kever Yangfa437432017-02-22 16:56:35 +0800814 /* PI_80 PI_RDLVL_GATE_EN:RW:24:2 */
815 clrsetbits_le32(&denali_pi[80], 0x3 << 24, 0x2 << 24);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530816
Kever Yangfa437432017-02-22 16:56:35 +0800817 /*
818 * PI_74 PI_RDLVL_GATE_REQ:WR:16:1
819 * PI_RDLVL_CS:RW:24:2
820 */
821 clrsetbits_le32(&denali_pi[74],
822 (0x1 << 16) | (0x3 << 24),
823 (0x1 << 16) | (i << 24));
824
825 /* Waiting for training complete */
826 while (1) {
827 /* PI_174 PI_INT_STATUS:RD:8:18 */
828 tmp = readl(&denali_pi[174]) >> 8;
829
830 /*
831 * check status obs
832 * PHY_43/171/299/427
833 * PHY_GTLVL_STATUS_OBS_x:16:8
834 */
835 obs_0 = readl(&denali_phy[43]);
836 obs_1 = readl(&denali_phy[171]);
837 obs_2 = readl(&denali_phy[299]);
838 obs_3 = readl(&denali_phy[427]);
839 if (((obs_0 >> (16 + 6)) & 0x3) ||
840 ((obs_1 >> (16 + 6)) & 0x3) ||
841 ((obs_2 >> (16 + 6)) & 0x3) ||
842 ((obs_3 >> (16 + 6)) & 0x3))
843 obs_err = 1;
844 if ((((tmp >> 9) & 0x1) == 0x1) &&
845 (((tmp >> 13) & 0x1) == 0x1) &&
846 (((tmp >> 3) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530847 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800848 break;
849 else if ((((tmp >> 3) & 0x1) == 0x1) ||
850 (obs_err == 1))
851 return -EIO;
852 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530853
Kever Yangfa437432017-02-22 16:56:35 +0800854 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
855 writel(0x00003f7c, (&denali_pi[175]));
856 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530857
Kever Yangfa437432017-02-22 16:56:35 +0800858 clrbits_le32(&denali_pi[80], 0x3 << 24);
859
860 return 0;
861}
862
863static int data_training_rl(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530864 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800865{
866 u32 *denali_pi = chan->pi->denali_pi;
867 u32 i, tmp;
Jagan Teki355490d2019-07-15 23:51:05 +0530868 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800869
Jagan Teki01976ae2019-07-15 23:58:40 +0530870 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
871 writel(0x00003f7c, (&denali_pi[175]));
872
Kever Yangfa437432017-02-22 16:56:35 +0800873 for (i = 0; i < rank; i++) {
874 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530875
Kever Yangfa437432017-02-22 16:56:35 +0800876 /* PI_80 PI_RDLVL_EN:RW:16:2 */
877 clrsetbits_le32(&denali_pi[80], 0x3 << 16, 0x2 << 16);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530878
Kever Yangfa437432017-02-22 16:56:35 +0800879 /* PI_74 PI_RDLVL_REQ:WR:8:1,PI_RDLVL_CS:RW:24:2 */
880 clrsetbits_le32(&denali_pi[74],
881 (0x1 << 8) | (0x3 << 24),
882 (0x1 << 8) | (i << 24));
883
884 /* Waiting for training complete */
885 while (1) {
886 /* PI_174 PI_INT_STATUS:RD:8:18 */
887 tmp = readl(&denali_pi[174]) >> 8;
888
889 /*
890 * make sure status obs not report error bit
891 * PHY_46/174/302/430
892 * phy_rdlvl_status_obs_X:16:8
893 */
894 if ((((tmp >> 8) & 0x1) == 0x1) &&
895 (((tmp >> 13) & 0x1) == 0x1) &&
896 (((tmp >> 2) & 0x1) == 0x0))
897 break;
898 else if (((tmp >> 2) & 0x1) == 0x1)
899 return -EIO;
900 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530901
Kever Yangfa437432017-02-22 16:56:35 +0800902 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
903 writel(0x00003f7c, (&denali_pi[175]));
904 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530905
Kever Yangfa437432017-02-22 16:56:35 +0800906 clrbits_le32(&denali_pi[80], 0x3 << 16);
907
908 return 0;
909}
910
911static int data_training_wdql(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530912 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800913{
914 u32 *denali_pi = chan->pi->denali_pi;
915 u32 i, tmp;
Jagan Teki355490d2019-07-15 23:51:05 +0530916 u32 rank = params->ch[channel].cap_info.rank;
Jagan Teki21cf3922019-07-15 23:58:42 +0530917 u32 rank_mask;
Kever Yangfa437432017-02-22 16:56:35 +0800918
Jagan Teki01976ae2019-07-15 23:58:40 +0530919 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
920 writel(0x00003f7c, (&denali_pi[175]));
921
Jagan Tekic716bf62019-07-16 17:27:10 +0530922 if (params->base.dramtype == LPDDR4)
923 rank_mask = (rank == 1) ? 0x5 : 0xf;
924 else
925 rank_mask = (rank == 1) ? 0x1 : 0x3;
Jagan Teki21cf3922019-07-15 23:58:42 +0530926
927 for (i = 0; i < 4; i++) {
928 if (!(rank_mask & (1 << i)))
929 continue;
930
Kever Yangfa437432017-02-22 16:56:35 +0800931 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530932
Kever Yangfa437432017-02-22 16:56:35 +0800933 /*
934 * disable PI_WDQLVL_VREF_EN before wdq leveling?
935 * PI_181 PI_WDQLVL_VREF_EN:RW:8:1
936 */
937 clrbits_le32(&denali_pi[181], 0x1 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530938
Kever Yangfa437432017-02-22 16:56:35 +0800939 /* PI_124 PI_WDQLVL_EN:RW:16:2 */
940 clrsetbits_le32(&denali_pi[124], 0x3 << 16, 0x2 << 16);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530941
Kever Yangfa437432017-02-22 16:56:35 +0800942 /* PI_121 PI_WDQLVL_REQ:WR:8:1,PI_WDQLVL_CS:RW:16:2 */
943 clrsetbits_le32(&denali_pi[121],
944 (0x1 << 8) | (0x3 << 16),
945 (0x1 << 8) | (i << 16));
946
947 /* Waiting for training complete */
948 while (1) {
949 /* PI_174 PI_INT_STATUS:RD:8:18 */
950 tmp = readl(&denali_pi[174]) >> 8;
951 if ((((tmp >> 12) & 0x1) == 0x1) &&
952 (((tmp >> 13) & 0x1) == 0x1) &&
953 (((tmp >> 6) & 0x1) == 0x0))
954 break;
955 else if (((tmp >> 6) & 0x1) == 0x1)
956 return -EIO;
957 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530958
Kever Yangfa437432017-02-22 16:56:35 +0800959 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
960 writel(0x00003f7c, (&denali_pi[175]));
961 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530962
Kever Yangfa437432017-02-22 16:56:35 +0800963 clrbits_le32(&denali_pi[124], 0x3 << 16);
964
965 return 0;
966}
967
968static int data_training(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530969 const struct rk3399_sdram_params *params,
Kever Yangfa437432017-02-22 16:56:35 +0800970 u32 training_flag)
971{
972 u32 *denali_phy = chan->publ->denali_phy;
Jagan Teki02fad6f2019-07-15 23:58:39 +0530973 int ret;
Kever Yangfa437432017-02-22 16:56:35 +0800974
975 /* PHY_927 PHY_PAD_DQS_DRIVE RPULL offset_22 */
976 setbits_le32(&denali_phy[927], (1 << 22));
977
978 if (training_flag == PI_FULL_TRAINING) {
Jagan Tekifde7f452019-07-15 23:50:58 +0530979 if (params->base.dramtype == LPDDR4) {
Kever Yangfa437432017-02-22 16:56:35 +0800980 training_flag = PI_CA_TRAINING | PI_WRITE_LEVELING |
981 PI_READ_GATE_TRAINING |
982 PI_READ_LEVELING | PI_WDQ_LEVELING;
Jagan Tekifde7f452019-07-15 23:50:58 +0530983 } else if (params->base.dramtype == LPDDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800984 training_flag = PI_CA_TRAINING | PI_WRITE_LEVELING |
985 PI_READ_GATE_TRAINING;
Jagan Tekifde7f452019-07-15 23:50:58 +0530986 } else if (params->base.dramtype == DDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800987 training_flag = PI_WRITE_LEVELING |
988 PI_READ_GATE_TRAINING |
989 PI_READ_LEVELING;
990 }
991 }
992
993 /* ca training(LPDDR4,LPDDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +0530994 if ((training_flag & PI_CA_TRAINING) == PI_CA_TRAINING) {
995 ret = data_training_ca(chan, channel, params);
996 if (ret < 0) {
997 debug("%s: data training ca failed\n", __func__);
998 return ret;
999 }
1000 }
Kever Yangfa437432017-02-22 16:56:35 +08001001
1002 /* write leveling(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301003 if ((training_flag & PI_WRITE_LEVELING) == PI_WRITE_LEVELING) {
1004 ret = data_training_wl(chan, channel, params);
1005 if (ret < 0) {
1006 debug("%s: data training wl failed\n", __func__);
1007 return ret;
1008 }
1009 }
Kever Yangfa437432017-02-22 16:56:35 +08001010
1011 /* read gate training(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301012 if ((training_flag & PI_READ_GATE_TRAINING) == PI_READ_GATE_TRAINING) {
1013 ret = data_training_rg(chan, channel, params);
1014 if (ret < 0) {
1015 debug("%s: data training rg failed\n", __func__);
1016 return ret;
1017 }
1018 }
Kever Yangfa437432017-02-22 16:56:35 +08001019
1020 /* read leveling(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301021 if ((training_flag & PI_READ_LEVELING) == PI_READ_LEVELING) {
1022 ret = data_training_rl(chan, channel, params);
1023 if (ret < 0) {
1024 debug("%s: data training rl failed\n", __func__);
1025 return ret;
1026 }
1027 }
Kever Yangfa437432017-02-22 16:56:35 +08001028
1029 /* wdq leveling(LPDDR4 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +05301030 if ((training_flag & PI_WDQ_LEVELING) == PI_WDQ_LEVELING) {
1031 ret = data_training_wdql(chan, channel, params);
1032 if (ret < 0) {
1033 debug("%s: data training wdql failed\n", __func__);
1034 return ret;
1035 }
1036 }
Kever Yangfa437432017-02-22 16:56:35 +08001037
1038 /* PHY_927 PHY_PAD_DQS_DRIVE RPULL offset_22 */
1039 clrbits_le32(&denali_phy[927], (1 << 22));
1040
1041 return 0;
1042}
1043
1044static void set_ddrconfig(const struct chan_info *chan,
Jagan Tekifde7f452019-07-15 23:50:58 +05301045 const struct rk3399_sdram_params *params,
Kever Yangfa437432017-02-22 16:56:35 +08001046 unsigned char channel, u32 ddrconfig)
1047{
1048 /* only need to set ddrconfig */
1049 struct rk3399_msch_regs *ddr_msch_regs = chan->msch;
1050 unsigned int cs0_cap = 0;
1051 unsigned int cs1_cap = 0;
1052
Jagan Teki355490d2019-07-15 23:51:05 +05301053 cs0_cap = (1 << (params->ch[channel].cap_info.cs0_row
1054 + params->ch[channel].cap_info.col
1055 + params->ch[channel].cap_info.bk
1056 + params->ch[channel].cap_info.bw - 20));
1057 if (params->ch[channel].cap_info.rank > 1)
1058 cs1_cap = cs0_cap >> (params->ch[channel].cap_info.cs0_row
1059 - params->ch[channel].cap_info.cs1_row);
1060 if (params->ch[channel].cap_info.row_3_4) {
Kever Yangfa437432017-02-22 16:56:35 +08001061 cs0_cap = cs0_cap * 3 / 4;
1062 cs1_cap = cs1_cap * 3 / 4;
1063 }
1064
1065 writel(ddrconfig | (ddrconfig << 8), &ddr_msch_regs->ddrconf);
1066 writel(((cs0_cap / 32) & 0xff) | (((cs1_cap / 32) & 0xff) << 8),
1067 &ddr_msch_regs->ddrsize);
1068}
1069
1070static void dram_all_config(struct dram_info *dram,
Jagan Tekifde7f452019-07-15 23:50:58 +05301071 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001072{
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301073 u32 sys_reg2 = 0;
Jagan Teki01cc1032019-07-16 17:27:01 +05301074 u32 sys_reg3 = 0;
Kever Yangfa437432017-02-22 16:56:35 +08001075 unsigned int channel, idx;
1076
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301077 sys_reg2 |= SYS_REG_ENC_DDRTYPE(params->base.dramtype);
1078 sys_reg2 |= SYS_REG_ENC_NUM_CH(params->base.num_channels);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301079
Kever Yangfa437432017-02-22 16:56:35 +08001080 for (channel = 0, idx = 0;
Jagan Tekifde7f452019-07-15 23:50:58 +05301081 (idx < params->base.num_channels) && (channel < 2);
Kever Yangfa437432017-02-22 16:56:35 +08001082 channel++) {
Jagan Tekifde7f452019-07-15 23:50:58 +05301083 const struct rk3399_sdram_channel *info = &params->ch[channel];
Kever Yangfa437432017-02-22 16:56:35 +08001084 struct rk3399_msch_regs *ddr_msch_regs;
1085 const struct rk3399_msch_timings *noc_timing;
1086
Jagan Teki355490d2019-07-15 23:51:05 +05301087 if (params->ch[channel].cap_info.col == 0)
Kever Yangfa437432017-02-22 16:56:35 +08001088 continue;
1089 idx++;
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301090 sys_reg2 |= SYS_REG_ENC_ROW_3_4(info->cap_info.row_3_4, channel);
1091 sys_reg2 |= SYS_REG_ENC_CHINFO(channel);
1092 sys_reg2 |= SYS_REG_ENC_RANK(info->cap_info.rank, channel);
1093 sys_reg2 |= SYS_REG_ENC_COL(info->cap_info.col, channel);
1094 sys_reg2 |= SYS_REG_ENC_BK(info->cap_info.bk, channel);
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301095 sys_reg2 |= SYS_REG_ENC_BW(info->cap_info.bw, channel);
1096 sys_reg2 |= SYS_REG_ENC_DBW(info->cap_info.dbw, channel);
Jagan Teki01cc1032019-07-16 17:27:01 +05301097 SYS_REG_ENC_CS0_ROW(info->cap_info.cs0_row, sys_reg2, sys_reg3, channel);
1098 if (info->cap_info.cs1_row)
1099 SYS_REG_ENC_CS1_ROW(info->cap_info.cs1_row, sys_reg2,
1100 sys_reg3, channel);
1101 sys_reg3 |= SYS_REG_ENC_CS1_COL(info->cap_info.col, channel);
Jagan Tekib713e022019-07-16 17:27:04 +05301102 sys_reg3 |= SYS_REG_ENC_VERSION(DDR_SYS_REG_VERSION);
Kever Yangfa437432017-02-22 16:56:35 +08001103
1104 ddr_msch_regs = dram->chan[channel].msch;
Jagan Tekifde7f452019-07-15 23:50:58 +05301105 noc_timing = &params->ch[channel].noc_timings;
Kever Yangfa437432017-02-22 16:56:35 +08001106 writel(noc_timing->ddrtiminga0,
1107 &ddr_msch_regs->ddrtiminga0);
1108 writel(noc_timing->ddrtimingb0,
1109 &ddr_msch_regs->ddrtimingb0);
Jagan Tekied77ce72019-07-16 17:27:05 +05301110 writel(noc_timing->ddrtimingc0.d32,
Kever Yangfa437432017-02-22 16:56:35 +08001111 &ddr_msch_regs->ddrtimingc0);
1112 writel(noc_timing->devtodev0,
1113 &ddr_msch_regs->devtodev0);
Jagan Tekia7355502019-07-16 17:27:06 +05301114 writel(noc_timing->ddrmode.d32,
Kever Yangfa437432017-02-22 16:56:35 +08001115 &ddr_msch_regs->ddrmode);
1116
1117 /* rank 1 memory clock disable (dfi_dram_clk_disable = 1) */
Jagan Teki355490d2019-07-15 23:51:05 +05301118 if (params->ch[channel].cap_info.rank == 1)
Kever Yangfa437432017-02-22 16:56:35 +08001119 setbits_le32(&dram->chan[channel].pctl->denali_ctl[276],
1120 1 << 17);
1121 }
1122
Jagan Tekie0ddb0b2019-07-16 17:27:00 +05301123 writel(sys_reg2, &dram->pmugrf->os_reg2);
Jagan Teki01cc1032019-07-16 17:27:01 +05301124 writel(sys_reg3, &dram->pmugrf->os_reg3);
Kever Yangfa437432017-02-22 16:56:35 +08001125 rk_clrsetreg(&dram->pmusgrf->soc_con4, 0x1f << 10,
Jagan Tekifde7f452019-07-15 23:50:58 +05301126 params->base.stride << 10);
Kever Yangfa437432017-02-22 16:56:35 +08001127
1128 /* reboot hold register set */
1129 writel(PRESET_SGRF_HOLD(0) | PRESET_GPIO0_HOLD(1) |
1130 PRESET_GPIO1_HOLD(1),
1131 &dram->pmucru->pmucru_rstnhold_con[1]);
1132 clrsetbits_le32(&dram->cru->glb_rst_con, 0x3, 0x3);
1133}
1134
1135static int switch_to_phy_index1(struct dram_info *dram,
Jagan Tekifde7f452019-07-15 23:50:58 +05301136 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001137{
1138 u32 channel;
1139 u32 *denali_phy;
Jagan Tekifde7f452019-07-15 23:50:58 +05301140 u32 ch_count = params->base.num_channels;
Kever Yangfa437432017-02-22 16:56:35 +08001141 int ret;
1142 int i = 0;
1143
1144 writel(RK_CLRSETBITS(0x03 << 4 | 1 << 2 | 1,
1145 1 << 4 | 1 << 2 | 1),
1146 &dram->cic->cic_ctrl0);
1147 while (!(readl(&dram->cic->cic_status0) & (1 << 2))) {
1148 mdelay(10);
1149 i++;
1150 if (i > 10) {
1151 debug("index1 frequency change overtime\n");
1152 return -ETIME;
1153 }
1154 }
1155
1156 i = 0;
1157 writel(RK_CLRSETBITS(1 << 1, 1 << 1), &dram->cic->cic_ctrl0);
1158 while (!(readl(&dram->cic->cic_status0) & (1 << 0))) {
1159 mdelay(10);
Heinrich Schuchardt2ebc80e2018-03-18 12:10:55 +01001160 i++;
Kever Yangfa437432017-02-22 16:56:35 +08001161 if (i > 10) {
1162 debug("index1 frequency done overtime\n");
1163 return -ETIME;
1164 }
1165 }
1166
1167 for (channel = 0; channel < ch_count; channel++) {
1168 denali_phy = dram->chan[channel].publ->denali_phy;
1169 clrsetbits_le32(&denali_phy[896], (0x3 << 8) | 1, 1 << 8);
1170 ret = data_training(&dram->chan[channel], channel,
Jagan Tekifde7f452019-07-15 23:50:58 +05301171 params, PI_FULL_TRAINING);
Jagan Teki02fad6f2019-07-15 23:58:39 +05301172 if (ret < 0) {
Kever Yangfa437432017-02-22 16:56:35 +08001173 debug("index1 training failed\n");
1174 return ret;
1175 }
1176 }
1177
1178 return 0;
1179}
1180
Jagan Teki4b097192019-07-15 23:58:52 +05301181static unsigned char calculate_stride(struct rk3399_sdram_params *params)
1182{
1183 unsigned int stride = params->base.stride;
1184 unsigned int channel, chinfo = 0;
1185 unsigned int ch_cap[2] = {0, 0};
1186 u64 cap;
1187
1188 for (channel = 0; channel < 2; channel++) {
1189 unsigned int cs0_cap = 0;
1190 unsigned int cs1_cap = 0;
1191 struct sdram_cap_info *cap_info = &params->ch[channel].cap_info;
1192
1193 if (cap_info->col == 0)
1194 continue;
1195
1196 cs0_cap = (1 << (cap_info->cs0_row + cap_info->col +
1197 cap_info->bk + cap_info->bw - 20));
1198 if (cap_info->rank > 1)
1199 cs1_cap = cs0_cap >> (cap_info->cs0_row
1200 - cap_info->cs1_row);
1201 if (cap_info->row_3_4) {
1202 cs0_cap = cs0_cap * 3 / 4;
1203 cs1_cap = cs1_cap * 3 / 4;
1204 }
1205 ch_cap[channel] = cs0_cap + cs1_cap;
1206 chinfo |= 1 << channel;
1207 }
1208
Jagan Teki1ff52832019-07-15 23:58:53 +05301209 /* stride calculation for 1 channel */
1210 if (params->base.num_channels == 1 && chinfo & 1)
1211 return 0x17; /* channel a */
1212
Jagan Teki4b097192019-07-15 23:58:52 +05301213 /* stride calculation for 2 channels, default gstride type is 256B */
1214 if (ch_cap[0] == ch_cap[1]) {
1215 cap = ch_cap[0] + ch_cap[1];
1216 switch (cap) {
1217 /* 512MB */
1218 case 512:
1219 stride = 0;
1220 break;
1221 /* 1GB */
1222 case 1024:
1223 stride = 0x5;
1224 break;
1225 /*
1226 * 768MB + 768MB same as total 2GB memory
1227 * useful space: 0-768MB 1GB-1792MB
1228 */
1229 case 1536:
1230 /* 2GB */
1231 case 2048:
1232 stride = 0x9;
1233 break;
1234 /* 1536MB + 1536MB */
1235 case 3072:
1236 stride = 0x11;
1237 break;
1238 /* 4GB */
1239 case 4096:
1240 stride = 0xD;
1241 break;
1242 default:
1243 printf("%s: Unable to calculate stride for ", __func__);
1244 print_size((cap * (1 << 20)), " capacity\n");
1245 break;
1246 }
1247 }
1248
Jagan Tekia9191b82019-07-15 23:58:55 +05301249 sdram_print_stride(stride);
1250
Jagan Teki4b097192019-07-15 23:58:52 +05301251 return stride;
1252}
1253
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301254static void clear_channel_params(struct rk3399_sdram_params *params, u8 channel)
1255{
1256 params->ch[channel].cap_info.rank = 0;
1257 params->ch[channel].cap_info.col = 0;
1258 params->ch[channel].cap_info.bk = 0;
1259 params->ch[channel].cap_info.bw = 32;
1260 params->ch[channel].cap_info.dbw = 32;
1261 params->ch[channel].cap_info.row_3_4 = 0;
1262 params->ch[channel].cap_info.cs0_row = 0;
1263 params->ch[channel].cap_info.cs1_row = 0;
1264 params->ch[channel].cap_info.ddrconfig = 0;
1265}
1266
1267static int pctl_init(struct dram_info *dram, struct rk3399_sdram_params *params)
1268{
1269 int channel;
1270 int ret;
1271
1272 for (channel = 0; channel < 2; channel++) {
1273 const struct chan_info *chan = &dram->chan[channel];
1274 struct rk3399_cru *cru = dram->cru;
1275 struct rk3399_ddr_publ_regs *publ = chan->publ;
1276
1277 phy_pctrl_reset(cru, channel);
1278 phy_dll_bypass_set(publ, params->base.ddr_freq);
1279
1280 ret = pctl_cfg(dram, chan, channel, params);
1281 if (ret < 0) {
1282 printf("%s: pctl config failed\n", __func__);
1283 return ret;
1284 }
1285
1286 /* start to trigger initialization */
1287 pctl_start(dram, channel);
1288 }
1289
1290 return 0;
1291}
1292
Kever Yangfa437432017-02-22 16:56:35 +08001293static int sdram_init(struct dram_info *dram,
Jagan Teki4b097192019-07-15 23:58:52 +05301294 struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001295{
Jagan Tekifde7f452019-07-15 23:50:58 +05301296 unsigned char dramtype = params->base.dramtype;
1297 unsigned int ddr_freq = params->base.ddr_freq;
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301298 u32 training_flag = PI_READ_GATE_TRAINING;
1299 int channel, ch, rank;
Jagan Tekid4b4bb42019-07-15 23:50:59 +05301300 int ret;
Kever Yangfa437432017-02-22 16:56:35 +08001301
1302 debug("Starting SDRAM initialization...\n");
1303
Philipp Tomsichfcb21582017-05-31 18:16:35 +02001304 if ((dramtype == DDR3 && ddr_freq > 933) ||
Kever Yangfa437432017-02-22 16:56:35 +08001305 (dramtype == LPDDR3 && ddr_freq > 933) ||
1306 (dramtype == LPDDR4 && ddr_freq > 800)) {
1307 debug("SDRAM frequency is to high!");
1308 return -E2BIG;
1309 }
1310
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301311 for (ch = 0; ch < 2; ch++) {
1312 params->ch[ch].cap_info.rank = 2;
1313 for (rank = 2; rank != 0; rank--) {
1314 ret = pctl_init(dram, params);
1315 if (ret < 0) {
1316 printf("%s: pctl init failed\n", __func__);
1317 return ret;
1318 }
1319
1320 /* LPDDR2/LPDDR3 need to wait DAI complete, max 10us */
1321 if (dramtype == LPDDR3)
1322 udelay(10);
1323
1324 params->ch[ch].cap_info.rank = rank;
1325
1326 /*
1327 * LPDDR3 CA training msut be trigger before
1328 * other training.
1329 * DDR3 is not have CA training.
1330 */
1331 if (params->base.dramtype == LPDDR3)
1332 training_flag |= PI_CA_TRAINING;
1333
1334 if (!(data_training(&dram->chan[ch], ch,
1335 params, training_flag)))
1336 break;
1337 }
1338 /* Computed rank with associated channel number */
1339 params->ch[ch].cap_info.rank = rank;
1340 }
1341
1342 params->base.num_channels = 0;
Kever Yangfa437432017-02-22 16:56:35 +08001343 for (channel = 0; channel < 2; channel++) {
1344 const struct chan_info *chan = &dram->chan[channel];
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301345 struct sdram_cap_info *cap_info = &params->ch[channel].cap_info;
1346 u8 training_flag = PI_FULL_TRAINING;
Kever Yangfa437432017-02-22 16:56:35 +08001347
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301348 if (cap_info->rank == 0) {
1349 clear_channel_params(params, channel);
Kever Yangfa437432017-02-22 16:56:35 +08001350 continue;
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301351 } else {
1352 params->base.num_channels++;
Kever Yangfa437432017-02-22 16:56:35 +08001353 }
1354
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301355 debug("Channel ");
1356 debug(channel ? "1: " : "0: ");
Jagan Tekia0aebe82019-07-15 23:58:45 +05301357
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301358 /* LPDDR3 should have write and read gate training */
1359 if (params->base.dramtype == LPDDR3)
1360 training_flag = PI_WRITE_LEVELING |
1361 PI_READ_GATE_TRAINING;
Kever Yangfa437432017-02-22 16:56:35 +08001362
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301363 if (params->base.dramtype != LPDDR4) {
1364 ret = data_training(dram, channel, params,
1365 training_flag);
1366 if (!ret) {
1367 debug("%s: data train failed for channel %d\n",
1368 __func__, ret);
1369 continue;
1370 }
Kever Yangfa437432017-02-22 16:56:35 +08001371 }
1372
Jagan Tekia9191b82019-07-15 23:58:55 +05301373 sdram_print_ddr_info(cap_info, &params->base);
1374
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301375 set_ddrconfig(chan, params, channel, cap_info->ddrconfig);
1376 }
1377
1378 if (params->base.num_channels == 0) {
1379 printf("%s: ", __func__);
Jagan Tekia9191b82019-07-15 23:58:55 +05301380 sdram_print_dram_type(params->base.dramtype);
Jagan Tekid0ba88f2019-07-15 23:58:54 +05301381 printf(" - %dMHz failed!\n", params->base.ddr_freq);
1382 return -EINVAL;
Kever Yangfa437432017-02-22 16:56:35 +08001383 }
Jagan Teki4b097192019-07-15 23:58:52 +05301384
1385 params->base.stride = calculate_stride(params);
Jagan Tekifde7f452019-07-15 23:50:58 +05301386 dram_all_config(dram, params);
1387 switch_to_phy_index1(dram, params);
Kever Yangfa437432017-02-22 16:56:35 +08001388
1389 debug("Finish SDRAM initialization...\n");
1390 return 0;
1391}
1392
1393static int rk3399_dmc_ofdata_to_platdata(struct udevice *dev)
1394{
1395#if !CONFIG_IS_ENABLED(OF_PLATDATA)
1396 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
Kever Yangfa437432017-02-22 16:56:35 +08001397 int ret;
1398
Philipp Tomsich8f1034e2017-06-07 18:46:03 +02001399 ret = dev_read_u32_array(dev, "rockchip,sdram-params",
1400 (u32 *)&plat->sdram_params,
1401 sizeof(plat->sdram_params) / sizeof(u32));
Kever Yangfa437432017-02-22 16:56:35 +08001402 if (ret) {
1403 printf("%s: Cannot read rockchip,sdram-params %d\n",
1404 __func__, ret);
1405 return ret;
1406 }
Masahiro Yamadad3581232018-04-19 12:14:03 +09001407 ret = regmap_init_mem(dev_ofnode(dev), &plat->map);
Kever Yangfa437432017-02-22 16:56:35 +08001408 if (ret)
1409 printf("%s: regmap failed %d\n", __func__, ret);
1410
1411#endif
1412 return 0;
1413}
1414
1415#if CONFIG_IS_ENABLED(OF_PLATDATA)
1416static int conv_of_platdata(struct udevice *dev)
1417{
1418 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
1419 struct dtd_rockchip_rk3399_dmc *dtplat = &plat->dtplat;
1420 int ret;
1421
1422 ret = regmap_init_mem_platdata(dev, dtplat->reg,
Jagan Teki63f4d712019-07-15 23:50:56 +05301423 ARRAY_SIZE(dtplat->reg) / 2,
1424 &plat->map);
Kever Yangfa437432017-02-22 16:56:35 +08001425 if (ret)
1426 return ret;
1427
1428 return 0;
1429}
1430#endif
1431
1432static int rk3399_dmc_init(struct udevice *dev)
1433{
1434 struct dram_info *priv = dev_get_priv(dev);
1435 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
1436 int ret;
1437#if !CONFIG_IS_ENABLED(OF_PLATDATA)
1438 struct rk3399_sdram_params *params = &plat->sdram_params;
1439#else
1440 struct dtd_rockchip_rk3399_dmc *dtplat = &plat->dtplat;
1441 struct rk3399_sdram_params *params =
1442 (void *)dtplat->rockchip_sdram_params;
1443
1444 ret = conv_of_platdata(dev);
1445 if (ret)
1446 return ret;
1447#endif
1448
1449 priv->cic = syscon_get_first_range(ROCKCHIP_SYSCON_CIC);
Jagan Tekia0aebe82019-07-15 23:58:45 +05301450 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
Kever Yangfa437432017-02-22 16:56:35 +08001451 priv->pmugrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUGRF);
1452 priv->pmusgrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUSGRF);
1453 priv->pmucru = rockchip_get_pmucru();
1454 priv->cru = rockchip_get_cru();
1455 priv->chan[0].pctl = regmap_get_range(plat->map, 0);
1456 priv->chan[0].pi = regmap_get_range(plat->map, 1);
1457 priv->chan[0].publ = regmap_get_range(plat->map, 2);
1458 priv->chan[0].msch = regmap_get_range(plat->map, 3);
1459 priv->chan[1].pctl = regmap_get_range(plat->map, 4);
1460 priv->chan[1].pi = regmap_get_range(plat->map, 5);
1461 priv->chan[1].publ = regmap_get_range(plat->map, 6);
1462 priv->chan[1].msch = regmap_get_range(plat->map, 7);
1463
1464 debug("con reg %p %p %p %p %p %p %p %p\n",
1465 priv->chan[0].pctl, priv->chan[0].pi,
1466 priv->chan[0].publ, priv->chan[0].msch,
1467 priv->chan[1].pctl, priv->chan[1].pi,
1468 priv->chan[1].publ, priv->chan[1].msch);
1469 debug("cru %p, cic %p, grf %p, sgrf %p, pmucru %p\n", priv->cru,
1470 priv->cic, priv->pmugrf, priv->pmusgrf, priv->pmucru);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301471
Kever Yangfa437432017-02-22 16:56:35 +08001472#if CONFIG_IS_ENABLED(OF_PLATDATA)
1473 ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->ddr_clk);
1474#else
1475 ret = clk_get_by_index(dev, 0, &priv->ddr_clk);
1476#endif
1477 if (ret) {
1478 printf("%s clk get failed %d\n", __func__, ret);
1479 return ret;
1480 }
Jagan Teki3eaf5392019-07-15 23:50:57 +05301481
Kever Yangfa437432017-02-22 16:56:35 +08001482 ret = clk_set_rate(&priv->ddr_clk, params->base.ddr_freq * MHz);
1483 if (ret < 0) {
1484 printf("%s clk set failed %d\n", __func__, ret);
1485 return ret;
1486 }
Jagan Teki3eaf5392019-07-15 23:50:57 +05301487
Kever Yangfa437432017-02-22 16:56:35 +08001488 ret = sdram_init(priv, params);
1489 if (ret < 0) {
Jagan Teki3eaf5392019-07-15 23:50:57 +05301490 printf("%s DRAM init failed %d\n", __func__, ret);
Kever Yangfa437432017-02-22 16:56:35 +08001491 return ret;
1492 }
1493
1494 return 0;
1495}
1496#endif
1497
Kever Yangfa437432017-02-22 16:56:35 +08001498static int rk3399_dmc_probe(struct udevice *dev)
1499{
Kever Yang82763342019-04-01 17:20:53 +08001500#if defined(CONFIG_TPL_BUILD) || \
1501 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001502 if (rk3399_dmc_init(dev))
1503 return 0;
1504#else
1505 struct dram_info *priv = dev_get_priv(dev);
1506
1507 priv->pmugrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUGRF);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301508 debug("%s: pmugrf = %p\n", __func__, priv->pmugrf);
Kever Yang7805cdf2017-06-23 16:11:06 +08001509 priv->info.base = CONFIG_SYS_SDRAM_BASE;
Jagan Teki63f4d712019-07-15 23:50:56 +05301510 priv->info.size =
1511 rockchip_sdram_size((phys_addr_t)&priv->pmugrf->os_reg2);
Kever Yangfa437432017-02-22 16:56:35 +08001512#endif
1513 return 0;
1514}
1515
1516static int rk3399_dmc_get_info(struct udevice *dev, struct ram_info *info)
1517{
1518 struct dram_info *priv = dev_get_priv(dev);
1519
Kever Yang76e16932017-04-19 16:01:14 +08001520 *info = priv->info;
Kever Yangfa437432017-02-22 16:56:35 +08001521
1522 return 0;
1523}
1524
1525static struct ram_ops rk3399_dmc_ops = {
1526 .get_info = rk3399_dmc_get_info,
1527};
1528
Kever Yangfa437432017-02-22 16:56:35 +08001529static const struct udevice_id rk3399_dmc_ids[] = {
1530 { .compatible = "rockchip,rk3399-dmc" },
1531 { }
1532};
1533
1534U_BOOT_DRIVER(dmc_rk3399) = {
1535 .name = "rockchip_rk3399_dmc",
1536 .id = UCLASS_RAM,
1537 .of_match = rk3399_dmc_ids,
1538 .ops = &rk3399_dmc_ops,
Kever Yang82763342019-04-01 17:20:53 +08001539#if defined(CONFIG_TPL_BUILD) || \
1540 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001541 .ofdata_to_platdata = rk3399_dmc_ofdata_to_platdata,
1542#endif
1543 .probe = rk3399_dmc_probe,
Kever Yangfa437432017-02-22 16:56:35 +08001544 .priv_auto_alloc_size = sizeof(struct dram_info),
Kever Yang82763342019-04-01 17:20:53 +08001545#if defined(CONFIG_TPL_BUILD) || \
1546 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001547 .platdata_auto_alloc_size = sizeof(struct rockchip_dmc_plat),
1548#endif
1549};