blob: 6991af877522ebe88a81cc4a88b03c1d0137b057 [file] [log] [blame]
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Glass77d2f7f2016-09-12 23:18:41 -06003config SPL_LIBCOMMON_SUPPORT
4 default y
5
Simon Glass1646eba2016-09-12 23:18:42 -06006config SPL_LIBDISK_SUPPORT
7 default y
8
Simon Glasscc4288e2016-09-12 23:18:43 -06009config SPL_LIBGENERIC_SUPPORT
10 default y
11
Simon Glass1fdf7c62016-09-12 23:18:44 -060012config SPL_MMC_SUPPORT
13 default y if DM_MMC
14
Simon Glassd6b9bd82016-09-12 23:18:48 -060015config SPL_NAND_SUPPORT
16 default y if SPL_NAND_DENALI
17
Simon Glasse00f76c2016-09-12 23:18:56 -060018config SPL_SERIAL_SUPPORT
19 default y
20
Simon Glasse404ade2016-09-12 23:18:57 -060021config SPL_SPI_FLASH_SUPPORT
Simon Glassf35ed9e2016-09-12 23:18:58 -060022 default y if SPL_SPI_SUPPORT
23
24config SPL_SPI_SUPPORT
Simon Glasse404ade2016-09-12 23:18:57 -060025 default y if DM_SPI
26
Simon Glass02e69a52016-09-12 23:19:02 -060027config SPL_WATCHDOG_SUPPORT
28 default y
29
Marek Vasutcd9b7312015-08-02 21:57:57 +020030config TARGET_SOCFPGA_ARRIA5
31 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060032 select TARGET_SOCFPGA_GEN5
Marek Vasutcd9b7312015-08-02 21:57:57 +020033
34config TARGET_SOCFPGA_CYCLONE5
35 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060036 select TARGET_SOCFPGA_GEN5
37
38config TARGET_SOCFPGA_GEN5
39 bool
Marek Vasutcd9b7312015-08-02 21:57:57 +020040
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090041choice
42 prompt "Altera SOCFPGA board select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050043 optional
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090044
Marek Vasutcd9b7312015-08-02 21:57:57 +020045config TARGET_SOCFPGA_ARRIA5_SOCDK
46 bool "Altera SOCFPGA SoCDK (Arria V)"
47 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090048
Marek Vasutcd9b7312015-08-02 21:57:57 +020049config TARGET_SOCFPGA_CYCLONE5_SOCDK
50 bool "Altera SOCFPGA SoCDK (Cyclone V)"
51 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090052
Marek Vasutd88995a2015-08-03 01:37:28 +020053config TARGET_SOCFPGA_DENX_MCVEVK
54 bool "DENX MCVEVK (Cyclone V)"
55 select TARGET_SOCFPGA_CYCLONE5
56
Marek Vasut856b30d2015-11-23 17:06:27 +010057config TARGET_SOCFPGA_EBV_SOCRATES
58 bool "EBV SoCrates (Cyclone V)"
59 select TARGET_SOCFPGA_CYCLONE5
60
Pavel Machek35546f62016-06-07 12:37:23 +020061config TARGET_SOCFPGA_IS1
62 bool "IS1 (Cyclone V)"
63 select TARGET_SOCFPGA_CYCLONE5
64
Marek Vasut569a1912015-12-01 18:09:52 +010065config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
66 bool "samtec VIN|ING FPGA (Cyclone V)"
67 select TARGET_SOCFPGA_CYCLONE5
68
Marek Vasutcf0a8da2016-06-08 02:57:05 +020069config TARGET_SOCFPGA_SR1500
70 bool "SR1500 (Cyclone V)"
71 select TARGET_SOCFPGA_CYCLONE5
72
Dinh Nguyen55c7a762015-09-01 17:41:52 -050073config TARGET_SOCFPGA_TERASIC_DE0_NANO
74 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
75 select TARGET_SOCFPGA_CYCLONE5
76
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010077config TARGET_SOCFPGA_TERASIC_DE1_SOC
78 bool "Terasic DE1-SoC (Cyclone V)"
79 select TARGET_SOCFPGA_CYCLONE5
80
Marek Vasut952caa22015-06-21 17:28:53 +020081config TARGET_SOCFPGA_TERASIC_SOCKIT
82 bool "Terasic SoCkit (Cyclone V)"
83 select TARGET_SOCFPGA_CYCLONE5
84
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090085endchoice
86
87config SYS_BOARD
Marek Vasutf0892402015-08-10 21:24:53 +020088 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
89 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -050090 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010091 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Pavel Machek35546f62016-06-07 12:37:23 +020092 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasutd88995a2015-08-03 01:37:28 +020093 default "mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +020094 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +010095 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +010096 default "sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +010097 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090098
99config SYS_VENDOR
Marek Vasutcd9b7312015-08-02 21:57:57 +0200100 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
101 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutd88995a2015-08-03 01:37:28 +0200102 default "denx" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut856b30d2015-11-23 17:06:27 +0100103 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasut569a1912015-12-01 18:09:52 +0100104 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500105 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100106 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Marek Vasut952caa22015-06-21 17:28:53 +0200107 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900108
109config SYS_SOC
110 default "socfpga"
111
112config SYS_CONFIG_NAME
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500113 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
114 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500115 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100116 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Pavel Machek35546f62016-06-07 12:37:23 +0200117 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasutd88995a2015-08-03 01:37:28 +0200118 default "socfpga_mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +0200119 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100120 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100121 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +0100122 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900123
124endif