blob: 368f217fc6d2e7346a3406475e69fcbbb3942b39 [file] [log] [blame]
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Dalon Westergreenf0fb4fa2017-02-10 17:15:34 -08003config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
4 default 0xa2
5
Marek Vasutcd9b7312015-08-02 21:57:57 +02006config TARGET_SOCFPGA_ARRIA5
7 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -06008 select TARGET_SOCFPGA_GEN5
Marek Vasutcd9b7312015-08-02 21:57:57 +02009
Ley Foon Tand89e9792017-04-26 02:44:48 +080010config TARGET_SOCFPGA_ARRIA10
11 bool
Tien Fong Chee901af3e2017-12-05 15:58:03 +080012 select ALTERA_SDRAM
Michal Simek58008cb2018-07-23 15:55:15 +020013 select SPL_BOARD_INIT if SPL
Marek Vasut8145c1c2018-08-13 18:32:38 +020014 select DM_RESET
15 select SPL_DM_RESET if SPL
Ley Foon Tand89e9792017-04-26 02:44:48 +080016
Marek Vasutcd9b7312015-08-02 21:57:57 +020017config TARGET_SOCFPGA_CYCLONE5
18 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060019 select TARGET_SOCFPGA_GEN5
20
21config TARGET_SOCFPGA_GEN5
22 bool
Ley Foon Tan707cd012017-04-05 17:32:51 +080023 select ALTERA_SDRAM
Marek Vasutcd9b7312015-08-02 21:57:57 +020024
Ley Foon Tana6847292018-05-24 00:17:32 +080025config TARGET_SOCFPGA_STRATIX10
26 bool
27 select ARMV8_MULTIENTRY
Ley Foon Tana6847292018-05-24 00:17:32 +080028 select ARMV8_SET_SMPEN
Michal Simek58008cb2018-07-23 15:55:15 +020029 select ARMV8_SPIN_TABLE
Ley Foon Tana6847292018-05-24 00:17:32 +080030
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090031choice
32 prompt "Altera SOCFPGA board select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050033 optional
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090034
Ley Foon Tand89e9792017-04-26 02:44:48 +080035config TARGET_SOCFPGA_ARRIA10_SOCDK
36 bool "Altera SOCFPGA SoCDK (Arria 10)"
37 select TARGET_SOCFPGA_ARRIA10
38
Marek Vasutcd9b7312015-08-02 21:57:57 +020039config TARGET_SOCFPGA_ARRIA5_SOCDK
40 bool "Altera SOCFPGA SoCDK (Arria V)"
41 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090042
Marek Vasutcd9b7312015-08-02 21:57:57 +020043config TARGET_SOCFPGA_CYCLONE5_SOCDK
44 bool "Altera SOCFPGA SoCDK (Cyclone V)"
45 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090046
Marek Vasut7fb46432018-02-24 23:34:00 +010047config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
48 bool "Devboards DBM-SoC1 (Cyclone V)"
49 select TARGET_SOCFPGA_CYCLONE5
50
Marek Vasut856b30d2015-11-23 17:06:27 +010051config TARGET_SOCFPGA_EBV_SOCRATES
52 bool "EBV SoCrates (Cyclone V)"
53 select TARGET_SOCFPGA_CYCLONE5
54
Pavel Machek35546f62016-06-07 12:37:23 +020055config TARGET_SOCFPGA_IS1
56 bool "IS1 (Cyclone V)"
57 select TARGET_SOCFPGA_CYCLONE5
58
Marek Vasut569a1912015-12-01 18:09:52 +010059config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
60 bool "samtec VIN|ING FPGA (Cyclone V)"
Tom Rinie5ec4812017-01-22 19:43:11 -050061 select BOARD_LATE_INIT
Marek Vasut569a1912015-12-01 18:09:52 +010062 select TARGET_SOCFPGA_CYCLONE5
63
Marek Vasutcf0a8da2016-06-08 02:57:05 +020064config TARGET_SOCFPGA_SR1500
65 bool "SR1500 (Cyclone V)"
66 select TARGET_SOCFPGA_CYCLONE5
67
Ley Foon Tana6847292018-05-24 00:17:32 +080068config TARGET_SOCFPGA_STRATIX10_SOCDK
69 bool "Intel SOCFPGA SoCDK (Stratix 10)"
70 select TARGET_SOCFPGA_STRATIX10
71
Dinh Nguyen55c7a762015-09-01 17:41:52 -050072config TARGET_SOCFPGA_TERASIC_DE0_NANO
73 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
74 select TARGET_SOCFPGA_CYCLONE5
75
Dalon Westergreen6bd041f2017-04-18 08:11:16 -070076config TARGET_SOCFPGA_TERASIC_DE10_NANO
77 bool "Terasic DE10-Nano (Cyclone V)"
78 select TARGET_SOCFPGA_CYCLONE5
79
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010080config TARGET_SOCFPGA_TERASIC_DE1_SOC
81 bool "Terasic DE1-SoC (Cyclone V)"
82 select TARGET_SOCFPGA_CYCLONE5
83
Marek Vasut952caa22015-06-21 17:28:53 +020084config TARGET_SOCFPGA_TERASIC_SOCKIT
85 bool "Terasic SoCkit (Cyclone V)"
86 select TARGET_SOCFPGA_CYCLONE5
87
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090088endchoice
89
90config SYS_BOARD
Marek Vasutf0892402015-08-10 21:24:53 +020091 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +080092 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutf0892402015-08-10 21:24:53 +020093 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +010094 default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyen55c7a762015-09-01 17:41:52 -050095 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010096 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -070097 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +020098 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasut952caa22015-06-21 17:28:53 +020099 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100100 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100101 default "sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tana6847292018-05-24 00:17:32 +0800102 default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut569a1912015-12-01 18:09:52 +0100103 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900104
105config SYS_VENDOR
Marek Vasutcd9b7312015-08-02 21:57:57 +0200106 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800107 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutcd9b7312015-08-02 21:57:57 +0200108 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Ley Foon Tana6847292018-05-24 00:17:32 +0800109 default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100110 default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Marek Vasut856b30d2015-11-23 17:06:27 +0100111 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasut569a1912015-12-01 18:09:52 +0100112 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500113 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100114 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700115 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Marek Vasut952caa22015-06-21 17:28:53 +0200116 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900117
118config SYS_SOC
119 default "socfpga"
120
121config SYS_CONFIG_NAME
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500122 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800123 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500124 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100125 default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500126 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100127 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700128 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200129 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasut952caa22015-06-21 17:28:53 +0200130 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100131 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100132 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tana6847292018-05-24 00:17:32 +0800133 default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut569a1912015-12-01 18:09:52 +0100134 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900135
136endif