Simon Glass | 2444dae | 2015-08-30 16:55:38 -0600 | [diff] [blame] | 1 | if ARCH_ROCKCHIP |
| 2 | |
Heiko Stübner | 041cdb5 | 2016-07-16 00:17:15 +0200 | [diff] [blame] | 3 | config ROCKCHIP_RK3036 |
| 4 | bool "Support Rockchip RK3036" |
Lokesh Vutla | acf1500 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 5 | select CPU_V7A |
Kever Yang | a381bcf | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 6 | select SUPPORT_SPL |
| 7 | select SPL |
Eddie Cai | 451dcf5 | 2018-01-17 09:51:41 +0800 | [diff] [blame] | 8 | imply USB_FUNCTION_ROCKUSB |
| 9 | imply CMD_ROCKUSB |
Kever Yang | c0c2a2e | 2019-07-22 20:02:04 +0800 | [diff] [blame] | 10 | imply ROCKCHIP_COMMON_BOARD |
Heiko Stübner | 041cdb5 | 2016-07-16 00:17:15 +0200 | [diff] [blame] | 11 | help |
| 12 | The Rockchip RK3036 is a ARM-based SoC with a dual-core Cortex-A7 |
| 13 | including NEON and GPU, Mali-400 graphics, several DDR3 options |
| 14 | and video codec support. Peripherals include Gigabit Ethernet, |
| 15 | USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. |
| 16 | |
Kever Yang | daeed1d | 2017-11-28 16:04:16 +0800 | [diff] [blame] | 17 | config ROCKCHIP_RK3128 |
| 18 | bool "Support Rockchip RK3128" |
Lokesh Vutla | acf1500 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 19 | select CPU_V7A |
Kever Yang | 7e719d9 | 2019-07-22 20:02:05 +0800 | [diff] [blame] | 20 | imply ROCKCHIP_COMMON_BOARD |
Kever Yang | daeed1d | 2017-11-28 16:04:16 +0800 | [diff] [blame] | 21 | help |
| 22 | The Rockchip RK3128 is a ARM-based SoC with a quad-core Cortex-A7 |
| 23 | including NEON and GPU, Mali-400 graphics, several DDR3 options |
| 24 | and video codec support. Peripherals include Gigabit Ethernet, |
| 25 | USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. |
| 26 | |
Heiko Stübner | 0a2be69 | 2017-02-18 19:46:36 +0100 | [diff] [blame] | 27 | config ROCKCHIP_RK3188 |
| 28 | bool "Support Rockchip RK3188" |
Lokesh Vutla | acf1500 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 29 | select CPU_V7A |
Ley Foon Tan | 0680f1b | 2017-05-03 17:13:32 +0800 | [diff] [blame] | 30 | select SPL_BOARD_INIT if SPL |
Heiko Stübner | 0a2be69 | 2017-02-18 19:46:36 +0100 | [diff] [blame] | 31 | select SUPPORT_SPL |
Heiko Stübner | 0a2be69 | 2017-02-18 19:46:36 +0100 | [diff] [blame] | 32 | select SPL |
Philipp Tomsich | 4bbb05b | 2017-10-10 16:21:17 +0200 | [diff] [blame] | 33 | select SPL_CLK |
Philipp Tomsich | 4bbb05b | 2017-10-10 16:21:17 +0200 | [diff] [blame] | 34 | select SPL_REGMAP |
| 35 | select SPL_SYSCON |
| 36 | select SPL_RAM |
| 37 | select SPL_DRIVERS_MISC_SUPPORT |
Philipp Tomsich | 4d9253f | 2017-10-10 16:21:15 +0200 | [diff] [blame] | 38 | select SPL_ROCKCHIP_EARLYRETURN_TO_BROM |
Kever Yang | bf1133b | 2019-07-22 19:59:15 +0800 | [diff] [blame] | 39 | select SPL_ROCKCHIP_BACK_TO_BROM |
Heiko Stübner | 008a610 | 2017-04-06 00:19:36 +0200 | [diff] [blame] | 40 | select BOARD_LATE_INIT |
Kever Yang | a97b65a | 2019-07-22 20:02:09 +0800 | [diff] [blame] | 41 | imply ROCKCHIP_COMMON_BOARD |
Kever Yang | 4eb5063 | 2019-07-22 19:59:18 +0800 | [diff] [blame] | 42 | imply SPL_ROCKCHIP_COMMON_BOARD |
Heiko Stübner | 0a2be69 | 2017-02-18 19:46:36 +0100 | [diff] [blame] | 43 | help |
| 44 | The Rockchip RK3188 is a ARM-based SoC with a quad-core Cortex-A9 |
| 45 | including NEON and GPU, 512KB L2 cache, Mali-400 graphics, two |
| 46 | video interfaces, several memory options and video codec support. |
| 47 | Peripherals include Fast Ethernet, USB2 host and OTG, SDIO, I2S, |
| 48 | UART, SPI, I2C and PWMs. |
| 49 | |
Kever Yang | 168eef7 | 2017-06-23 17:17:52 +0800 | [diff] [blame] | 50 | config ROCKCHIP_RK322X |
| 51 | bool "Support Rockchip RK3228/RK3229" |
Lokesh Vutla | acf1500 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 52 | select CPU_V7A |
Kever Yang | 168eef7 | 2017-06-23 17:17:52 +0800 | [diff] [blame] | 53 | select SUPPORT_SPL |
Kever Yang | c34643e | 2019-04-02 20:41:24 +0800 | [diff] [blame] | 54 | select SUPPORT_TPL |
Kever Yang | 168eef7 | 2017-06-23 17:17:52 +0800 | [diff] [blame] | 55 | select SPL |
Kever Yang | c34643e | 2019-04-02 20:41:24 +0800 | [diff] [blame] | 56 | select SPL_DM |
| 57 | select SPL_OF_LIBFDT |
| 58 | select TPL |
| 59 | select TPL_DM |
| 60 | select TPL_OF_LIBFDT |
| 61 | select TPL_NEEDS_SEPARATE_TEXT_BASE if SPL |
| 62 | select TPL_NEEDS_SEPARATE_STACK if TPL |
| 63 | select SPL_DRIVERS_MISC_SUPPORT |
Kever Yang | cca3b09 | 2019-07-22 20:02:07 +0800 | [diff] [blame] | 64 | imply ROCKCHIP_COMMON_BOARD |
Kever Yang | c34643e | 2019-04-02 20:41:24 +0800 | [diff] [blame] | 65 | imply SPL_SERIAL_SUPPORT |
Kever Yang | 0cd65e4 | 2019-07-22 19:59:20 +0800 | [diff] [blame] | 66 | imply SPL_ROCKCHIP_COMMON_BOARD |
Kever Yang | c34643e | 2019-04-02 20:41:24 +0800 | [diff] [blame] | 67 | imply TPL_SERIAL_SUPPORT |
Kever Yang | 6ae28a3 | 2019-07-09 22:05:56 +0800 | [diff] [blame] | 68 | imply TPL_ROCKCHIP_COMMON_BOARD |
Kever Yang | c34643e | 2019-04-02 20:41:24 +0800 | [diff] [blame] | 69 | select TPL_LIBCOMMON_SUPPORT |
| 70 | select TPL_LIBGENERIC_SUPPORT |
Kever Yang | 168eef7 | 2017-06-23 17:17:52 +0800 | [diff] [blame] | 71 | help |
| 72 | The Rockchip RK3229 is a ARM-based SoC with a dual-core Cortex-A7 |
| 73 | including NEON and GPU, Mali-400 graphics, several DDR3 options |
| 74 | and video codec support. Peripherals include Gigabit Ethernet, |
| 75 | USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs. |
| 76 | |
Simon Glass | 2444dae | 2015-08-30 16:55:38 -0600 | [diff] [blame] | 77 | config ROCKCHIP_RK3288 |
| 78 | bool "Support Rockchip RK3288" |
Lokesh Vutla | acf1500 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 79 | select CPU_V7A |
Kever Yang | a381bcf | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 80 | select SUPPORT_SPL |
| 81 | select SPL |
Kever Yang | d18ca74 | 2019-07-02 11:43:05 +0800 | [diff] [blame] | 82 | select SUPPORT_TPL |
Kever Yang | de57a9f | 2019-07-22 20:02:15 +0800 | [diff] [blame] | 83 | imply ROCKCHIP_COMMON_BOARD |
Kever Yang | 60b13c8 | 2019-07-22 19:59:27 +0800 | [diff] [blame] | 84 | imply SPL_ROCKCHIP_COMMON_BOARD |
Kever Yang | d18ca74 | 2019-07-02 11:43:05 +0800 | [diff] [blame] | 85 | imply TPL_CLK |
| 86 | imply TPL_DM |
| 87 | imply TPL_DRIVERS_MISC_SUPPORT |
| 88 | imply TPL_LIBCOMMON_SUPPORT |
| 89 | imply TPL_LIBGENERIC_SUPPORT |
| 90 | imply TPL_NEEDS_SEPARATE_TEXT_BASE |
Kever Yang | 4529084 | 2019-07-02 11:43:06 +0800 | [diff] [blame] | 91 | imply TPL_NEEDS_SEPARATE_STACK |
Kever Yang | d18ca74 | 2019-07-02 11:43:05 +0800 | [diff] [blame] | 92 | imply TPL_OF_CONTROL |
| 93 | imply TPL_OF_PLATDATA |
| 94 | imply TPL_RAM |
| 95 | imply TPL_REGMAP |
Kever Yang | 3338f54 | 2019-07-09 22:05:57 +0800 | [diff] [blame] | 96 | imply TPL_ROCKCHIP_COMMON_BOARD |
Kever Yang | d18ca74 | 2019-07-02 11:43:05 +0800 | [diff] [blame] | 97 | imply TPL_SERIAL_SUPPORT |
| 98 | imply TPL_SYSCON |
Eddie Cai | c3d098e | 2017-12-15 08:17:13 +0800 | [diff] [blame] | 99 | imply USB_FUNCTION_ROCKUSB |
| 100 | imply CMD_ROCKUSB |
Simon Glass | 2444dae | 2015-08-30 16:55:38 -0600 | [diff] [blame] | 101 | help |
| 102 | The Rockchip RK3288 is a ARM-based SoC with a quad-core Cortex-A17 |
| 103 | including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two |
| 104 | video interfaces supporting HDMI and eDP, several DDR3 options |
| 105 | and video codec support. Peripherals include Gigabit Ethernet, |
Andreas Färber | ef904bf | 2016-11-02 18:03:01 +0100 | [diff] [blame] | 106 | USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs. |
Simon Glass | 2444dae | 2015-08-30 16:55:38 -0600 | [diff] [blame] | 107 | |
Kever Yang | 85a3cfb | 2017-02-23 15:37:51 +0800 | [diff] [blame] | 108 | config ROCKCHIP_RK3328 |
| 109 | bool "Support Rockchip RK3328" |
| 110 | select ARM64 |
Kever Yang | c009aeb | 2019-06-09 00:27:15 +0300 | [diff] [blame] | 111 | select SUPPORT_SPL |
| 112 | select SPL |
Kever Yang | 3f47db0 | 2019-08-02 10:40:01 +0300 | [diff] [blame] | 113 | select SUPPORT_TPL |
| 114 | select TPL |
| 115 | select TPL_NEEDS_SEPARATE_TEXT_BASE if TPL |
| 116 | select TPL_NEEDS_SEPARATE_STACK if TPL |
Kever Yang | 38ed267 | 2019-07-22 20:02:16 +0800 | [diff] [blame] | 117 | imply ROCKCHIP_COMMON_BOARD |
Kever Yang | 9cc6704 | 2019-07-22 19:59:32 +0800 | [diff] [blame] | 118 | imply SPL_ROCKCHIP_COMMON_BOARD |
Kever Yang | c009aeb | 2019-06-09 00:27:15 +0300 | [diff] [blame] | 119 | imply SPL_SERIAL_SUPPORT |
Kever Yang | 3f47db0 | 2019-08-02 10:40:01 +0300 | [diff] [blame] | 120 | imply TPL_SERIAL_SUPPORT |
Kever Yang | c009aeb | 2019-06-09 00:27:15 +0300 | [diff] [blame] | 121 | imply SPL_SEPARATE_BSS |
| 122 | select ENABLE_ARM_SOC_BOOT0_HOOK |
| 123 | select DEBUG_UART_BOARD_INIT |
| 124 | select SYS_NS16550 |
Kever Yang | 85a3cfb | 2017-02-23 15:37:51 +0800 | [diff] [blame] | 125 | help |
| 126 | The Rockchip RK3328 is a ARM-based SoC with a quad-core Cortex-A53. |
| 127 | including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two |
| 128 | video interfaces supporting HDMI and eDP, several DDR3 options |
| 129 | and video codec support. Peripherals include Gigabit Ethernet, |
| 130 | USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs. |
| 131 | |
Andreas Färber | 37a0c60 | 2017-05-15 17:51:18 +0800 | [diff] [blame] | 132 | config ROCKCHIP_RK3368 |
| 133 | bool "Support Rockchip RK3368" |
| 134 | select ARM64 |
Philipp Tomsich | 5071457 | 2017-06-11 23:46:25 +0200 | [diff] [blame] | 135 | select SUPPORT_SPL |
| 136 | select SUPPORT_TPL |
Philipp Tomsich | 4cf4378 | 2017-07-28 20:03:07 +0200 | [diff] [blame] | 137 | select TPL_NEEDS_SEPARATE_TEXT_BASE if SPL |
| 138 | select TPL_NEEDS_SEPARATE_STACK if TPL |
Kever Yang | edaf8db | 2019-07-22 20:02:17 +0800 | [diff] [blame] | 139 | imply ROCKCHIP_COMMON_BOARD |
Kever Yang | 30d7109 | 2019-07-22 19:59:34 +0800 | [diff] [blame] | 140 | imply SPL_ROCKCHIP_COMMON_BOARD |
Philipp Tomsich | 5071457 | 2017-06-11 23:46:25 +0200 | [diff] [blame] | 141 | imply SPL_SEPARATE_BSS |
| 142 | imply SPL_SERIAL_SUPPORT |
| 143 | imply TPL_SERIAL_SUPPORT |
Kever Yang | 82560cb | 2019-07-09 22:05:58 +0800 | [diff] [blame] | 144 | imply TPL_ROCKCHIP_COMMON_BOARD |
Andreas Färber | 37a0c60 | 2017-05-15 17:51:18 +0800 | [diff] [blame] | 145 | help |
Philipp Tomsich | 9a8f009 | 2017-06-10 00:47:53 +0200 | [diff] [blame] | 146 | The Rockchip RK3368 is a ARM-based SoC with a octa-core (organised |
| 147 | into a big and little cluster with 4 cores each) Cortex-A53 including |
| 148 | AdvSIMD, 512KB L2 cache (for the big cluster) and 256 KB L2 cache |
| 149 | (for the little cluster), PowerVR G6110 based graphics, one video |
| 150 | output processor supporting LVDS/HDMI/eDP, several DDR3 options and |
| 151 | video codec support. |
| 152 | |
| 153 | On-chip peripherals include Gigabit Ethernet, USB2 host and OTG, SDIO, |
| 154 | I2S, UARTs, SPI, I2C and PWMs. |
Andreas Färber | 37a0c60 | 2017-05-15 17:51:18 +0800 | [diff] [blame] | 155 | |
Kever Yang | a381bcf | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 156 | config ROCKCHIP_RK3399 |
| 157 | bool "Support Rockchip RK3399" |
| 158 | select ARM64 |
Kever Yang | 66e87cc | 2017-02-22 16:56:38 +0800 | [diff] [blame] | 159 | select SUPPORT_SPL |
Kever Yang | 6bbf5e1 | 2018-11-09 11:18:15 +0800 | [diff] [blame] | 160 | select SUPPORT_TPL |
Kever Yang | 66e87cc | 2017-02-22 16:56:38 +0800 | [diff] [blame] | 161 | select SPL |
Jagan Teki | 2666bd4 | 2019-05-08 11:11:43 +0530 | [diff] [blame] | 162 | select SPL_ATF |
| 163 | select SPL_ATF_NO_PLATFORM_PARAM if SPL_ATF |
Jagan Teki | adde32d | 2019-06-21 00:25:03 +0530 | [diff] [blame] | 164 | select SPL_BOARD_INIT if SPL |
Jagan Teki | 2666bd4 | 2019-05-08 11:11:43 +0530 | [diff] [blame] | 165 | select SPL_LOAD_FIT |
| 166 | select SPL_CLK if SPL |
| 167 | select SPL_PINCTRL if SPL |
| 168 | select SPL_RAM if SPL |
| 169 | select SPL_REGMAP if SPL |
| 170 | select SPL_SYSCON if SPL |
Kever Yang | 6bbf5e1 | 2018-11-09 11:18:15 +0800 | [diff] [blame] | 171 | select TPL_NEEDS_SEPARATE_TEXT_BASE if TPL |
| 172 | select TPL_NEEDS_SEPARATE_STACK if TPL |
Kever Yang | 66e87cc | 2017-02-22 16:56:38 +0800 | [diff] [blame] | 173 | select SPL_SEPARATE_BSS |
Philipp Tomsich | c0508e4 | 2017-07-26 12:29:01 +0200 | [diff] [blame] | 174 | select SPL_SERIAL_SUPPORT |
| 175 | select SPL_DRIVERS_MISC_SUPPORT |
Jagan Teki | 2666bd4 | 2019-05-08 11:11:43 +0530 | [diff] [blame] | 176 | select CLK |
| 177 | select FIT |
| 178 | select PINCTRL |
| 179 | select RAM |
| 180 | select REGMAP |
| 181 | select SYSCON |
| 182 | select DM_PMIC |
| 183 | select DM_REGULATOR_FIXED |
Andy Yan | e306779 | 2017-10-11 15:00:16 +0800 | [diff] [blame] | 184 | select BOARD_LATE_INIT |
Kever Yang | 920b013 | 2019-07-22 20:02:19 +0800 | [diff] [blame] | 185 | imply ROCKCHIP_COMMON_BOARD |
Kever Yang | b7abef2 | 2019-07-22 19:59:42 +0800 | [diff] [blame] | 186 | imply SPL_ROCKCHIP_COMMON_BOARD |
Kever Yang | 6bbf5e1 | 2018-11-09 11:18:15 +0800 | [diff] [blame] | 187 | imply TPL_SERIAL_SUPPORT |
| 188 | imply TPL_LIBCOMMON_SUPPORT |
| 189 | imply TPL_LIBGENERIC_SUPPORT |
| 190 | imply TPL_SYS_MALLOC_SIMPLE |
Kever Yang | 6bbf5e1 | 2018-11-09 11:18:15 +0800 | [diff] [blame] | 191 | imply TPL_DRIVERS_MISC_SUPPORT |
| 192 | imply TPL_OF_CONTROL |
| 193 | imply TPL_DM |
| 194 | imply TPL_REGMAP |
| 195 | imply TPL_SYSCON |
| 196 | imply TPL_RAM |
| 197 | imply TPL_CLK |
| 198 | imply TPL_TINY_MEMSET |
Kever Yang | 2738181 | 2019-07-09 22:06:01 +0800 | [diff] [blame] | 199 | imply TPL_ROCKCHIP_COMMON_BOARD |
Kever Yang | a381bcf | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 200 | help |
| 201 | The Rockchip RK3399 is a ARM-based SoC with a dual-core Cortex-A72 |
| 202 | and quad-core Cortex-A53. |
| 203 | including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two |
| 204 | video interfaces supporting HDMI and eDP, several DDR3 options |
| 205 | and video codec support. Peripherals include Gigabit Ethernet, |
| 206 | USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs. |
| 207 | |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 208 | config ROCKCHIP_RV1108 |
| 209 | bool "Support Rockchip RV1108" |
Lokesh Vutla | acf1500 | 2018-04-26 18:21:26 +0530 | [diff] [blame] | 210 | select CPU_V7A |
Kever Yang | 26008cd | 2019-07-22 20:02:21 +0800 | [diff] [blame] | 211 | imply ROCKCHIP_COMMON_BOARD |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 212 | help |
| 213 | The Rockchip RV1108 is a ARM-based SoC with a single-core Cortex-A7 |
| 214 | and a DSP. |
| 215 | |
Heiko Stuebner | 5b5ca4c | 2018-10-08 13:01:56 +0200 | [diff] [blame] | 216 | config ROCKCHIP_USB_UART |
| 217 | bool "Route uart output to usb pins" |
| 218 | help |
| 219 | Rockchip SoCs have the ability to route the signals of the debug |
| 220 | uart through the d+ and d- pins of a specific usb phy to enable |
| 221 | some form of closed-case debugging. With this option supported |
| 222 | SoCs will enable this routing as a debug measure. |
| 223 | |
Philipp Tomsich | ee14d29 | 2017-06-29 11:21:15 +0200 | [diff] [blame] | 224 | config SPL_ROCKCHIP_BACK_TO_BROM |
Xu Ziyuan | b47ea79 | 2016-07-12 19:09:49 +0800 | [diff] [blame] | 225 | bool "SPL returns to bootrom" |
| 226 | default y if ROCKCHIP_RK3036 |
Heiko Stübner | 1d84594 | 2017-02-18 19:46:25 +0100 | [diff] [blame] | 227 | select ROCKCHIP_BROM_HELPER |
Kever Yang | bf1133b | 2019-07-22 19:59:15 +0800 | [diff] [blame] | 228 | select SPL_BOOTROM_SUPPORT |
Philipp Tomsich | ee14d29 | 2017-06-29 11:21:15 +0200 | [diff] [blame] | 229 | depends on SPL |
| 230 | help |
| 231 | Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled, |
| 232 | SPL will return to the boot rom, which will then load the U-Boot |
| 233 | binary to keep going on. |
| 234 | |
| 235 | config TPL_ROCKCHIP_BACK_TO_BROM |
| 236 | bool "TPL returns to bootrom" |
Kever Yang | 6bbf5e1 | 2018-11-09 11:18:15 +0800 | [diff] [blame] | 237 | default y |
Philipp Tomsich | ee14d29 | 2017-06-29 11:21:15 +0200 | [diff] [blame] | 238 | select ROCKCHIP_BROM_HELPER |
Kever Yang | bf1133b | 2019-07-22 19:59:15 +0800 | [diff] [blame] | 239 | select TPL_BOOTROM_SUPPORT |
Philipp Tomsich | ee14d29 | 2017-06-29 11:21:15 +0200 | [diff] [blame] | 240 | depends on TPL |
Xu Ziyuan | b47ea79 | 2016-07-12 19:09:49 +0800 | [diff] [blame] | 241 | help |
| 242 | Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled, |
| 243 | SPL will return to the boot rom, which will then load the U-Boot |
| 244 | binary to keep going on. |
| 245 | |
Kever Yang | 54f17fa | 2019-07-22 20:02:01 +0800 | [diff] [blame] | 246 | config ROCKCHIP_COMMON_BOARD |
| 247 | bool "Rockchip common board file" |
| 248 | help |
| 249 | Rockchip SoCs have similar boot process, Common board file is mainly |
| 250 | in charge of common process of board_init() and board_late_init() for |
| 251 | U-Boot proper. |
| 252 | |
Kever Yang | 49105fb | 2019-07-22 19:59:12 +0800 | [diff] [blame] | 253 | config SPL_ROCKCHIP_COMMON_BOARD |
| 254 | bool "Rockchip SPL common board file" |
| 255 | depends on SPL |
| 256 | help |
| 257 | Rockchip SoCs have similar boot process, SPL is mainly in charge of |
| 258 | load and boot Trust ATF/U-Boot firmware, and DRAM init if there is |
| 259 | no TPL for the board. |
| 260 | |
Kever Yang | 18f8508 | 2019-07-09 22:05:55 +0800 | [diff] [blame] | 261 | config TPL_ROCKCHIP_COMMON_BOARD |
| 262 | bool "" |
| 263 | depends on TPL |
| 264 | help |
| 265 | Rockchip SoCs have similar boot process, prefer to use TPL for DRAM |
| 266 | init and back to bootrom, and SPL as Trust ATF/U-Boot loader. TPL |
| 267 | common board is a basic TPL board init which can be shared for most |
| 268 | of SoCs to avoid copy-pase for different SoCs. |
| 269 | |
Andy Yan | e306779 | 2017-10-11 15:00:16 +0800 | [diff] [blame] | 270 | config ROCKCHIP_BOOT_MODE_REG |
| 271 | hex "Rockchip boot mode flag register address" |
Andy Yan | e306779 | 2017-10-11 15:00:16 +0800 | [diff] [blame] | 272 | help |
Kever Yang | 15f09a1 | 2019-03-28 11:01:23 +0800 | [diff] [blame] | 273 | The Soc will enter to different boot mode(defined in asm/arch-rockchip/boot_mode.h) |
Andy Yan | e306779 | 2017-10-11 15:00:16 +0800 | [diff] [blame] | 274 | according to the value from this register. |
| 275 | |
Kever Yang | fa1392a | 2017-04-20 17:03:46 +0800 | [diff] [blame] | 276 | config ROCKCHIP_SPL_RESERVE_IRAM |
| 277 | hex "Size of IRAM reserved in SPL" |
Kever Yang | 8a8106f | 2017-12-18 15:13:19 +0800 | [diff] [blame] | 278 | default 0 |
Kever Yang | fa1392a | 2017-04-20 17:03:46 +0800 | [diff] [blame] | 279 | help |
| 280 | SPL may need reserve memory for firmware loaded by SPL, whose load |
| 281 | address is in IRAM and may overlay with SPL text area if not |
| 282 | reserved. |
| 283 | |
Heiko Stübner | 1d84594 | 2017-02-18 19:46:25 +0100 | [diff] [blame] | 284 | config ROCKCHIP_BROM_HELPER |
| 285 | bool |
| 286 | |
Philipp Tomsich | b377d22 | 2017-10-10 16:21:10 +0200 | [diff] [blame] | 287 | config SPL_ROCKCHIP_EARLYRETURN_TO_BROM |
| 288 | bool "SPL requires early-return (for RK3188-style BROM) to BROM" |
| 289 | depends on SPL && ENABLE_ARM_SOC_BOOT0_HOOK |
| 290 | help |
| 291 | Some Rockchip BROM variants (e.g. on the RK3188) load the |
| 292 | first stage in segments and enter multiple times. E.g. on |
| 293 | the RK3188, the first 1KB of the first stage are loaded |
| 294 | first and entered; after returning to the BROM, the |
| 295 | remainder of the first stage is loaded, but the BROM |
| 296 | re-enters at the same address/to the same code as previously. |
| 297 | |
| 298 | This enables support code in the BOOT0 hook for the SPL stage |
| 299 | to allow multiple entries. |
| 300 | |
| 301 | config TPL_ROCKCHIP_EARLYRETURN_TO_BROM |
| 302 | bool "TPL requires early-return (for RK3188-style BROM) to BROM" |
| 303 | depends on TPL && ENABLE_ARM_SOC_BOOT0_HOOK |
| 304 | help |
| 305 | Some Rockchip BROM variants (e.g. on the RK3188) load the |
| 306 | first stage in segments and enter multiple times. E.g. on |
| 307 | the RK3188, the first 1KB of the first stage are loaded |
| 308 | first and entered; after returning to the BROM, the |
| 309 | remainder of the first stage is loaded, but the BROM |
| 310 | re-enters at the same address/to the same code as previously. |
| 311 | |
| 312 | This enables support code in the BOOT0 hook for the TPL stage |
| 313 | to allow multiple entries. |
| 314 | |
Sandy Patterson | 230e0e0 | 2016-08-29 07:31:16 -0400 | [diff] [blame] | 315 | config SPL_MMC_SUPPORT |
Philipp Tomsich | ee14d29 | 2017-06-29 11:21:15 +0200 | [diff] [blame] | 316 | default y if !SPL_ROCKCHIP_BACK_TO_BROM |
Sandy Patterson | 230e0e0 | 2016-08-29 07:31:16 -0400 | [diff] [blame] | 317 | |
huang lin | be1d5e0 | 2015-11-17 14:20:27 +0800 | [diff] [blame] | 318 | source "arch/arm/mach-rockchip/rk3036/Kconfig" |
Kever Yang | daeed1d | 2017-11-28 16:04:16 +0800 | [diff] [blame] | 319 | source "arch/arm/mach-rockchip/rk3128/Kconfig" |
Heiko Stübner | 0a2be69 | 2017-02-18 19:46:36 +0100 | [diff] [blame] | 320 | source "arch/arm/mach-rockchip/rk3188/Kconfig" |
Kever Yang | b24a8ec | 2017-06-23 17:17:54 +0800 | [diff] [blame] | 321 | source "arch/arm/mach-rockchip/rk322x/Kconfig" |
Heiko Stübner | 041cdb5 | 2016-07-16 00:17:15 +0200 | [diff] [blame] | 322 | source "arch/arm/mach-rockchip/rk3288/Kconfig" |
Kever Yang | 85a3cfb | 2017-02-23 15:37:51 +0800 | [diff] [blame] | 323 | source "arch/arm/mach-rockchip/rk3328/Kconfig" |
Andreas Färber | 37a0c60 | 2017-05-15 17:51:18 +0800 | [diff] [blame] | 324 | source "arch/arm/mach-rockchip/rk3368/Kconfig" |
Kever Yang | a381bcf | 2016-07-19 21:16:59 +0800 | [diff] [blame] | 325 | source "arch/arm/mach-rockchip/rk3399/Kconfig" |
Andy Yan | 2c1e11d | 2017-06-01 18:00:55 +0800 | [diff] [blame] | 326 | source "arch/arm/mach-rockchip/rv1108/Kconfig" |
Simon Glass | 2444dae | 2015-08-30 16:55:38 -0600 | [diff] [blame] | 327 | endif |