blob: 9545e0a1435a8f04641019e8336c1957da2f59e7 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut36c2ee42017-07-21 23:18:03 +02002/*
Marek Vasut7691ff22017-10-09 20:52:33 +02003 * Renesas RCar Gen3 CPG MSSR driver
Marek Vasut36c2ee42017-07-21 23:18:03 +02004 *
5 * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on the following driver from Linux kernel:
8 * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
9 *
10 * Copyright (C) 2016 Glider bvba
Marek Vasut36c2ee42017-07-21 23:18:03 +020011 */
12
13#include <common.h>
14#include <clk-uclass.h>
15#include <dm.h>
Marek Vasut326e05c2023-01-26 21:02:03 +010016#include <dm/device-internal.h>
17#include <dm/lists.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020018#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060019#include <log.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020020#include <wait_bit.h>
Simon Glass401d1c42020-10-30 21:38:53 -060021#include <asm/global_data.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020022#include <asm/io.h>
Hai Phama1ec0bb2023-01-26 21:06:03 +010023#include <linux/bitfield.h>
Simon Glasscd93d622020-05-10 11:40:13 -060024#include <linux/bitops.h>
Marek Vasutd48c38d2023-01-26 21:06:02 +010025#include <linux/clk-provider.h>
Marek Vasut326e05c2023-01-26 21:02:03 +010026#include <reset-uclass.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020027
Marek Vasutf77b5a42018-01-08 14:01:40 +010028#include <dt-bindings/clock/renesas-cpg-mssr.h>
29
30#include "renesas-cpg-mssr.h"
Marek Vasutd2628672018-01-15 16:44:39 +010031#include "rcar-gen3-cpg.h"
Hai Pham1b4ca862023-01-26 21:06:07 +010032#include "rcar-cpg-lib.h"
Marek Vasut36c2ee42017-07-21 23:18:03 +020033
Marek Vasut36c2ee42017-07-21 23:18:03 +020034#define CPG_PLL0CR 0x00d8
35#define CPG_PLL2CR 0x002c
36#define CPG_PLL4CR 0x01f4
37
Hai Phama1ec0bb2023-01-26 21:06:03 +010038static const struct clk_div_table cpg_rpcsrc_div_table[] = {
39 { 2, 5 }, { 3, 6 }, { 0, 0 },
40};
41
Hai Phamd8132ae2023-01-26 21:06:06 +010042static const struct clk_div_table r8a77970_cpg_sd0h_div_table[] = {
43 { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 },
44 { 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
45 { 8, 24 }, { 10, 36 }, { 11, 48 }, { 0, 0 },
46};
47
48static const struct clk_div_table r8a77970_cpg_sd0_div_table[] = {
49 { 4, 8 }, { 5, 12 }, { 6, 16 }, { 7, 18 },
50 { 8, 24 }, { 10, 36 }, { 11, 48 }, { 12, 10 },
51 { 0, 0 },
52};
53
Marek Vasut716d7752018-05-31 19:47:42 +020054static int gen3_clk_get_parent(struct gen3_clk_priv *priv, struct clk *clk,
55 struct cpg_mssr_info *info, struct clk *parent)
56{
57 const struct cpg_core_clk *core;
Marek Vasut99c7e032023-02-28 07:25:11 +010058 u8 shift;
Marek Vasut716d7752018-05-31 19:47:42 +020059 int ret;
60
61 if (!renesas_clk_is_mod(clk)) {
62 ret = renesas_clk_get_core(clk, info, &core);
63 if (ret)
64 return ret;
65
Marek Vasut72242e52019-03-04 21:38:10 +010066 if (core->type == CLK_TYPE_GEN3_MDSEL) {
Marek Vasut99c7e032023-02-28 07:25:11 +010067 shift = priv->cpg_mode & BIT(core->offset) ? 16 : 0;
Marek Vasut716d7752018-05-31 19:47:42 +020068 parent->dev = clk->dev;
Marek Vasut99c7e032023-02-28 07:25:11 +010069 parent->id = core->parent >> shift;
Marek Vasut716d7752018-05-31 19:47:42 +020070 parent->id &= 0xffff;
71 return 0;
72 }
73 }
74
75 return renesas_clk_get_parent(clk, info, parent);
76}
77
Marek Vasut36c2ee42017-07-21 23:18:03 +020078static int gen3_clk_enable(struct clk *clk)
79{
Marek Vasutd2628672018-01-15 16:44:39 +010080 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutd2628672018-01-15 16:44:39 +010081
Hai Phamf7f8d472020-05-22 10:39:04 +070082 return renesas_clk_endisable(clk, priv->base, priv->info, true);
Marek Vasut36c2ee42017-07-21 23:18:03 +020083}
84
85static int gen3_clk_disable(struct clk *clk)
86{
Marek Vasutd2628672018-01-15 16:44:39 +010087 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
88
Hai Phamf7f8d472020-05-22 10:39:04 +070089 return renesas_clk_endisable(clk, priv->base, priv->info, false);
Marek Vasut36c2ee42017-07-21 23:18:03 +020090}
91
Marek Vasute7690e62021-04-27 19:36:39 +020092static u64 gen3_clk_get_rate64(struct clk *clk);
93
Hai Pham4dbbc3f2023-01-29 02:50:22 +010094static int gen3_clk_setup_sdif_div(struct clk *clk, ulong rate)
95{
96 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
97 struct cpg_mssr_info *info = priv->info;
98 const struct cpg_core_clk *core;
99 struct clk parent, grandparent;
100 int ret;
Hai Pham4dbbc3f2023-01-29 02:50:22 +0100101
102 /*
103 * The clk may be either CPG_MOD or core clock, in case this is MOD
104 * clock, use core clock one level up, otherwise use the clock as-is.
105 * Note that parent clock here always represents core clock. Also note
106 * that grandparent clock are the parent clock of the core clock here.
107 */
108 if (renesas_clk_is_mod(clk)) {
109 ret = gen3_clk_get_parent(priv, clk, info, &parent);
110 if (ret) {
111 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
112 return ret;
113 }
114 } else {
115 parent = *clk;
116 }
117
118 if (renesas_clk_is_mod(&parent))
119 return 0;
120
121 ret = renesas_clk_get_core(&parent, info, &core);
122 if (ret)
123 return ret;
124
125 ret = renesas_clk_get_parent(&parent, info, &grandparent);
126 if (ret) {
127 printf("%s[%i] grandparent fail, ret=%i\n", __func__, __LINE__, ret);
128 return ret;
129 }
130
131 switch (core->type) {
132 case CLK_TYPE_GEN3_SDH:
133 fallthrough;
134 case CLK_TYPE_GEN4_SDH:
Hai Pham1b4ca862023-01-26 21:06:07 +0100135 return rcar_clk_set_rate64_sdh(core->parent,
136 gen3_clk_get_rate64(&grandparent),
137 rate, priv->base + core->offset);
Hai Pham4dbbc3f2023-01-29 02:50:22 +0100138
139 case CLK_TYPE_GEN3_SD:
140 fallthrough;
141 case CLK_TYPE_GEN4_SD:
Hai Pham1b4ca862023-01-26 21:06:07 +0100142 return rcar_clk_set_rate64_sd(core->parent,
143 gen3_clk_get_rate64(&grandparent),
144 rate, priv->base + core->offset);
Hai Phamd8132ae2023-01-26 21:06:06 +0100145
146 case CLK_TYPE_R8A77970_SD0:
Hai Pham1b4ca862023-01-26 21:06:07 +0100147 return rcar_clk_set_rate64_div_table(core->parent,
148 gen3_clk_get_rate64(&grandparent),
149 rate, priv->base + core->offset,
150 CPG_SDCKCR_SD0FC_MASK,
151 r8a77970_cpg_sd0_div_table, "SD");
Hai Pham4dbbc3f2023-01-29 02:50:22 +0100152 }
153
154 return 0;
155}
156
Marek Vasute7690e62021-04-27 19:36:39 +0200157static u64 gen3_clk_get_rate64_pll_mul_reg(struct gen3_clk_priv *priv,
158 struct clk *parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200159 u32 mul_reg, u32 mult, u32 div,
160 char *name)
161{
162 u32 value;
163 u64 rate;
164
165 if (mul_reg) {
166 value = readl(priv->base + mul_reg);
167 mult = (((value >> 24) & 0x7f) + 1) * 2;
168 div = 1;
169 }
170
171 rate = (gen3_clk_get_rate64(parent) * mult) / div;
172
Marek Vasuta61a8242023-01-26 21:02:05 +0100173 debug("%s[%i] %s clk: mult=%u div=%u => rate=%llu\n",
174 __func__, __LINE__, name, mult, div, rate);
Marek Vasute7690e62021-04-27 19:36:39 +0200175 return rate;
176}
177
Marek Vasut8376e0e2018-05-31 19:06:02 +0200178static u64 gen3_clk_get_rate64(struct clk *clk)
Marek Vasut36c2ee42017-07-21 23:18:03 +0200179{
180 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutf11c9672018-01-08 16:05:28 +0100181 struct cpg_mssr_info *info = priv->info;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200182 struct clk parent;
183 const struct cpg_core_clk *core;
184 const struct rcar_gen3_cpg_pll_config *pll_config =
185 priv->cpg_pll_config;
Hai Phama1ec0bb2023-01-26 21:06:03 +0100186 u32 value, div;
Marek Vasut8376e0e2018-05-31 19:06:02 +0200187 u64 rate = 0;
Marek Vasut99c7e032023-02-28 07:25:11 +0100188 u8 shift;
Hai Pham4dbbc3f2023-01-29 02:50:22 +0100189 int ret;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200190
191 debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
192
Marek Vasut716d7752018-05-31 19:47:42 +0200193 ret = gen3_clk_get_parent(priv, clk, info, &parent);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200194 if (ret) {
195 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
196 return ret;
197 }
198
Marek Vasutd2628672018-01-15 16:44:39 +0100199 if (renesas_clk_is_mod(clk)) {
Marek Vasut8376e0e2018-05-31 19:06:02 +0200200 rate = gen3_clk_get_rate64(&parent);
201 debug("%s[%i] MOD clk: parent=%lu => rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200202 __func__, __LINE__, parent.id, rate);
203 return rate;
204 }
205
Marek Vasutd2628672018-01-15 16:44:39 +0100206 ret = renesas_clk_get_core(clk, info, &core);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200207 if (ret)
208 return ret;
209
210 switch (core->type) {
211 case CLK_TYPE_IN:
Marek Vasutf11c9672018-01-08 16:05:28 +0100212 if (core->id == info->clk_extal_id) {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200213 rate = clk_get_rate(&priv->clk_extal);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200214 debug("%s[%i] EXTAL clk: rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200215 __func__, __LINE__, rate);
216 return rate;
217 }
218
Marek Vasutf11c9672018-01-08 16:05:28 +0100219 if (core->id == info->clk_extalr_id) {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200220 rate = clk_get_rate(&priv->clk_extalr);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200221 debug("%s[%i] EXTALR clk: rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200222 __func__, __LINE__, rate);
223 return rate;
224 }
225
226 return -EINVAL;
227
228 case CLK_TYPE_GEN3_MAIN:
Marek Vasuta61a8242023-01-26 21:02:05 +0100229 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200230 0, 1, pll_config->extal_div,
231 "MAIN");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200232
233 case CLK_TYPE_GEN3_PLL0:
Marek Vasuta61a8242023-01-26 21:02:05 +0100234 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200235 CPG_PLL0CR, 0, 0, "PLL0");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200236
237 case CLK_TYPE_GEN3_PLL1:
Marek Vasuta61a8242023-01-26 21:02:05 +0100238 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200239 0, pll_config->pll1_mult,
240 pll_config->pll1_div, "PLL1");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200241
242 case CLK_TYPE_GEN3_PLL2:
Marek Vasuta61a8242023-01-26 21:02:05 +0100243 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200244 CPG_PLL2CR, 0, 0, "PLL2");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200245
246 case CLK_TYPE_GEN3_PLL3:
Marek Vasuta61a8242023-01-26 21:02:05 +0100247 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200248 0, pll_config->pll3_mult,
249 pll_config->pll3_div, "PLL3");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200250
251 case CLK_TYPE_GEN3_PLL4:
Marek Vasuta61a8242023-01-26 21:02:05 +0100252 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200253 CPG_PLL4CR, 0, 0, "PLL4");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200254
Marek Vasut733da622023-01-26 21:01:56 +0100255 case CLK_TYPE_GEN4_MAIN:
Marek Vasuta61a8242023-01-26 21:02:05 +0100256 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200257 0, 1, pll_config->extal_div,
258 "V3U_MAIN");
259
Marek Vasut733da622023-01-26 21:01:56 +0100260 case CLK_TYPE_GEN4_PLL1:
Marek Vasuta61a8242023-01-26 21:02:05 +0100261 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200262 0, pll_config->pll1_mult,
263 pll_config->pll1_div,
264 "V3U_PLL1");
265
Marek Vasut733da622023-01-26 21:01:56 +0100266 case CLK_TYPE_GEN4_PLL2X_3X:
Marek Vasuta61a8242023-01-26 21:02:05 +0100267 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200268 core->offset, 0, 0,
269 "V3U_PLL2X_3X");
270
Marek Vasut733da622023-01-26 21:01:56 +0100271 case CLK_TYPE_GEN4_PLL5:
Marek Vasuta61a8242023-01-26 21:02:05 +0100272 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasut44c78aa2021-04-27 19:52:53 +0200273 0, pll_config->pll5_mult,
274 pll_config->pll5_div,
275 "V3U_PLL5");
276
Marek Vasut36c2ee42017-07-21 23:18:03 +0200277 case CLK_TYPE_FF:
Marek Vasuta61a8242023-01-26 21:02:05 +0100278 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent,
Marek Vasute7690e62021-04-27 19:36:39 +0200279 0, core->mult, core->div,
280 "FIXED");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200281
Marek Vasut72242e52019-03-04 21:38:10 +0100282 case CLK_TYPE_GEN3_MDSEL:
Marek Vasut99c7e032023-02-28 07:25:11 +0100283 shift = priv->cpg_mode & BIT(core->offset) ? 16 : 0;
284 div = (core->div >> shift) & 0xffff;
Marek Vasut716d7752018-05-31 19:47:42 +0200285 rate = gen3_clk_get_rate64(&parent) / div;
286 debug("%s[%i] PE clk: parent=%i div=%u => rate=%llu\n",
Marek Vasut99c7e032023-02-28 07:25:11 +0100287 __func__, __LINE__, (core->parent >> shift) & 0xffff,
Marek Vasut716d7752018-05-31 19:47:42 +0200288 div, rate);
289 return rate;
290
Hai Phamc206dfd2023-01-26 21:01:49 +0100291 case CLK_TYPE_GEN3_SDH: /* Fixed factor 1:1 */
Marek Vasut733da622023-01-26 21:01:56 +0100292 fallthrough;
293 case CLK_TYPE_GEN4_SDH: /* Fixed factor 1:1 */
Hai Pham1b4ca862023-01-26 21:06:07 +0100294 return rcar_clk_get_rate64_sdh(core->parent,
295 gen3_clk_get_rate64(&parent),
296 priv->base + core->offset);
Hai Phamc206dfd2023-01-26 21:01:49 +0100297
Hai Phamd8132ae2023-01-26 21:06:06 +0100298 case CLK_TYPE_R8A77970_SD0H:
299 return rcar_clk_get_rate64_div_table(core->parent,
300 gen3_clk_get_rate64(&parent),
301 priv->base + core->offset,
302 CPG_SDCKCR_SDHFC_MASK,
303 r8a77970_cpg_sd0h_div_table, "SDH");
304
Hai Pham4dbbc3f2023-01-29 02:50:22 +0100305 case CLK_TYPE_GEN3_SD:
Marek Vasut44c78aa2021-04-27 19:52:53 +0200306 fallthrough;
Marek Vasut733da622023-01-26 21:01:56 +0100307 case CLK_TYPE_GEN4_SD:
Hai Pham1b4ca862023-01-26 21:06:07 +0100308 return rcar_clk_get_rate64_sd(core->parent,
309 gen3_clk_get_rate64(&parent),
310 priv->base + core->offset);
Marek Vasut849ab0a2017-09-15 21:10:29 +0200311
Hai Phamd8132ae2023-01-26 21:06:06 +0100312 case CLK_TYPE_R8A77970_SD0:
313 return rcar_clk_get_rate64_div_table(core->parent,
314 gen3_clk_get_rate64(&parent),
315 priv->base + core->offset,
316 CPG_SDCKCR_SD0FC_MASK,
317 r8a77970_cpg_sd0_div_table, "SD");
318
Hai Phama1ec0bb2023-01-26 21:06:03 +0100319 case CLK_TYPE_GEN3_RPCSRC:
320 return rcar_clk_get_rate64_div_table(core->parent,
321 gen3_clk_get_rate64(&parent),
322 priv->base + CPG_RPCCKCR,
323 CPG_RPCCKCR_DIV_POST_MASK,
324 cpg_rpcsrc_div_table, "RPCSRC");
325
Hai Phamc287c182023-01-26 21:06:04 +0100326 case CLK_TYPE_GEN3_D3_RPCSRC:
327 case CLK_TYPE_GEN3_E3_RPCSRC:
328 /*
329 * Register RPCSRC as fixed factor clock based on the
330 * MD[4:1] pins and CPG_RPCCKCR[4:3] register value for
331 * which has been set prior to booting the kernel.
332 */
333 value = (readl(priv->base + CPG_RPCCKCR) & GENMASK(4, 3)) >> 3;
334
335 switch (value) {
336 case 0:
337 div = 5;
338 break;
339 case 1:
340 div = 3;
341 break;
342 case 2:
343 div = core->div;
344 break;
345 case 3:
346 default:
347 div = 2;
348 break;
349 }
350
351 rate = gen3_clk_get_rate64(&parent) / div;
352 debug("%s[%i] E3/D3 RPCSRC clk: parent=%i div=%u => rate=%llu\n",
353 __func__, __LINE__, (core->parent >> 16) & 0xffff, div, rate);
354
355 return rate;
356
Marek Vasut849ab0a2017-09-15 21:10:29 +0200357 case CLK_TYPE_GEN3_RPC:
Marek Vasut733da622023-01-26 21:01:56 +0100358 case CLK_TYPE_GEN4_RPC:
Hai Pham1b4ca862023-01-26 21:06:07 +0100359 return rcar_clk_get_rate64_rpc(core->parent,
360 gen3_clk_get_rate64(&parent),
361 priv->base + CPG_RPCCKCR);
Hai Phama1ec0bb2023-01-26 21:06:03 +0100362
363 case CLK_TYPE_GEN3_RPCD2:
Marek Vasut733da622023-01-26 21:01:56 +0100364 case CLK_TYPE_GEN4_RPCD2:
Hai Pham1b4ca862023-01-26 21:06:07 +0100365 return rcar_clk_get_rate64_rpcd2(core->parent,
366 gen3_clk_get_rate64(&parent));
Marek Vasut849ab0a2017-09-15 21:10:29 +0200367
Marek Vasut36c2ee42017-07-21 23:18:03 +0200368 }
369
370 printf("%s[%i] unknown fail\n", __func__, __LINE__);
371
372 return -ENOENT;
373}
374
Marek Vasut8376e0e2018-05-31 19:06:02 +0200375static ulong gen3_clk_get_rate(struct clk *clk)
376{
377 return gen3_clk_get_rate64(clk);
378}
379
Marek Vasut36c2ee42017-07-21 23:18:03 +0200380static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
381{
Marek Vasutfd5577c2018-01-11 16:28:31 +0100382 /* Force correct SD-IF divider configuration if applicable */
Marek Vasutf58d6772018-10-30 17:54:20 +0100383 gen3_clk_setup_sdif_div(clk, rate);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200384 return gen3_clk_get_rate64(clk);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200385}
386
387static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
388{
389 if (args->args_count != 2) {
Sean Anderson46ad7ce2021-12-01 14:26:53 -0500390 debug("Invalid args_count: %d\n", args->args_count);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200391 return -EINVAL;
392 }
393
394 clk->id = (args->args[0] << 16) | args->args[1];
395
396 return 0;
397}
398
Marek Vasutf77b5a42018-01-08 14:01:40 +0100399const struct clk_ops gen3_clk_ops = {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200400 .enable = gen3_clk_enable,
401 .disable = gen3_clk_disable,
402 .get_rate = gen3_clk_get_rate,
403 .set_rate = gen3_clk_set_rate,
404 .of_xlate = gen3_clk_of_xlate,
405};
406
Marek Vasut326e05c2023-01-26 21:02:03 +0100407static int gen3_clk_probe(struct udevice *dev)
Marek Vasut36c2ee42017-07-21 23:18:03 +0200408{
409 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasutf77b5a42018-01-08 14:01:40 +0100410 struct cpg_mssr_info *info =
411 (struct cpg_mssr_info *)dev_get_driver_data(dev);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200412 fdt_addr_t rst_base;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200413 int ret;
414
Masahiro Yamada8613c8d2020-07-17 14:36:46 +0900415 priv->base = dev_read_addr_ptr(dev);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200416 if (!priv->base)
417 return -EINVAL;
418
Marek Vasutf77b5a42018-01-08 14:01:40 +0100419 priv->info = info;
420 ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node);
421 if (ret < 0)
422 return ret;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200423
424 rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
425 if (rst_base == FDT_ADDR_T_NONE)
426 return -EINVAL;
427
Marek Vasut99c7e032023-02-28 07:25:11 +0100428 priv->cpg_mode = readl(rst_base + info->reset_modemr_offset);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200429
Marek Vasut7c885562018-01-16 19:23:17 +0100430 priv->cpg_pll_config =
Marek Vasut99c7e032023-02-28 07:25:11 +0100431 (struct rcar_gen3_cpg_pll_config *)info->get_pll_config(priv->cpg_mode);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200432 if (!priv->cpg_pll_config->extal_div)
433 return -EINVAL;
434
Hai Phamd4132142020-11-05 22:30:37 +0700435 if (info->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) {
436 priv->info->status_regs = mstpsr;
437 priv->info->control_regs = smstpcr;
438 priv->info->reset_regs = srcr;
439 priv->info->reset_clear_regs = srstclr;
Hai Phamb092f962020-08-11 10:46:34 +0700440 } else if (info->reg_layout == CLK_REG_LAYOUT_RCAR_V3U) {
441 priv->info->status_regs = mstpsr_for_v3u;
442 priv->info->control_regs = mstpcr_for_v3u;
443 priv->info->reset_regs = srcr_for_v3u;
444 priv->info->reset_clear_regs = srstclr_for_v3u;
Hai Phamd4132142020-11-05 22:30:37 +0700445 } else {
446 return -EINVAL;
447 }
448
Marek Vasut36c2ee42017-07-21 23:18:03 +0200449 ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
450 if (ret < 0)
451 return ret;
452
Marek Vasutf77b5a42018-01-08 14:01:40 +0100453 if (info->extalr_node) {
454 ret = clk_get_by_name(dev, info->extalr_node, &priv->clk_extalr);
Marek Vasut2c150952017-10-08 21:09:15 +0200455 if (ret < 0)
456 return ret;
457 }
Marek Vasut36c2ee42017-07-21 23:18:03 +0200458
459 return 0;
460}
461
Marek Vasut326e05c2023-01-26 21:02:03 +0100462static int gen3_clk_remove(struct udevice *dev)
Marek Vasut18cac5a2017-11-25 22:08:55 +0100463{
464 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasut18cac5a2017-11-25 22:08:55 +0100465
Marek Vasutd2628672018-01-15 16:44:39 +0100466 return renesas_clk_remove(priv->base, priv->info);
Marek Vasut18cac5a2017-11-25 22:08:55 +0100467}
Marek Vasut326e05c2023-01-26 21:02:03 +0100468
469U_BOOT_DRIVER(clk_gen3) = {
470 .name = "clk_gen3",
471 .id = UCLASS_CLK,
472 .priv_auto = sizeof(struct gen3_clk_priv),
473 .ops = &gen3_clk_ops,
474 .probe = gen3_clk_probe,
475 .remove = gen3_clk_remove,
476};
477
478static int gen3_reset_assert(struct reset_ctl *reset_ctl)
479{
480 struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
481 struct gen3_clk_priv *priv = dev_get_priv(cdev);
482 unsigned int reg = reset_ctl->id / 32;
483 unsigned int bit = reset_ctl->id % 32;
484 u32 bitmask = BIT(bit);
485
486 writel(bitmask, priv->base + priv->info->reset_regs[reg]);
487
488 return 0;
489}
490
491static int gen3_reset_deassert(struct reset_ctl *reset_ctl)
492{
493 struct udevice *cdev = (struct udevice *)dev_get_driver_data(reset_ctl->dev);
494 struct gen3_clk_priv *priv = dev_get_priv(cdev);
495 unsigned int reg = reset_ctl->id / 32;
496 unsigned int bit = reset_ctl->id % 32;
497 u32 bitmask = BIT(bit);
498
499 writel(bitmask, priv->base + priv->info->reset_clear_regs[reg]);
500
501 return 0;
502}
503
504static const struct reset_ops rst_gen3_ops = {
505 .rst_assert = gen3_reset_assert,
506 .rst_deassert = gen3_reset_deassert,
507};
508
509U_BOOT_DRIVER(rst_gen3) = {
510 .name = "rst_gen3",
511 .id = UCLASS_RESET,
512 .ops = &rst_gen3_ops,
513};
514
515int gen3_cpg_bind(struct udevice *parent)
516{
517 struct cpg_mssr_info *info =
518 (struct cpg_mssr_info *)dev_get_driver_data(parent);
519 struct udevice *cdev, *rdev;
520 struct driver *drv;
521 int ret;
522
523 drv = lists_driver_lookup_name("clk_gen3");
524 if (!drv)
525 return -ENOENT;
526
527 ret = device_bind_with_driver_data(parent, drv, "clk_gen3", (ulong)info,
528 dev_ofnode(parent), &cdev);
529 if (ret)
530 return ret;
531
532 drv = lists_driver_lookup_name("rst_gen3");
533 if (!drv)
534 return -ENOENT;
535
536 ret = device_bind_with_driver_data(parent, drv, "rst_gen3", (ulong)cdev,
537 dev_ofnode(parent), &rdev);
538 if (ret)
539 device_unbind(cdev);
540
541 return ret;
542}