Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 2 | /* |
Graeme Russ | dbf7115 | 2011-04-13 19:43:26 +1000 | [diff] [blame] | 3 | * (C) Copyright 2008-2011 |
| 4 | * Graeme Russ, <graeme.russ@gmail.com> |
| 5 | * |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 6 | * (C) Copyright 2002 |
Albert ARIBAUD | fa82f87 | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 7 | * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se> |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 8 | * |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 9 | * (C) Copyright 2002 |
| 10 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 11 | * Marius Groeger <mgroeger@sysgo.de> |
| 12 | * |
| 13 | * (C) Copyright 2002 |
| 14 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 15 | * Alex Zuepke <azu@sysgo.de> |
| 16 | * |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 17 | * Part of this file is adapted from coreboot |
| 18 | * src/arch/x86/lib/cpu.c |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 19 | */ |
| 20 | |
Simon Glass | 38e498c | 2020-11-04 09:57:18 -0700 | [diff] [blame] | 21 | #define LOG_CATEGORY UCLASS_CPU |
| 22 | |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 23 | #include <common.h> |
Simon Glass | 52f2423 | 2020-05-10 11:40:00 -0600 | [diff] [blame] | 24 | #include <bootstage.h> |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 25 | #include <command.h> |
Simon Glass | 9edefc2 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 26 | #include <cpu_func.h> |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 27 | #include <dm.h> |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 28 | #include <errno.h> |
Simon Glass | 35a3f87 | 2019-12-28 10:44:56 -0700 | [diff] [blame] | 29 | #include <init.h> |
Simon Glass | b95611f | 2020-07-16 21:22:30 -0600 | [diff] [blame] | 30 | #include <irq.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 31 | #include <log.h> |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 32 | #include <malloc.h> |
Bin Meng | d8906c1 | 2016-06-08 05:07:38 -0700 | [diff] [blame] | 33 | #include <syscon.h> |
Simon Glass | 3cabcf9 | 2020-04-08 16:57:35 -0600 | [diff] [blame] | 34 | #include <acpi/acpi_s3.h> |
Simon Glass | 776cc20 | 2020-04-08 16:57:36 -0600 | [diff] [blame] | 35 | #include <acpi/acpi_table.h> |
Bin Meng | a0609a8 | 2018-07-18 21:42:15 -0700 | [diff] [blame] | 36 | #include <asm/acpi.h> |
Stefan Reinauer | 095593c | 2012-12-02 04:49:50 +0000 | [diff] [blame] | 37 | #include <asm/control_regs.h> |
Bin Meng | d19c907 | 2016-05-11 07:45:01 -0700 | [diff] [blame] | 38 | #include <asm/coreboot_tables.h> |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 39 | #include <asm/cpu.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 40 | #include <asm/global_data.h> |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 41 | #include <asm/lapic.h> |
Simon Glass | e77b62e | 2016-03-11 22:07:11 -0700 | [diff] [blame] | 42 | #include <asm/microcode.h> |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 43 | #include <asm/mp.h> |
Bin Meng | 0c2b7ee | 2016-05-11 07:45:00 -0700 | [diff] [blame] | 44 | #include <asm/mrccache.h> |
Bin Meng | 43dd22f | 2015-07-06 16:31:30 +0800 | [diff] [blame] | 45 | #include <asm/msr.h> |
| 46 | #include <asm/mtrr.h> |
Simon Glass | a49e3c7 | 2014-11-12 22:42:26 -0700 | [diff] [blame] | 47 | #include <asm/post.h> |
Graeme Russ | c53fd2b | 2011-02-12 15:11:30 +1100 | [diff] [blame] | 48 | #include <asm/processor.h> |
Graeme Russ | 0c24c9c | 2011-02-12 15:11:32 +1100 | [diff] [blame] | 49 | #include <asm/processor-flags.h> |
Graeme Russ | 3f5f18d | 2008-12-07 10:29:02 +1100 | [diff] [blame] | 50 | #include <asm/interrupt.h> |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 51 | #include <asm/tables.h> |
Gabe Black | 60a9b6b | 2011-11-16 23:32:50 +0000 | [diff] [blame] | 52 | #include <linux/compiler.h> |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 53 | |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 54 | DECLARE_GLOBAL_DATA_PTR; |
| 55 | |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 56 | #ifndef CONFIG_TPL_BUILD |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 57 | static const char *const x86_vendor_name[] = { |
| 58 | [X86_VENDOR_INTEL] = "Intel", |
| 59 | [X86_VENDOR_CYRIX] = "Cyrix", |
| 60 | [X86_VENDOR_AMD] = "AMD", |
| 61 | [X86_VENDOR_UMC] = "UMC", |
| 62 | [X86_VENDOR_NEXGEN] = "NexGen", |
| 63 | [X86_VENDOR_CENTAUR] = "Centaur", |
| 64 | [X86_VENDOR_RISE] = "Rise", |
| 65 | [X86_VENDOR_TRANSMETA] = "Transmeta", |
| 66 | [X86_VENDOR_NSC] = "NSC", |
| 67 | [X86_VENDOR_SIS] = "SiS", |
| 68 | }; |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 69 | #endif |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 70 | |
Gabe Black | f30fc4d | 2012-10-20 12:33:10 +0000 | [diff] [blame] | 71 | int __weak x86_cleanup_before_linux(void) |
| 72 | { |
Simon Glass | 99a573f | 2020-07-17 08:48:20 -0600 | [diff] [blame] | 73 | int ret; |
| 74 | |
| 75 | ret = mp_park_aps(); |
| 76 | if (ret) |
| 77 | return log_msg_ret("park", ret); |
Simon Glass | ee2b243 | 2015-03-02 17:04:37 -0700 | [diff] [blame] | 78 | bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH_ADDR, |
Simon Glass | 7949703 | 2013-04-17 16:13:35 +0000 | [diff] [blame] | 79 | CONFIG_BOOTSTAGE_STASH_SIZE); |
Simon Glass | 7949703 | 2013-04-17 16:13:35 +0000 | [diff] [blame] | 80 | |
Gabe Black | f30fc4d | 2012-10-20 12:33:10 +0000 | [diff] [blame] | 81 | return 0; |
| 82 | } |
| 83 | |
Graeme Russ | d653244 | 2011-12-27 22:46:43 +1100 | [diff] [blame] | 84 | int x86_init_cache(void) |
| 85 | { |
| 86 | enable_caches(); |
| 87 | |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 88 | return 0; |
| 89 | } |
Graeme Russ | d653244 | 2011-12-27 22:46:43 +1100 | [diff] [blame] | 90 | int init_cache(void) __attribute__((weak, alias("x86_init_cache"))); |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 91 | |
Graeme Russ | 717979f | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 92 | void flush_cache(unsigned long dummy1, unsigned long dummy2) |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 93 | { |
| 94 | asm("wbinvd\n"); |
wdenk | 2262cfe | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 95 | } |
Graeme Russ | 3f5f18d | 2008-12-07 10:29:02 +1100 | [diff] [blame] | 96 | |
Stefan Reinauer | 095593c | 2012-12-02 04:49:50 +0000 | [diff] [blame] | 97 | /* Define these functions to allow ehch-hcd to function */ |
| 98 | void flush_dcache_range(unsigned long start, unsigned long stop) |
| 99 | { |
| 100 | } |
| 101 | |
| 102 | void invalidate_dcache_range(unsigned long start, unsigned long stop) |
| 103 | { |
| 104 | } |
Simon Glass | 8937140 | 2013-02-28 19:26:11 +0000 | [diff] [blame] | 105 | |
| 106 | void dcache_enable(void) |
| 107 | { |
| 108 | enable_caches(); |
| 109 | } |
| 110 | |
| 111 | void dcache_disable(void) |
| 112 | { |
| 113 | disable_caches(); |
| 114 | } |
| 115 | |
| 116 | void icache_enable(void) |
| 117 | { |
| 118 | } |
| 119 | |
| 120 | void icache_disable(void) |
| 121 | { |
| 122 | } |
| 123 | |
| 124 | int icache_status(void) |
| 125 | { |
| 126 | return 1; |
| 127 | } |
Simon Glass | 7bddac9 | 2014-10-10 08:21:52 -0600 | [diff] [blame] | 128 | |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 129 | #ifndef CONFIG_TPL_BUILD |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 130 | const char *cpu_vendor_name(int vendor) |
| 131 | { |
| 132 | const char *name; |
| 133 | name = "<invalid cpu vendor>"; |
Heinrich Schuchardt | 39670c3 | 2017-11-20 19:45:56 +0100 | [diff] [blame] | 134 | if (vendor < ARRAY_SIZE(x86_vendor_name) && |
| 135 | x86_vendor_name[vendor]) |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 136 | name = x86_vendor_name[vendor]; |
| 137 | |
| 138 | return name; |
| 139 | } |
Simon Glass | caca13f | 2019-12-06 21:41:51 -0700 | [diff] [blame] | 140 | #endif |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 141 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 142 | char *cpu_get_name(char *name) |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 143 | { |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 144 | unsigned int *name_as_ints = (unsigned int *)name; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 145 | struct cpuid_result regs; |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 146 | char *ptr; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 147 | int i; |
| 148 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 149 | /* This bit adds up to 48 bytes */ |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 150 | for (i = 0; i < 3; i++) { |
| 151 | regs = cpuid(0x80000002 + i); |
| 152 | name_as_ints[i * 4 + 0] = regs.eax; |
| 153 | name_as_ints[i * 4 + 1] = regs.ebx; |
| 154 | name_as_ints[i * 4 + 2] = regs.ecx; |
| 155 | name_as_ints[i * 4 + 3] = regs.edx; |
| 156 | } |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 157 | name[CPU_MAX_NAME_LEN - 1] = '\0'; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 158 | |
| 159 | /* Skip leading spaces. */ |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 160 | ptr = name; |
| 161 | while (*ptr == ' ') |
| 162 | ptr++; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 163 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 164 | return ptr; |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 165 | } |
| 166 | |
Simon Glass | 727c1a9 | 2014-11-10 18:00:26 -0700 | [diff] [blame] | 167 | int default_print_cpuinfo(void) |
Simon Glass | 92cc94a | 2014-10-10 08:21:54 -0600 | [diff] [blame] | 168 | { |
Bin Meng | 52f952b | 2014-11-09 22:18:56 +0800 | [diff] [blame] | 169 | printf("CPU: %s, vendor %s, device %xh\n", |
| 170 | cpu_has_64bit() ? "x86_64" : "x86", |
| 171 | cpu_vendor_name(gd->arch.x86_vendor), gd->arch.x86_device); |
Simon Glass | 92cc94a | 2014-10-10 08:21:54 -0600 | [diff] [blame] | 172 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 173 | if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)) { |
| 174 | debug("ACPI previous sleep state: %s\n", |
| 175 | acpi_ss_string(gd->arch.prev_sleep_state)); |
| 176 | } |
Bin Meng | b727961 | 2017-04-21 07:24:32 -0700 | [diff] [blame] | 177 | |
Simon Glass | 92cc94a | 2014-10-10 08:21:54 -0600 | [diff] [blame] | 178 | return 0; |
| 179 | } |
Simon Glass | 200182a | 2014-10-10 08:21:55 -0600 | [diff] [blame] | 180 | |
Simon Glass | a49e3c7 | 2014-11-12 22:42:26 -0700 | [diff] [blame] | 181 | void show_boot_progress(int val) |
| 182 | { |
Simon Glass | a49e3c7 | 2014-11-12 22:42:26 -0700 | [diff] [blame] | 183 | outb(val, POST_PORT); |
| 184 | } |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 185 | |
Bin Meng | 1ab2c01 | 2018-06-17 05:57:53 -0700 | [diff] [blame] | 186 | #if !defined(CONFIG_SYS_COREBOOT) && !defined(CONFIG_EFI_STUB) |
Bin Meng | 1e2f7b9 | 2016-05-11 07:44:56 -0700 | [diff] [blame] | 187 | /* |
Simon Glass | 4021ee6 | 2020-07-16 21:22:38 -0600 | [diff] [blame] | 188 | * Implement a weak default function for boards that need to do some final init |
| 189 | * before the system is ready. |
Bin Meng | 1e2f7b9 | 2016-05-11 07:44:56 -0700 | [diff] [blame] | 190 | */ |
Simon Glass | 4021ee6 | 2020-07-16 21:22:38 -0600 | [diff] [blame] | 191 | __weak void board_final_init(void) |
Bin Meng | 1e2f7b9 | 2016-05-11 07:44:56 -0700 | [diff] [blame] | 192 | { |
| 193 | } |
| 194 | |
Simon Glass | 7c73cea | 2020-09-22 12:45:28 -0600 | [diff] [blame] | 195 | /* |
| 196 | * Implement a weak default function for boards that need to do some final |
| 197 | * processing before booting the OS. |
| 198 | */ |
| 199 | __weak void board_final_cleanup(void) |
| 200 | { |
| 201 | } |
| 202 | |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 203 | int last_stage_init(void) |
| 204 | { |
Bin Meng | 474a62b | 2018-07-18 21:42:16 -0700 | [diff] [blame] | 205 | struct acpi_fadt __maybe_unused *fadt; |
Simon Glass | 38e498c | 2020-11-04 09:57:18 -0700 | [diff] [blame] | 206 | int ret; |
Bin Meng | 474a62b | 2018-07-18 21:42:16 -0700 | [diff] [blame] | 207 | |
Simon Glass | 4021ee6 | 2020-07-16 21:22:38 -0600 | [diff] [blame] | 208 | board_final_init(); |
Bin Meng | bffd798 | 2017-04-21 07:24:41 -0700 | [diff] [blame] | 209 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 210 | if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)) { |
| 211 | fadt = acpi_find_fadt(); |
Bin Meng | 3a34cae | 2017-04-21 07:24:37 -0700 | [diff] [blame] | 212 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 213 | if (fadt && gd->arch.prev_sleep_state == ACPI_S3) |
| 214 | acpi_resume(fadt); |
| 215 | } |
Bin Meng | 3a34cae | 2017-04-21 07:24:37 -0700 | [diff] [blame] | 216 | |
Simon Glass | 38e498c | 2020-11-04 09:57:18 -0700 | [diff] [blame] | 217 | ret = write_tables(); |
| 218 | if (ret) { |
| 219 | log_err("Failed to write tables\n"); |
| 220 | return log_msg_ret("table", ret); |
| 221 | } |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 222 | |
Simon Glass | 8bccbc5 | 2020-07-17 08:48:15 -0600 | [diff] [blame] | 223 | if (IS_ENABLED(CONFIG_GENERATE_ACPI_TABLE)) { |
| 224 | fadt = acpi_find_fadt(); |
Bin Meng | 474a62b | 2018-07-18 21:42:16 -0700 | [diff] [blame] | 225 | |
Simon Glass | 8bccbc5 | 2020-07-17 08:48:15 -0600 | [diff] [blame] | 226 | /* Don't touch ACPI hardware on HW reduced platforms */ |
| 227 | if (fadt && !(fadt->flags & ACPI_FADT_HW_REDUCED_ACPI)) { |
| 228 | /* |
| 229 | * Other than waiting for OSPM to request us to switch |
| 230 | * to ACPI * mode, do it by ourselves, since SMI will |
| 231 | * not be triggered. |
| 232 | */ |
| 233 | enter_acpi_mode(fadt->pm1a_cnt_blk); |
| 234 | } |
Bin Meng | 474a62b | 2018-07-18 21:42:16 -0700 | [diff] [blame] | 235 | } |
Bin Meng | 474a62b | 2018-07-18 21:42:16 -0700 | [diff] [blame] | 236 | |
Simon Glass | 7c73cea | 2020-09-22 12:45:28 -0600 | [diff] [blame] | 237 | /* |
| 238 | * TODO(sjg@chromium.org): Move this to bootm_announce_and_cleanup() |
| 239 | * once APL FSP-S at 0x200000 does not overlap with the bzimage at |
| 240 | * 0x100000. |
| 241 | */ |
| 242 | board_final_cleanup(); |
| 243 | |
Bin Meng | 5e2400e | 2015-04-24 18:10:04 +0800 | [diff] [blame] | 244 | return 0; |
| 245 | } |
| 246 | #endif |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 247 | |
Simon Glass | afd5d50 | 2016-01-17 16:11:28 -0700 | [diff] [blame] | 248 | static int x86_init_cpus(void) |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 249 | { |
Simon Glass | 8bccbc5 | 2020-07-17 08:48:15 -0600 | [diff] [blame] | 250 | if (IS_ENABLED(CONFIG_SMP)) { |
| 251 | debug("Init additional CPUs\n"); |
| 252 | x86_mp_init(); |
| 253 | } else { |
| 254 | struct udevice *dev; |
Bin Meng | c77b891 | 2015-07-22 01:21:12 -0700 | [diff] [blame] | 255 | |
Simon Glass | 8bccbc5 | 2020-07-17 08:48:15 -0600 | [diff] [blame] | 256 | /* |
| 257 | * This causes the cpu-x86 driver to be probed. |
| 258 | * We don't check return value here as we want to allow boards |
| 259 | * which have not been converted to use cpu uclass driver to |
| 260 | * boot. |
| 261 | */ |
| 262 | uclass_first_device(UCLASS_CPU, &dev); |
| 263 | } |
Bin Meng | 6e6f4ce | 2015-06-17 11:15:36 +0800 | [diff] [blame] | 264 | |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 265 | return 0; |
| 266 | } |
| 267 | |
| 268 | int cpu_init_r(void) |
| 269 | { |
Simon Glass | ac643e0 | 2016-01-17 16:11:30 -0700 | [diff] [blame] | 270 | struct udevice *dev; |
| 271 | int ret; |
| 272 | |
Simon Glass | 526aabe | 2020-04-26 09:12:55 -0600 | [diff] [blame] | 273 | if (!ll_boot_init()) { |
| 274 | uclass_first_device(UCLASS_PCI, &dev); |
Simon Glass | ac643e0 | 2016-01-17 16:11:30 -0700 | [diff] [blame] | 275 | return 0; |
Simon Glass | 526aabe | 2020-04-26 09:12:55 -0600 | [diff] [blame] | 276 | } |
Simon Glass | ac643e0 | 2016-01-17 16:11:30 -0700 | [diff] [blame] | 277 | |
| 278 | ret = x86_init_cpus(); |
| 279 | if (ret) |
| 280 | return ret; |
| 281 | |
| 282 | /* |
| 283 | * Set up the northbridge, PCH and LPC if available. Note that these |
| 284 | * may have had some limited pre-relocation init if they were probed |
| 285 | * before relocation, but this is post relocation. |
| 286 | */ |
| 287 | uclass_first_device(UCLASS_NORTHBRIDGE, &dev); |
| 288 | uclass_first_device(UCLASS_PCH, &dev); |
| 289 | uclass_first_device(UCLASS_LPC, &dev); |
Simon Glass | e49ccea | 2015-08-04 12:34:00 -0600 | [diff] [blame] | 290 | |
Bin Meng | d8906c1 | 2016-06-08 05:07:38 -0700 | [diff] [blame] | 291 | /* Set up pin control if available */ |
| 292 | ret = syscon_get_by_driver_data(X86_SYSCON_PINCONF, &dev); |
| 293 | debug("%s, pinctrl=%p, ret=%d\n", __func__, dev, ret); |
| 294 | |
Simon Glass | e49ccea | 2015-08-04 12:34:00 -0600 | [diff] [blame] | 295 | return 0; |
Simon Glass | bcb0c61 | 2015-04-29 22:26:01 -0600 | [diff] [blame] | 296 | } |
Bin Meng | 0c2b7ee | 2016-05-11 07:45:00 -0700 | [diff] [blame] | 297 | |
| 298 | #ifndef CONFIG_EFI_STUB |
| 299 | int reserve_arch(void) |
| 300 | { |
Simon Glass | b95611f | 2020-07-16 21:22:30 -0600 | [diff] [blame] | 301 | struct udevice *itss; |
| 302 | int ret; |
| 303 | |
| 304 | if (IS_ENABLED(CONFIG_ENABLE_MRC_CACHE)) |
| 305 | mrccache_reserve(); |
Bin Meng | d19c907 | 2016-05-11 07:45:01 -0700 | [diff] [blame] | 306 | |
Simon Glass | 8bccbc5 | 2020-07-17 08:48:15 -0600 | [diff] [blame] | 307 | if (IS_ENABLED(CONFIG_SEABIOS)) |
| 308 | high_table_reserve(); |
Bin Meng | d19c907 | 2016-05-11 07:45:01 -0700 | [diff] [blame] | 309 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 310 | if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)) { |
| 311 | acpi_s3_reserve(); |
Bin Meng | 5ae5aa9 | 2017-04-21 07:24:47 -0700 | [diff] [blame] | 312 | |
Simon Glass | ef5f5f6 | 2020-07-09 18:43:16 -0600 | [diff] [blame] | 313 | if (IS_ENABLED(CONFIG_HAVE_FSP)) { |
| 314 | /* |
| 315 | * Save stack address to CMOS so that at next S3 boot, |
| 316 | * we can use it as the stack address for fsp_contiue() |
| 317 | */ |
| 318 | fsp_save_s3_stack(); |
| 319 | } |
| 320 | } |
Simon Glass | b95611f | 2020-07-16 21:22:30 -0600 | [diff] [blame] | 321 | ret = irq_first_device_type(X86_IRQT_ITSS, &itss); |
| 322 | if (!ret) { |
| 323 | /* |
| 324 | * Snapshot the current GPIO IRQ polarities. FSP-S is about to |
| 325 | * run and will set a default policy that doesn't honour boards' |
| 326 | * requirements |
| 327 | */ |
| 328 | irq_snapshot_polarities(itss); |
| 329 | } |
Bin Meng | ba65808 | 2017-04-21 07:24:39 -0700 | [diff] [blame] | 330 | |
Bin Meng | d19c907 | 2016-05-11 07:45:01 -0700 | [diff] [blame] | 331 | return 0; |
Bin Meng | 0c2b7ee | 2016-05-11 07:45:00 -0700 | [diff] [blame] | 332 | } |
| 333 | #endif |
Simon Glass | 7ec0e7b | 2020-04-30 21:21:39 -0600 | [diff] [blame] | 334 | |
| 335 | long detect_coreboot_table_at(ulong start, ulong size) |
| 336 | { |
| 337 | u32 *ptr, *end; |
| 338 | |
| 339 | size /= 4; |
| 340 | for (ptr = (void *)start, end = ptr + size; ptr < end; ptr += 4) { |
| 341 | if (*ptr == 0x4f49424c) /* "LBIO" */ |
| 342 | return (long)ptr; |
| 343 | } |
| 344 | |
| 345 | return -ENOENT; |
| 346 | } |
| 347 | |
| 348 | long locate_coreboot_table(void) |
| 349 | { |
| 350 | long addr; |
| 351 | |
| 352 | /* We look for LBIO in the first 4K of RAM and again at 960KB */ |
| 353 | addr = detect_coreboot_table_at(0x0, 0x1000); |
| 354 | if (addr < 0) |
| 355 | addr = detect_coreboot_table_at(0xf0000, 0x1000); |
| 356 | |
| 357 | return addr; |
| 358 | } |