blob: 70f939869affcacd30c4791853a5b0fd8753e0f2 [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadadd840582014-07-30 14:08:14 +09007choice
Simon Glassa66ad672017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
33 bool "64-bit"
34 select X86_64
Simon Glassa66ad672017-01-16 07:03:43 -070035 select SPL
36 select SPL_SEPARATE_BSS
37 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
43endchoice
44
45config X86_64
46 bool
47
48config SPL_X86_64
49 bool
50 depends on SPL
51
52choice
Bin Meng65c4ac02015-04-27 23:22:24 +080053 prompt "Mainboard vendor"
Bin Meng99a309f2015-05-07 21:34:09 +080054 default VENDOR_EMULATION
Masahiro Yamadadd840582014-07-30 14:08:14 +090055
George McCollister215099a2016-06-21 12:07:33 -050056config VENDOR_ADVANTECH
57 bool "advantech"
58
Stefan Roese82ceba22016-03-16 08:48:21 +010059config VENDOR_CONGATEC
60 bool "congatec"
61
Bin Meng65c4ac02015-04-27 23:22:24 +080062config VENDOR_COREBOOT
63 bool "coreboot"
Simon Glass8ef07572014-11-12 22:42:07 -070064
Stefan Roeseb1ad6c62016-08-15 13:50:49 +020065config VENDOR_DFI
66 bool "dfi"
67
Ben Stoltz3dcdd172015-08-04 12:33:46 -060068config VENDOR_EFI
69 bool "efi"
70
Bin Menga65b25d2015-05-07 21:34:08 +080071config VENDOR_EMULATION
72 bool "emulation"
73
Bin Meng65c4ac02015-04-27 23:22:24 +080074config VENDOR_GOOGLE
75 bool "Google"
Masahiro Yamadadd840582014-07-30 14:08:14 +090076
Bin Meng65c4ac02015-04-27 23:22:24 +080077config VENDOR_INTEL
78 bool "Intel"
Bin Mengef46bea2015-02-02 22:35:29 +080079
Masahiro Yamadadd840582014-07-30 14:08:14 +090080endchoice
81
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030082# subarchitectures-specific options below
83config INTEL_MID
84 bool "Intel MID platform support"
Felipe Balbibb416462017-04-01 16:21:33 +030085 select REGMAP
86 select SYSCON
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030087 help
88 Select to build a U-Boot capable of supporting Intel MID
89 (Mobile Internet Device) platform systems which do not have
90 the PCI legacy interfaces.
91
92 If you are building for a PC class system say N here.
93
94 Intel MID platforms are based on an Intel processor and
95 chipset which consume less power than most of the x86
96 derivatives.
97
Bin Meng65c4ac02015-04-27 23:22:24 +080098# board-specific options below
George McCollister215099a2016-06-21 12:07:33 -050099source "board/advantech/Kconfig"
Stefan Roese82ceba22016-03-16 08:48:21 +0100100source "board/congatec/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800101source "board/coreboot/Kconfig"
Stefan Roeseb1ad6c62016-08-15 13:50:49 +0200102source "board/dfi/Kconfig"
Ben Stoltz3e9aa322015-08-04 12:33:47 -0600103source "board/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800104source "board/emulation/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800105source "board/google/Kconfig"
106source "board/intel/Kconfig"
107
Bin Meng029194a2015-04-27 23:22:25 +0800108# platform-specific options below
109source "arch/x86/cpu/baytrail/Kconfig"
Bin Mengde9ac9a2017-08-15 22:41:58 -0700110source "arch/x86/cpu/braswell/Kconfig"
Simon Glass2f3f4772016-03-11 22:07:18 -0700111source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800112source "arch/x86/cpu/coreboot/Kconfig"
113source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng4f1dacd2018-06-12 08:36:16 -0700114source "arch/x86/cpu/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800115source "arch/x86/cpu/qemu/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800116source "arch/x86/cpu/quark/Kconfig"
117source "arch/x86/cpu/queensbay/Kconfig"
Felipe Balbie71de542017-07-06 14:41:52 +0300118source "arch/x86/cpu/tangier/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800119
120# architecture-specific options below
121
Simon Glassa2196392016-05-01 11:35:52 -0600122config AHCI
123 default y
124
Simon Glassb724bd72015-02-11 16:32:59 -0700125config SYS_MALLOC_F_LEN
126 default 0x800
127
Simon Glass70a09c62014-11-12 22:42:10 -0700128config RAMBASE
129 hex
130 default 0x100000
131
Simon Glass70a09c62014-11-12 22:42:10 -0700132config XIP_ROM_SIZE
133 hex
Bin Meng7698d362015-01-06 22:14:16 +0800134 depends on X86_RESET_VECTOR
Simon Glassbbd43d62015-01-01 16:17:54 -0700135 default ROM_SIZE
Simon Glass70a09c62014-11-12 22:42:10 -0700136
137config CPU_ADDR_BITS
138 int
139 default 36
140
Simon Glass65dd74a2014-11-12 22:42:28 -0700141config HPET_ADDRESS
142 hex
143 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
144
145config SMM_TSEG
146 bool
147 default n
148
149config SMM_TSEG_SIZE
150 hex
151
Bin Meng8cb20cc2015-01-06 22:14:15 +0800152config X86_RESET_VECTOR
153 bool
154 default n
Masahiro Yamadad6a0c782017-10-17 13:42:44 +0900155 select BINMAN
Bin Meng8cb20cc2015-01-06 22:14:15 +0800156
Simon Glass13f1dc62017-01-16 07:03:44 -0700157# The following options control where the 16-bit and 32-bit init lies
158# If SPL is enabled then it normally holds this init code, and U-Boot proper
159# is normally a 64-bit build.
160#
161# The 16-bit init refers to the reset vector and the small amount of code to
162# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
163# or missing altogether if U-Boot is started from EFI or coreboot.
164#
165# The 32-bit init refers to processor init, running binary blobs including
166# FSP, setting up interrupts and anything else that needs to be done in
167# 32-bit code. It is normally in the same place as 16-bit init if that is
168# enabled (i.e. they are both in SPL, or both in U-Boot proper).
169config X86_16BIT_INIT
170 bool
171 depends on X86_RESET_VECTOR
172 default y if X86_RESET_VECTOR && !SPL
173 help
174 This is enabled when 16-bit init is in U-Boot proper
175
176config SPL_X86_16BIT_INIT
177 bool
178 depends on X86_RESET_VECTOR
Simon Glass7c2ca872019-04-25 21:58:46 -0600179 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass13f1dc62017-01-16 07:03:44 -0700180 help
181 This is enabled when 16-bit init is in SPL
182
Simon Glass7c2ca872019-04-25 21:58:46 -0600183config TPL_X86_16BIT_INIT
184 bool
185 depends on X86_RESET_VECTOR
186 default y if X86_RESET_VECTOR && TPL
187 help
188 This is enabled when 16-bit init is in TPL
189
Simon Glass13f1dc62017-01-16 07:03:44 -0700190config X86_32BIT_INIT
191 bool
192 depends on X86_RESET_VECTOR
193 default y if X86_RESET_VECTOR && !SPL
194 help
195 This is enabled when 32-bit init is in U-Boot proper
196
197config SPL_X86_32BIT_INIT
198 bool
199 depends on X86_RESET_VECTOR
200 default y if X86_RESET_VECTOR && SPL
201 help
202 This is enabled when 32-bit init is in SPL
203
Bin Meng343fb992015-06-07 11:33:12 +0800204config RESET_SEG_START
205 hex
206 depends on X86_RESET_VECTOR
207 default 0xffff0000
208
209config RESET_SEG_SIZE
210 hex
211 depends on X86_RESET_VECTOR
212 default 0x10000
213
214config RESET_VEC_LOC
215 hex
216 depends on X86_RESET_VECTOR
217 default 0xfffffff0
218
Bin Meng8cb20cc2015-01-06 22:14:15 +0800219config SYS_X86_START16
220 hex
221 depends on X86_RESET_VECTOR
222 default 0xfffff800
223
Andy Shevchenko446d4e02017-02-05 16:52:00 +0300224config X86_LOAD_FROM_32_BIT
225 bool "Boot from a 32-bit program"
226 help
227 Define this to boot U-Boot from a 32-bit program which sets
228 the GDT differently. This can be used to boot directly from
229 any stage of coreboot, for example, bypassing the normal
230 payload-loading feature.
231
Bin Meng64542f42014-12-12 21:05:19 +0800232config BOARD_ROMSIZE_KB_512
233 bool
234config BOARD_ROMSIZE_KB_1024
235 bool
236config BOARD_ROMSIZE_KB_2048
237 bool
238config BOARD_ROMSIZE_KB_4096
239 bool
240config BOARD_ROMSIZE_KB_8192
241 bool
242config BOARD_ROMSIZE_KB_16384
243 bool
244
245choice
246 prompt "ROM chip size"
Bin Meng7698d362015-01-06 22:14:16 +0800247 depends on X86_RESET_VECTOR
Bin Meng64542f42014-12-12 21:05:19 +0800248 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
249 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
250 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
251 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
252 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
253 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
254 help
255 Select the size of the ROM chip you intend to flash U-Boot on.
256
257 The build system will take care of creating a u-boot.rom file
258 of the matching size.
259
260config UBOOT_ROMSIZE_KB_512
261 bool "512 KB"
262 help
263 Choose this option if you have a 512 KB ROM chip.
264
265config UBOOT_ROMSIZE_KB_1024
266 bool "1024 KB (1 MB)"
267 help
268 Choose this option if you have a 1024 KB (1 MB) ROM chip.
269
270config UBOOT_ROMSIZE_KB_2048
271 bool "2048 KB (2 MB)"
272 help
273 Choose this option if you have a 2048 KB (2 MB) ROM chip.
274
275config UBOOT_ROMSIZE_KB_4096
276 bool "4096 KB (4 MB)"
277 help
278 Choose this option if you have a 4096 KB (4 MB) ROM chip.
279
280config UBOOT_ROMSIZE_KB_8192
281 bool "8192 KB (8 MB)"
282 help
283 Choose this option if you have a 8192 KB (8 MB) ROM chip.
284
285config UBOOT_ROMSIZE_KB_16384
286 bool "16384 KB (16 MB)"
287 help
288 Choose this option if you have a 16384 KB (16 MB) ROM chip.
289
290endchoice
291
292# Map the config names to an integer (KB).
293config UBOOT_ROMSIZE_KB
294 int
295 default 512 if UBOOT_ROMSIZE_KB_512
296 default 1024 if UBOOT_ROMSIZE_KB_1024
297 default 2048 if UBOOT_ROMSIZE_KB_2048
298 default 4096 if UBOOT_ROMSIZE_KB_4096
299 default 8192 if UBOOT_ROMSIZE_KB_8192
300 default 16384 if UBOOT_ROMSIZE_KB_16384
301
302# Map the config names to a hex value (bytes).
Simon Glassfce7b272014-11-12 22:42:08 -0700303config ROM_SIZE
304 hex
Bin Meng64542f42014-12-12 21:05:19 +0800305 default 0x80000 if UBOOT_ROMSIZE_KB_512
306 default 0x100000 if UBOOT_ROMSIZE_KB_1024
307 default 0x200000 if UBOOT_ROMSIZE_KB_2048
308 default 0x400000 if UBOOT_ROMSIZE_KB_4096
309 default 0x800000 if UBOOT_ROMSIZE_KB_8192
310 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
311 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glassfce7b272014-11-12 22:42:08 -0700312
313config HAVE_INTEL_ME
314 bool "Platform requires Intel Management Engine"
315 help
316 Newer higher-end devices have an Intel Management Engine (ME)
317 which is a very large binary blob (typically 1.5MB) which is
318 required for the platform to work. This enforces a particular
319 SPI flash format. You will need to supply the me.bin file in
320 your board directory.
321
Simon Glass65dd74a2014-11-12 22:42:28 -0700322config X86_RAMTEST
323 bool "Perform a simple RAM test after SDRAM initialisation"
324 help
325 If there is something wrong with SDRAM then the platform will
326 often crash within U-Boot or the kernel. This option enables a
327 very simple RAM test that quickly checks whether the SDRAM seems
328 to work correctly. It is not exhaustive but can save time by
329 detecting obvious failures.
330
Stefan Roese3dc0f842017-03-30 12:58:10 +0200331config FLASH_DESCRIPTOR_FILE
332 string "Flash descriptor binary filename"
333 depends on HAVE_INTEL_ME
334 default "descriptor.bin"
335 help
336 The filename of the file to use as flash descriptor in the
337 board directory.
338
339config INTEL_ME_FILE
340 string "Intel Management Engine binary filename"
341 depends on HAVE_INTEL_ME
342 default "me.bin"
343 help
344 The filename of the file to use as Intel Management Engine in the
345 board directory.
346
Simon Glass8ce24cd2015-01-27 22:13:41 -0700347config HAVE_FSP
348 bool "Add an Firmware Support Package binary"
Simon Glasse49ccea2015-08-04 12:34:00 -0600349 depends on !EFI
Simon Glass8ce24cd2015-01-27 22:13:41 -0700350 help
351 Select this option to add an Firmware Support Package binary to
352 the resulting U-Boot image. It is a binary blob which U-Boot uses
353 to set up SDRAM and other chipset specific initialization.
354
355 Note: Without this binary U-Boot will not be able to set up its
356 SDRAM so will not boot.
357
358config FSP_FILE
359 string "Firmware Support Package binary filename"
360 depends on HAVE_FSP
361 default "fsp.bin"
362 help
363 The filename of the file to use as Firmware Support Package binary
364 in the board directory.
365
366config FSP_ADDR
367 hex "Firmware Support Package binary location"
368 depends on HAVE_FSP
369 default 0xfffc0000
370 help
371 FSP is not Position Independent Code (PIC) and the whole FSP has to
372 be rebased if it is placed at a location which is different from the
373 perferred base address specified during the FSP build. Use Intel's
374 Binary Configuration Tool (BCT) to do the rebase.
375
376 The default base address of 0xfffc0000 indicates that the binary must
377 be located at offset 0xc0000 from the beginning of a 1MB flash device.
378
379config FSP_TEMP_RAM_ADDR
380 hex
Bin Mengd04e30b2015-06-01 21:07:23 +0800381 depends on HAVE_FSP
Simon Glass8ce24cd2015-01-27 22:13:41 -0700382 default 0x2000000
383 help
Bin Meng48aa6c22015-08-20 06:40:20 -0700384 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass8ce24cd2015-01-27 22:13:41 -0700385 CAR is disabled.
386
Bin Meng57b10f52015-08-20 06:40:19 -0700387config FSP_SYS_MALLOC_F_LEN
388 hex
389 depends on HAVE_FSP
390 default 0x100000
391 help
392 Additional size of malloc() pool before relocation.
393
Bin Meng3340f2c2015-12-10 22:03:01 -0800394config FSP_USE_UPD
395 bool
396 depends on HAVE_FSP
397 default y
398 help
399 Most FSPs use UPD data region for some FSP customization. But there
400 are still some FSPs that might not even have UPD. For such FSPs,
401 override this to n in their platform Kconfig files.
402
Bin Mengdc5be502016-02-17 00:16:23 -0800403config FSP_BROKEN_HOB
404 bool
405 depends on HAVE_FSP
406 help
407 Indicate some buggy FSPs that does not report memory used by FSP
408 itself as reserved in the resource descriptor HOB. Select this to
409 tell U-Boot to do some additional work to ensure U-Boot relocation
410 do not overwrite the important boot service data which is used by
411 FSP, otherwise the subsequent call to fsp_notify() will fail.
412
Bin Menge2d76e92015-10-11 21:37:35 -0700413config ENABLE_MRC_CACHE
414 bool "Enable MRC cache"
415 depends on !EFI && !SYS_COREBOOT
416 help
417 Enable this feature to cause MRC data to be cached in NV storage
418 to be used for speeding up boot time on future reboots and/or
419 power cycles.
420
Bin Meng5c60a3a2016-05-22 01:45:27 -0700421 For platforms that use Intel FSP for the memory initialization,
422 please check FSP output HOB via U-Boot command 'fsp hob' to see
423 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp/fsp_hob.h).
Vagrant Cascadian048a92e2019-05-03 14:28:37 -0800424 If such GUID does not exist, MRC cache is not available on such
Bin Meng5c60a3a2016-05-22 01:45:27 -0700425 platform (eg: Intel Queensbay), which means selecting this option
426 here does not make any difference.
427
Simon Glassf7d35bc2016-03-11 22:07:08 -0700428config HAVE_MRC
429 bool "Add a System Agent binary"
430 depends on !HAVE_FSP
431 help
432 Select this option to add a System Agent binary to
433 the resulting U-Boot image. MRC stands for Memory Reference Code.
434 It is a binary blob which U-Boot uses to set up SDRAM.
435
436 Note: Without this binary U-Boot will not be able to set up its
437 SDRAM so will not boot.
438
439config CACHE_MRC_BIN
440 bool
441 depends on HAVE_MRC
442 default n
443 help
444 Enable caching for the memory reference code binary. This uses an
445 MTRR (memory type range register) to turn on caching for the section
446 of SPI flash that contains the memory reference code. This makes
447 SDRAM init run faster.
448
449config CACHE_MRC_SIZE_KB
450 int
451 depends on HAVE_MRC
452 default 512
453 help
454 Sets the size of the cached area for the memory reference code.
455 This ends at the end of SPI flash (address 0xffffffff) and is
456 measured in KB. Typically this is set to 512, providing for 0.5MB
457 of cached space.
458
459config DCACHE_RAM_BASE
460 hex
461 depends on HAVE_MRC
462 help
463 Sets the base of the data cache area in memory space. This is the
464 start address of the cache-as-RAM (CAR) area and the address varies
465 depending on the CPU. Once CAR is set up, read/write memory becomes
466 available at this address and can be used temporarily until SDRAM
467 is working.
468
469config DCACHE_RAM_SIZE
470 hex
471 depends on HAVE_MRC
472 default 0x40000
473 help
474 Sets the total size of the data cache area in memory space. This
475 sets the size of the cache-as-RAM (CAR) area. Note that much of the
476 CAR space is required by the MRC. The CAR space available to U-Boot
477 is normally at the start and typically extends to 1/4 or 1/2 of the
478 available size.
479
480config DCACHE_RAM_MRC_VAR_SIZE
481 hex
482 depends on HAVE_MRC
483 help
484 This is the amount of CAR (Cache as RAM) reserved for use by the
485 memory reference code. This depends on the implementation of the
486 memory reference code and must be set correctly or the board will
487 not boot.
488
Simon Glass0adf8d32016-03-11 22:07:16 -0700489config HAVE_REFCODE
490 bool "Add a Reference Code binary"
491 help
492 Select this option to add a Reference Code binary to the resulting
493 U-Boot image. This is an Intel binary blob that handles system
494 initialisation, in this case the PCH and System Agent.
495
496 Note: Without this binary (on platforms that need it such as
497 broadwell) U-Boot will be missing some critical setup steps.
498 Various peripherals may fail to work.
499
Simon Glass45b5a372015-04-29 22:25:59 -0600500config SMP
501 bool "Enable Symmetric Multiprocessing"
502 default n
503 help
504 Enable use of more than one CPU in U-Boot and the Operating System
505 when loaded. Each CPU will be started up and information can be
506 obtained using the 'cpu' command. If this option is disabled, then
507 only one CPU will be enabled regardless of the number of CPUs
508 available.
509
Bin Meng4c713222015-06-12 14:52:23 +0800510config MAX_CPUS
511 int "Maximum number of CPUs permitted"
512 depends on SMP
513 default 4
514 help
515 When using multi-CPU chips it is possible for U-Boot to start up
516 more than one CPU. The stack memory used by all of these CPUs is
517 pre-allocated so at present U-Boot wants to know the maximum
518 number of CPUs that may be present. Set this to at least as high
519 as the number of CPUs in your system (it uses about 4KB of RAM for
520 each CPU).
521
Simon Glass45b5a372015-04-29 22:25:59 -0600522config AP_STACK_SIZE
523 hex
Bin Meng063374d2015-06-12 14:52:22 +0800524 depends on SMP
Simon Glass45b5a372015-04-29 22:25:59 -0600525 default 0x1000
526 help
527 Each additional CPU started by U-Boot requires its own stack. This
528 option sets the stack size used by each CPU and directly affects
529 the memory used by this initialisation process. Typically 4KB is
530 enough space.
531
Bin Meng2ddb1a12017-08-17 01:10:42 -0700532config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
533 bool
534 help
535 This option indicates that the turbo mode setting is not package
536 scoped. i.e. turbo_enable() needs to be called on not just the
537 bootstrap processor (BSP).
538
Bin Meng786a08e2015-07-06 16:31:33 +0800539config HAVE_VGA_BIOS
540 bool "Add a VGA BIOS image"
541 help
542 Select this option if you have a VGA BIOS image that you would
543 like to add to your ROM.
544
545config VGA_BIOS_FILE
546 string "VGA BIOS image filename"
547 depends on HAVE_VGA_BIOS
548 default "vga.bin"
549 help
550 The filename of the VGA BIOS image in the board directory.
551
552config VGA_BIOS_ADDR
553 hex "VGA BIOS image location"
554 depends on HAVE_VGA_BIOS
555 default 0xfff90000
556 help
557 The location of VGA BIOS image in the SPI flash. For example, base
558 address of 0xfff90000 indicates that the image will be put at offset
559 0x90000 from the beginning of a 1MB flash device.
560
Bin Mengae3ca122017-08-15 22:41:53 -0700561config HAVE_VBT
562 bool "Add a Video BIOS Table (VBT) image"
563 depends on HAVE_FSP
564 help
565 Select this option if you have a Video BIOS Table (VBT) image that
566 you would like to add to your ROM. This is normally required if you
567 are using an Intel FSP firmware that is complaint with spec 1.1 or
568 later to initialize the integrated graphics device (IGD).
569
570 Video BIOS Table, or VBT, provides platform and board specific
571 configuration information to the driver that is not discoverable
572 or available through other means. By other means the most used
573 method here is to read EDID table from the attached monitor, over
574 Display Data Channel (DDC) using two pin I2C serial interface. VBT
575 configuration is related to display hardware and is available via
576 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
577
578config VBT_FILE
579 string "Video BIOS Table (VBT) image filename"
580 depends on HAVE_VBT
581 default "vbt.bin"
582 help
583 The filename of the file to use as Video BIOS Table (VBT) image
584 in the board directory.
585
586config VBT_ADDR
587 hex "Video BIOS Table (VBT) image location"
588 depends on HAVE_VBT
589 default 0xfff90000
590 help
591 The location of Video BIOS Table (VBT) image in the SPI flash. For
592 example, base address of 0xfff90000 indicates that the image will
593 be put at offset 0x90000 from the beginning of a 1MB flash device.
594
Bin Meng5df91f12017-08-15 22:41:56 -0700595config VIDEO_FSP
596 bool "Enable FSP framebuffer driver support"
597 depends on HAVE_VBT && DM_VIDEO
598 help
599 Turn on this option to enable a framebuffer driver when U-Boot is
600 using Video BIOS Table (VBT) image for FSP firmware to initialize
601 the integrated graphics device.
602
Andy Shevchenkoc3df28f2017-07-28 20:02:15 +0300603config ROM_TABLE_ADDR
604 hex
605 default 0xf0000
606 help
607 All x86 tables happen to like the address range from 0x0f0000
608 to 0x100000. We use 0xf0000 as the starting address to store
609 those tables, including PIRQ routing table, Multi-Processor
610 table and ACPI table.
611
612config ROM_TABLE_SIZE
613 hex
614 default 0x10000
615
Bin Mengb5b6b012015-04-24 18:10:05 +0800616menu "System tables"
Bin Meng8744bef2015-08-13 00:29:13 -0700617 depends on !EFI && !SYS_COREBOOT
Bin Mengb5b6b012015-04-24 18:10:05 +0800618
619config GENERATE_PIRQ_TABLE
620 bool "Generate a PIRQ table"
621 default n
622 help
623 Generate a PIRQ routing table for this board. The PIRQ routing table
624 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
625 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
626 It specifies the interrupt router information as well how all the PCI
627 devices' interrupt pins are wired to PIRQs.
628
Simon Glass6388e352015-04-28 20:25:10 -0600629config GENERATE_SFI_TABLE
630 bool "Generate a SFI (Simple Firmware Interface) table"
631 help
632 The Simple Firmware Interface (SFI) provides a lightweight method
633 for platform firmware to pass information to the operating system
634 via static tables in memory. Kernel SFI support is required to
635 boot on SFI-only platforms. If you have ACPI tables then these are
636 used instead.
637
638 U-Boot writes this table in write_sfi_table() just before booting
639 the OS.
640
641 For more information, see http://simplefirmware.org
642
Bin Meng07545d82015-06-23 12:18:52 +0800643config GENERATE_MP_TABLE
644 bool "Generate an MP (Multi-Processor) table"
645 default n
646 help
647 Generate an MP (Multi-Processor) table for this board. The MP table
648 provides a way for the operating system to support for symmetric
649 multiprocessing as well as symmetric I/O interrupt handling with
650 the local APIC and I/O APIC.
651
Saket Sinha867bcb62015-08-22 12:20:55 +0530652config GENERATE_ACPI_TABLE
653 bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
654 default n
Miao Yanfcf5c042016-05-22 19:37:14 -0700655 select QFW if QEMU
Saket Sinha867bcb62015-08-22 12:20:55 +0530656 help
657 The Advanced Configuration and Power Interface (ACPI) specification
658 provides an open standard for device configuration and management
659 by the operating system. It defines platform-independent interfaces
660 for configuration and power management monitoring.
661
Bin Mengb5b6b012015-04-24 18:10:05 +0800662endmenu
663
Bin Meng4372c112017-04-21 07:24:28 -0700664config HAVE_ACPI_RESUME
665 bool "Enable ACPI S3 resume"
Bin Mengaa9c5952017-10-18 18:20:55 -0700666 select ENABLE_MRC_CACHE
Bin Meng4372c112017-04-21 07:24:28 -0700667 help
668 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
669 state where all system context is lost except system memory. U-Boot
670 is responsible for restoring the machine state as it was before sleep.
671 It needs restore the memory controller, without overwriting memory
672 which is not marked as reserved. For the peripherals which lose their
673 registers, U-Boot needs to write the original value. When everything
674 is done, U-Boot needs to find out the wakeup vector provided by OSes
675 and jump there.
676
Bin Meng68769eb2017-04-21 07:24:46 -0700677config S3_VGA_ROM_RUN
678 bool "Re-run VGA option ROMs on S3 resume"
679 depends on HAVE_ACPI_RESUME
Bin Meng68769eb2017-04-21 07:24:46 -0700680 help
681 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
682 this is needed when graphics console is being used in the kernel.
683
684 Turning it off can reduce some resume time, but be aware that your
685 graphics console won't work without VGA options ROMs. Set it to N
686 if your kernel is only on a serial console.
687
Bin Meng7d0d2ef2017-04-21 07:24:34 -0700688config STACK_SIZE
689 hex
690 depends on HAVE_ACPI_RESUME
691 default 0x1000
692 help
693 Estimated U-Boot's runtime stack size that needs to be reserved
694 during an ACPI S3 resume.
695
Bin Mengb5b6b012015-04-24 18:10:05 +0800696config MAX_PIRQ_LINKS
697 int
698 default 8
699 help
700 This variable specifies the number of PIRQ interrupt links which are
701 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
702 Some newer chipsets offer more than four links, commonly up to PIRQH.
703
704config IRQ_SLOT_COUNT
705 int
706 default 128
707 help
708 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
709 which in turns forms a table of exact 4KiB. The default value 128
710 should be enough for most boards. If this does not fit your board,
711 change it according to your needs.
712
Simon Glass2d934e52015-01-27 22:13:33 -0700713config PCIE_ECAM_BASE
714 hex
Bin Mengba877ef2015-02-02 21:25:09 +0800715 default 0xe0000000
Simon Glass2d934e52015-01-27 22:13:33 -0700716 help
717 This is the memory-mapped address of PCI configuration space, which
718 is only available through the Enhanced Configuration Access
719 Mechanism (ECAM) with PCI Express. It can be set up almost
720 anywhere. Before it is set up, it is possible to access PCI
721 configuration space through I/O access, but memory access is more
722 convenient. Using this, PCI can be scanned and configured. This
723 should be set to a region that does not conflict with memory
724 assigned to PCI devices - i.e. the memory and prefetch regions, as
725 passed to pci_set_region().
726
Bin Meng1ed66482015-07-22 01:21:15 -0700727config PCIE_ECAM_SIZE
728 hex
729 default 0x10000000
730 help
731 This is the size of memory-mapped address of PCI configuration space,
732 which is only available through the Enhanced Configuration Access
733 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
734 so a default 0x10000000 size covers all of the 256 buses which is the
735 maximum number of PCI buses as defined by the PCI specification.
736
Bin Meng1eb39a52015-10-22 19:13:31 -0700737config I8259_PIC
Bin Meng2677a152018-11-29 19:57:22 -0800738 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng1eb39a52015-10-22 19:13:31 -0700739 default y
740 help
741 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
742 slave) interrupt controllers. Include this to have U-Boot set up
743 the interrupt correctly.
744
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100745config APIC
Bin Meng2677a152018-11-29 19:57:22 -0800746 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100747 default y
748 help
749 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
750 for catching interrupts and distributing them to one or more CPU
751 cores. In most cases there are some LAPICs (local) for each core and
752 one I/O APIC. This conjunction is found on most modern x86 systems.
753
Bin Mengfcfc8a82018-06-10 06:25:01 -0700754config PINCTRL_ICH6
755 bool
756 help
757 Intel ICH6 compatible chipset pinctrl driver. It needs to work
758 together with the ICH6 compatible gpio driver.
759
Bin Meng1eb39a52015-10-22 19:13:31 -0700760config I8254_TIMER
761 bool
762 default y
763 help
764 Intel 8254 timer contains three counters which have fixed uses.
765 Include this to have U-Boot set up the timer correctly.
766
Bin Meng3cf23712016-02-28 23:54:50 -0800767config SEABIOS
768 bool "Support booting SeaBIOS"
769 help
770 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
771 It can run in an emulator or natively on X86 hardware with the use
772 of coreboot/U-Boot. By turning on this option, U-Boot prepares
773 all the configuration tables that are necessary to boot SeaBIOS.
774
775 Check http://www.seabios.org/SeaBIOS for details.
776
Bin Meng789b6dc2016-05-11 07:44:59 -0700777config HIGH_TABLE_SIZE
778 hex "Size of configuration tables which reside in high memory"
779 default 0x10000
780 depends on SEABIOS
781 help
782 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
783 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
784 puts a copy of configuration tables in high memory region which
785 is reserved on the stack before relocation. The region size is
786 determined by this option.
787
788 Increse it if the default size does not fit the board's needs.
789 This is most likely due to a large ACPI DSDT table is used.
790
Masahiro Yamadadd840582014-07-30 14:08:14 +0900791endmenu