blob: 0a41281e901d303b552ee5a20a453fd5578d9cca [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000014#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020017#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
22#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053023#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020024#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020025#include <asm/arch/sys_proto.h>
Michal Simeke4d23182015-08-17 09:57:46 +020026#include <asm-generic/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000027
Michal Simek6889ca72015-11-30 14:14:56 +010028DECLARE_GLOBAL_DATA_PTR;
29
Michal Simek185f7d92012-09-13 20:23:34 +000030#if !defined(CONFIG_PHYLIB)
31# error XILINX_GEM_ETHERNET requires PHYLIB
32#endif
33
34/* Bit/mask specification */
35#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
36#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
37#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
38#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
39#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
40
41#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
42#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
43#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
44
45#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
46#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
47#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
48
49/* Wrap bit, last descriptor */
50#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
51#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020052#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000053
Michal Simek185f7d92012-09-13 20:23:34 +000054#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
55#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
56#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
57#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
58
Michal Simek80243522012-10-15 14:01:23 +020059#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
60#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
61#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
62#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Michal Simek6777f382015-09-08 17:07:01 +020063#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek185f7d92012-09-13 20:23:34 +000064
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053065#ifdef CONFIG_ARM64
66# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
67#else
68# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
69#endif
70
71#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
72 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000073 ZYNQ_GEM_NWCFG_FSREM | \
74 ZYNQ_GEM_NWCFG_MDCCLKDIV)
75
76#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
77
78#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
79/* Use full configured addressable space (8 Kb) */
80#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
81/* Use full configured addressable space (4 Kb) */
82#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
83/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
84#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
85
86#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
87 ZYNQ_GEM_DMACR_RXSIZE | \
88 ZYNQ_GEM_DMACR_TXSIZE | \
89 ZYNQ_GEM_DMACR_RXBUF)
90
Michal Simeke4d23182015-08-17 09:57:46 +020091#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
92
Michal Simekf97d7e82013-04-22 14:41:09 +020093/* Use MII register 1 (MII status register) to detect PHY */
94#define PHY_DETECT_REG 1
95
96/* Mask used to verify certain PHY features (or register contents)
97 * in the register above:
98 * 0x1000: 10Mbps full duplex support
99 * 0x0800: 10Mbps half duplex support
100 * 0x0008: Auto-negotiation support
101 */
102#define PHY_DETECT_MASK 0x1808
103
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530104/* TX BD status masks */
105#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
106#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
107#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
108
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800109/* Clock frequencies for different speeds */
110#define ZYNQ_GEM_FREQUENCY_10 2500000UL
111#define ZYNQ_GEM_FREQUENCY_100 25000000UL
112#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
113
Michal Simek185f7d92012-09-13 20:23:34 +0000114/* Device registers */
115struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200116 u32 nwctrl; /* 0x0 - Network Control reg */
117 u32 nwcfg; /* 0x4 - Network Config reg */
118 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000119 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200120 u32 dmacr; /* 0x10 - DMA Control reg */
121 u32 txsr; /* 0x14 - TX Status reg */
122 u32 rxqbase; /* 0x18 - RX Q Base address reg */
123 u32 txqbase; /* 0x1c - TX Q Base address reg */
124 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000125 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200126 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000127 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200128 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000129 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200130 u32 hashl; /* 0x80 - Hash Low address reg */
131 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132#define LADDR_LOW 0
133#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200134 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
135 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000136 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200137#define STAT_SIZE 44
138 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700139 u32 reserved7[164];
140 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
141 u32 reserved8[15];
142 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000143};
144
145/* BD descriptors */
146struct emac_bd {
147 u32 addr; /* Next descriptor pointer */
148 u32 status;
149};
150
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530151#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530152/* Page table entries are set to 1MB, or multiples of 1MB
153 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
154 */
155#define BD_SPACE 0x100000
156/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200157#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000158
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700159/* Setup the first free TX descriptor */
160#define TX_FREE_DESC 2
161
Michal Simek185f7d92012-09-13 20:23:34 +0000162/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
163struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530164 struct emac_bd *tx_bd;
165 struct emac_bd *rx_bd;
166 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000167 u32 rxbd_current;
168 u32 rx_first_buf;
169 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200170 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100171 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100172 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200173 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000174 struct phy_device *phydev;
175 struct mii_dev *bus;
176};
177
Michal Simek3fac2722015-11-30 10:09:43 +0100178static inline int mdio_wait(struct zynq_gem_regs *regs)
Michal Simek185f7d92012-09-13 20:23:34 +0000179{
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200180 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000181
182 /* Wait till MDIO interface is ready to accept a new transaction. */
183 while (--timeout) {
184 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
185 break;
186 WATCHDOG_RESET();
187 }
188
189 if (!timeout) {
190 printf("%s: Timeout\n", __func__);
191 return 1;
192 }
193
194 return 0;
195}
196
Michal Simekf2fc2762015-11-30 10:24:15 +0100197static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
198 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000199{
200 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100201 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000202
Michal Simek3fac2722015-11-30 10:09:43 +0100203 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000204 return 1;
205
206 /* Construct mgtcr mask for the operation */
207 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
208 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
209 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
210
211 /* Write mgtcr and wait for completion */
212 writel(mgtcr, &regs->phymntnc);
213
Michal Simek3fac2722015-11-30 10:09:43 +0100214 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000215 return 1;
216
217 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
218 *data = readl(&regs->phymntnc);
219
220 return 0;
221}
222
Michal Simekf2fc2762015-11-30 10:24:15 +0100223static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
224 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000225{
Michal Simek198e9a42015-10-07 16:34:51 +0200226 u32 ret;
227
Michal Simekf2fc2762015-11-30 10:24:15 +0100228 ret = phy_setup_op(priv, phy_addr, regnum,
229 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200230
231 if (!ret)
232 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
233 phy_addr, regnum, *val);
234
235 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000236}
237
Michal Simekf2fc2762015-11-30 10:24:15 +0100238static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
239 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000240{
Michal Simek198e9a42015-10-07 16:34:51 +0200241 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
242 regnum, data);
243
Michal Simekf2fc2762015-11-30 10:24:15 +0100244 return phy_setup_op(priv, phy_addr, regnum,
245 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000246}
247
Michal Simek6889ca72015-11-30 14:14:56 +0100248static int phy_detection(struct udevice *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200249{
250 int i;
251 u16 phyreg;
252 struct zynq_gem_priv *priv = dev->priv;
253
254 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100255 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200256 if ((phyreg != 0xFFFF) &&
257 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
258 /* Found a valid PHY address */
259 debug("Default phy address %d is valid\n",
260 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100261 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200262 } else {
263 debug("PHY address is not setup correctly %d\n",
264 priv->phyaddr);
265 priv->phyaddr = -1;
266 }
267 }
268
269 debug("detecting phy address\n");
270 if (priv->phyaddr == -1) {
271 /* detect the PHY address */
272 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100273 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200274 if ((phyreg != 0xFFFF) &&
275 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
276 /* Found a valid PHY address */
277 priv->phyaddr = i;
278 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100279 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200280 }
281 }
282 }
283 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100284 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200285}
286
Michal Simek6889ca72015-11-30 14:14:56 +0100287static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000288{
289 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100290 struct eth_pdata *pdata = dev_get_platdata(dev);
291 struct zynq_gem_priv *priv = dev_get_priv(dev);
292 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000293
294 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100295 macaddrlow = pdata->enetaddr[0];
296 macaddrlow |= pdata->enetaddr[1] << 8;
297 macaddrlow |= pdata->enetaddr[2] << 16;
298 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000299
300 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100301 macaddrhigh = pdata->enetaddr[4];
302 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000303
304 for (i = 0; i < 4; i++) {
305 writel(0, &regs->laddr[i][LADDR_LOW]);
306 writel(0, &regs->laddr[i][LADDR_HIGH]);
307 /* Do not use MATCHx register */
308 writel(0, &regs->match[i]);
309 }
310
311 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
312 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
313
314 return 0;
315}
316
Michal Simek6889ca72015-11-30 14:14:56 +0100317static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100318{
319 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100320 struct zynq_gem_priv *priv = dev_get_priv(dev);
321 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100322 const u32 supported = SUPPORTED_10baseT_Half |
323 SUPPORTED_10baseT_Full |
324 SUPPORTED_100baseT_Half |
325 SUPPORTED_100baseT_Full |
326 SUPPORTED_1000baseT_Half |
327 SUPPORTED_1000baseT_Full;
328
Michal Simekc8e29272015-11-30 13:58:36 +0100329 /* Enable only MDIO bus */
330 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
331
Michal Simek68cc3bd2015-11-30 13:54:43 +0100332 ret = phy_detection(dev);
333 if (ret) {
334 printf("GEM PHY init failed\n");
335 return ret;
336 }
337
338 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
339 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100340 if (!priv->phydev)
341 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100342
343 priv->phydev->supported = supported | ADVERTISED_Pause |
344 ADVERTISED_Asym_Pause;
345 priv->phydev->advertising = priv->phydev->supported;
346 phy_config(priv->phydev);
347
348 return 0;
349}
350
Michal Simek6889ca72015-11-30 14:14:56 +0100351static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000352{
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800353 u32 i;
354 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100355 struct zynq_gem_priv *priv = dev_get_priv(dev);
356 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700357 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
358 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000359
Michal Simek05868752013-01-24 13:04:12 +0100360 if (!priv->init) {
361 /* Disable all interrupts */
362 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000363
Michal Simek05868752013-01-24 13:04:12 +0100364 /* Disable the receiver & transmitter */
365 writel(0, &regs->nwctrl);
366 writel(0, &regs->txsr);
367 writel(0, &regs->rxsr);
368 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000369
Michal Simek05868752013-01-24 13:04:12 +0100370 /* Clear the Hash registers for the mac address
371 * pointed by AddressPtr
372 */
373 writel(0x0, &regs->hashl);
374 /* Write bits [63:32] in TOP */
375 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000376
Michal Simek05868752013-01-24 13:04:12 +0100377 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200378 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100379 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000380
Michal Simek05868752013-01-24 13:04:12 +0100381 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530382 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000383
Michal Simek05868752013-01-24 13:04:12 +0100384 for (i = 0; i < RX_BUF; i++) {
385 priv->rx_bd[i].status = 0xF0000000;
386 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530387 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000388 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100389 }
390 /* WRAP bit to last BD */
391 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
392 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530393 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000394
Michal Simek05868752013-01-24 13:04:12 +0100395 /* Setup for DMA Configuration register */
396 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000397
Michal Simek05868752013-01-24 13:04:12 +0100398 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200399 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000400
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700401 /* Disable the second priority queue */
402 dummy_tx_bd->addr = 0;
403 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
404 ZYNQ_GEM_TXBUF_LAST_MASK|
405 ZYNQ_GEM_TXBUF_USED_MASK;
406
407 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
408 ZYNQ_GEM_RXBUF_NEW_MASK;
409 dummy_rx_bd->status = 0;
410 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
411 sizeof(dummy_tx_bd));
412 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
413 sizeof(dummy_rx_bd));
414
415 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
416 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
417
Michal Simek05868752013-01-24 13:04:12 +0100418 priv->init++;
419 }
420
Michal Simek64a7ead2015-11-30 13:44:49 +0100421 phy_startup(priv->phydev);
Michal Simek185f7d92012-09-13 20:23:34 +0000422
Michal Simek64a7ead2015-11-30 13:44:49 +0100423 if (!priv->phydev->link) {
424 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100425 return -1;
426 }
427
Michal Simek64a7ead2015-11-30 13:44:49 +0100428 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200429 case SPEED_1000:
430 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
431 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800432 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200433 break;
434 case SPEED_100:
Michal Simek242b1542015-09-08 16:55:42 +0200435 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
436 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800437 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200438 break;
439 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800440 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200441 break;
442 }
David Andrey01fbf312013-04-05 17:24:24 +0200443
444 /* Change the rclk and clk only not using EMIO interface */
445 if (!priv->emio)
Michal Simek6889ca72015-11-30 14:14:56 +0100446 zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800447 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200448
449 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
450 ZYNQ_GEM_NWCTRL_TXEN_MASK);
451
Michal Simek185f7d92012-09-13 20:23:34 +0000452 return 0;
453}
454
Michal Simeke4d23182015-08-17 09:57:46 +0200455static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
456 bool set, unsigned int timeout)
457{
458 u32 val;
459 unsigned long start = get_timer(0);
460
461 while (1) {
462 val = readl(reg);
463
464 if (!set)
465 val = ~val;
466
467 if ((val & mask) == mask)
468 return 0;
469
470 if (get_timer(start) > timeout)
471 break;
472
Michal Simekb8de29f2015-09-24 20:13:45 +0200473 if (ctrlc()) {
474 puts("Abort\n");
475 return -EINTR;
476 }
477
Michal Simeke4d23182015-08-17 09:57:46 +0200478 udelay(1);
479 }
480
481 debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
482 func, reg, mask, set);
483
484 return -ETIMEDOUT;
485}
486
Michal Simek6889ca72015-11-30 14:14:56 +0100487static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000488{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530489 u32 addr, size;
Michal Simek6889ca72015-11-30 14:14:56 +0100490 struct zynq_gem_priv *priv = dev_get_priv(dev);
491 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200492 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000493
Michal Simek185f7d92012-09-13 20:23:34 +0000494 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530495 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000496
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530497 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530498 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200499 ZYNQ_GEM_TXBUF_LAST_MASK;
500 /* Dummy descriptor to mark it as the last in descriptor chain */
501 current_bd->addr = 0x0;
502 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
503 ZYNQ_GEM_TXBUF_LAST_MASK|
504 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530505
Michal Simek45c07742015-08-17 09:50:09 +0200506 /* setup BD */
507 writel((ulong)priv->tx_bd, &regs->txqbase);
508
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530509 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530510 addr &= ~(ARCH_DMA_MINALIGN - 1);
511 size = roundup(len, ARCH_DMA_MINALIGN);
512 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530513
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530514 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530515 addr &= ~(ARCH_DMA_MINALIGN - 1);
516 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
517 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530518 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000519
520 /* Start transmit */
521 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
522
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530523 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530524 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
525 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000526
Michal Simeke4d23182015-08-17 09:57:46 +0200527 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
528 true, 20000);
Michal Simek185f7d92012-09-13 20:23:34 +0000529}
530
531/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100532static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000533{
534 int frame_len;
Michal Simek6889ca72015-11-30 14:14:56 +0100535 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000536 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
537 struct emac_bd *first_bd;
538
539 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
540 return 0;
541
542 if (!(current_bd->status &
543 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
544 printf("GEM: SOF or EOF not set for last buffer received!\n");
545 return 0;
546 }
547
548 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
549 if (frame_len) {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530550 u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
551 addr &= ~(ARCH_DMA_MINALIGN - 1);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530552
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530553 net_process_received_packet((u8 *)(ulong)addr, frame_len);
Michal Simek185f7d92012-09-13 20:23:34 +0000554
555 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
556 priv->rx_first_buf = priv->rxbd_current;
557 else {
558 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
559 current_bd->status = 0xF0000000; /* FIXME */
560 }
561
562 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
563 first_bd = &priv->rx_bd[priv->rx_first_buf];
564 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
565 first_bd->status = 0xF0000000;
566 }
567
568 if ((++priv->rxbd_current) >= RX_BUF)
569 priv->rxbd_current = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000570 }
571
Michal Simek3b90d0a2013-01-25 08:24:18 +0100572 return frame_len;
Michal Simek185f7d92012-09-13 20:23:34 +0000573}
574
Michal Simek6889ca72015-11-30 14:14:56 +0100575static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000576{
Michal Simek6889ca72015-11-30 14:14:56 +0100577 struct zynq_gem_priv *priv = dev_get_priv(dev);
578 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000579
Michal Simek80243522012-10-15 14:01:23 +0200580 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
581 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000582}
583
Michal Simek6889ca72015-11-30 14:14:56 +0100584static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
585 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000586{
Michal Simek6889ca72015-11-30 14:14:56 +0100587 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000588 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100589 u16 val;
Michal Simek185f7d92012-09-13 20:23:34 +0000590
Michal Simek6889ca72015-11-30 14:14:56 +0100591 ret = phyread(priv, addr, reg, &val);
592 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
593 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000594}
595
Michal Simek6889ca72015-11-30 14:14:56 +0100596static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
597 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000598{
Michal Simek6889ca72015-11-30 14:14:56 +0100599 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000600
Michal Simek6889ca72015-11-30 14:14:56 +0100601 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
602 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000603}
604
Michal Simek6889ca72015-11-30 14:14:56 +0100605static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000606{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530607 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100608 struct zynq_gem_priv *priv = dev_get_priv(dev);
609 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000610
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530611 /* Align rxbuffers to ARCH_DMA_MINALIGN */
612 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
613 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
614
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530615 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530616 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200617 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
618 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530619
620 /* Initialize the bd spaces for tx and rx bd's */
621 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530622 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530623
Michal Simek6889ca72015-11-30 14:14:56 +0100624 priv->bus = mdio_alloc();
625 priv->bus->read = zynq_gem_miiphy_read;
626 priv->bus->write = zynq_gem_miiphy_write;
627 priv->bus->priv = priv;
628 strcpy(priv->bus->name, "gem");
Michal Simek185f7d92012-09-13 20:23:34 +0000629
Michal Simek6889ca72015-11-30 14:14:56 +0100630 ret = mdio_register(priv->bus);
Michal Simekc8e29272015-11-30 13:58:36 +0100631 if (ret)
632 return ret;
633
Michal Simek6889ca72015-11-30 14:14:56 +0100634 zynq_phy_init(dev);
635
636 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000637}
Michal Simek6889ca72015-11-30 14:14:56 +0100638
639static int zynq_gem_remove(struct udevice *dev)
640{
641 struct zynq_gem_priv *priv = dev_get_priv(dev);
642
643 free(priv->phydev);
644 mdio_unregister(priv->bus);
645 mdio_free(priv->bus);
646
647 return 0;
648}
649
650static const struct eth_ops zynq_gem_ops = {
651 .start = zynq_gem_init,
652 .send = zynq_gem_send,
653 .recv = zynq_gem_recv,
654 .stop = zynq_gem_halt,
655 .write_hwaddr = zynq_gem_setup_mac,
656};
657
658static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
659{
660 struct eth_pdata *pdata = dev_get_platdata(dev);
661 struct zynq_gem_priv *priv = dev_get_priv(dev);
662 int offset = 0;
Michal Simek3cdb1452015-11-30 14:17:50 +0100663 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100664
665 pdata->iobase = (phys_addr_t)dev_get_addr(dev);
666 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
667 /* Hardcode for now */
668 priv->emio = 0;
669
670 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
671 "phy-handle");
672 if (offset > 0)
673 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", 0);
674
Michal Simek3cdb1452015-11-30 14:17:50 +0100675 phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
676 if (phy_mode)
677 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
678 if (pdata->phy_interface == -1) {
679 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
680 return -EINVAL;
681 }
682 priv->interface = pdata->phy_interface;
683
684 printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
685 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100686
687 return 0;
688}
689
690static const struct udevice_id zynq_gem_ids[] = {
691 { .compatible = "cdns,zynqmp-gem" },
692 { .compatible = "cdns,zynq-gem" },
693 { .compatible = "cdns,gem" },
694 { }
695};
696
697U_BOOT_DRIVER(zynq_gem) = {
698 .name = "zynq_gem",
699 .id = UCLASS_ETH,
700 .of_match = zynq_gem_ids,
701 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
702 .probe = zynq_gem_probe,
703 .remove = zynq_gem_remove,
704 .ops = &zynq_gem_ops,
705 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
706 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
707};