blob: a0832f4a201e63ce6e8ec99b4d87b99667b2e1dd [file] [log] [blame]
Fabio Estevam57ca4322013-04-10 09:32:58 +00001/*
2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
3 *
4 * Author: Fabio Estevam <fabio.estevam@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Fabio Estevam57ca4322013-04-10 09:32:58 +00007 */
8
9#include <asm/arch/clock.h>
10#include <asm/arch/iomux.h>
11#include <asm/arch/imx-regs.h>
12#include <asm/arch/mx6-pins.h>
13#include <asm/arch/sys_proto.h>
14#include <asm/gpio.h>
15#include <asm/imx-common/iomux-v3.h>
16#include <asm/io.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040017#include <linux/sizes.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000018#include <common.h>
19#include <fsl_esdhc.h>
20#include <mmc.h>
Fabio Estevam31f07962013-09-13 00:36:28 -030021#include <netdev.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000022
23DECLARE_GLOBAL_DATA_PTR;
24
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000025#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
26 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
27 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevam57ca4322013-04-10 09:32:58 +000028
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000029#define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
30 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
31 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevam57ca4322013-04-10 09:32:58 +000032
Fabio Estevam31f07962013-09-13 00:36:28 -030033#define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
34 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
35 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
36
Fabio Estevam694c3bc2014-04-11 08:39:43 -030037#define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
38 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
39
Fabio Estevam31f07962013-09-13 00:36:28 -030040#define ETH_PHY_RESET IMX_GPIO_NR(4, 21)
41
Fabio Estevam57ca4322013-04-10 09:32:58 +000042int dram_init(void)
43{
44 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
45
46 return 0;
47}
48
49static iomux_v3_cfg_t const uart1_pads[] = {
50 MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
51 MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
52};
53
54static iomux_v3_cfg_t const usdhc2_pads[] = {
55 MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
56 MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
57 MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
58 MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
59 MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
60 MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
61};
62
Fabio Estevam31f07962013-09-13 00:36:28 -030063static iomux_v3_cfg_t const fec_pads[] = {
64 MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
65 MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
66 MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
67 MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
68 MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
69 MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
70 MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
71 MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
72 MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
73 MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
74 MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
75};
76
Fabio Estevam694c3bc2014-04-11 08:39:43 -030077#ifdef CONFIG_MXC_SPI
78static iomux_v3_cfg_t ecspi1_pads[] = {
79 MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
80 MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
81 MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
82 MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
83};
84
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +030085int board_spi_cs_gpio(unsigned bus, unsigned cs)
86{
87 return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
88}
89
Fabio Estevam694c3bc2014-04-11 08:39:43 -030090static void setup_spi(void)
91{
92 imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
93}
94#endif
95
Fabio Estevam57ca4322013-04-10 09:32:58 +000096static void setup_iomux_uart(void)
97{
98 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
99}
100
Fabio Estevam31f07962013-09-13 00:36:28 -0300101static void setup_iomux_fec(void)
102{
103 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
104
105 /* Reset LAN8720 PHY */
106 gpio_direction_output(ETH_PHY_RESET , 0);
107 udelay(1000);
108 gpio_set_value(ETH_PHY_RESET, 1);
109}
110
Fabio Estevam57ca4322013-04-10 09:32:58 +0000111static struct fsl_esdhc_cfg usdhc_cfg[1] = {
112 {USDHC2_BASE_ADDR},
113};
114
115int board_mmc_getcd(struct mmc *mmc)
116{
117 return 1; /* Assume boot SD always present */
118}
119
120int board_mmc_init(bd_t *bis)
121{
122 imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
123
124 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
125 return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
126}
127
Fabio Estevam31f07962013-09-13 00:36:28 -0300128#ifdef CONFIG_FEC_MXC
129int board_eth_init(bd_t *bis)
130{
Fabio Estevam31f07962013-09-13 00:36:28 -0300131 setup_iomux_fec();
132
Fabio Estevam12c20c02014-01-04 17:36:33 -0200133 return cpu_eth_init(bis);
Fabio Estevam31f07962013-09-13 00:36:28 -0300134}
135
136static int setup_fec(void)
137{
Fabio Estevam0a11d6f2014-07-09 17:59:54 -0300138 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
Fabio Estevam31f07962013-09-13 00:36:28 -0300139 int ret;
140
141 /* clear gpr1[14], gpr1[18:17] to select anatop clock */
142 clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
143
Fabio Estevam5f98d0b2014-01-03 15:55:57 -0200144 ret = enable_fec_anatop_clock(ENET_50MHz);
Fabio Estevam31f07962013-09-13 00:36:28 -0300145 if (ret)
146 return ret;
147
148 return 0;
149}
150#endif
151
152
Fabio Estevam57ca4322013-04-10 09:32:58 +0000153int board_early_init_f(void)
154{
155 setup_iomux_uart();
Fabio Estevam694c3bc2014-04-11 08:39:43 -0300156#ifdef CONFIG_MXC_SPI
157 setup_spi();
158#endif
Fabio Estevam57ca4322013-04-10 09:32:58 +0000159 return 0;
160}
161
162int board_init(void)
163{
164 /* address of boot parameters */
165 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
166
Fabio Estevam31f07962013-09-13 00:36:28 -0300167#ifdef CONFIG_FEC_MXC
168 setup_fec();
169#endif
Fabio Estevam57ca4322013-04-10 09:32:58 +0000170 return 0;
171}
172
173u32 get_board_rev(void)
174{
175 return get_cpu_rev();
176}
177
178int checkboard(void)
179{
180 puts("Board: MX6SLEVK\n");
181
182 return 0;
183}