Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | 71f9511 | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 2 | /* |
Jerry Huang | 4a6ee17 | 2010-11-25 17:06:07 +0000 | [diff] [blame] | 3 | * Copyright 2008,2010 Freescale Semiconductor, Inc |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 4 | * Andy Fleming |
| 5 | * |
| 6 | * Based (loosely) on the Linux code |
wdenk | 71f9511 | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef _MMC_H_ |
| 10 | #define _MMC_H_ |
wdenk | 71f9511 | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 11 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 12 | #include <linux/list.h> |
Peng Fan | 3697e59 | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 13 | #include <linux/sizes.h> |
Lad, Prabhakar | 0d986e6 | 2012-06-24 21:35:20 +0000 | [diff] [blame] | 14 | #include <linux/compiler.h> |
Mateusz Zalega | 07a2d42 | 2014-04-30 13:04:15 +0200 | [diff] [blame] | 15 | #include <part.h> |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 16 | |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 17 | #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) |
| 18 | #define MMC_SUPPORTS_TUNING |
| 19 | #endif |
| 20 | #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) |
| 21 | #define MMC_SUPPORTS_TUNING |
| 22 | #endif |
| 23 | |
Pantelis Antoniou | 4b7cee5 | 2015-01-23 12:12:01 +0200 | [diff] [blame] | 24 | /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */ |
| 25 | #define SD_VERSION_SD (1U << 31) |
| 26 | #define MMC_VERSION_MMC (1U << 30) |
| 27 | |
| 28 | #define MAKE_SDMMC_VERSION(a, b, c) \ |
| 29 | ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c)) |
| 30 | #define MAKE_SD_VERSION(a, b, c) \ |
| 31 | (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c)) |
| 32 | #define MAKE_MMC_VERSION(a, b, c) \ |
| 33 | (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c)) |
| 34 | |
| 35 | #define EXTRACT_SDMMC_MAJOR_VERSION(x) \ |
| 36 | (((u32)(x) >> 16) & 0xff) |
| 37 | #define EXTRACT_SDMMC_MINOR_VERSION(x) \ |
| 38 | (((u32)(x) >> 8) & 0xff) |
| 39 | #define EXTRACT_SDMMC_CHANGE_VERSION(x) \ |
| 40 | ((u32)(x) & 0xff) |
| 41 | |
| 42 | #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0) |
| 43 | #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0) |
| 44 | #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0) |
| 45 | #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0) |
| 46 | |
| 47 | #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0) |
| 48 | #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0) |
| 49 | #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0) |
| 50 | #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0) |
| 51 | #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0) |
| 52 | #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0) |
| 53 | #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0) |
| 54 | #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0) |
| 55 | #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0) |
Jean-Jacques Hiblot | ace1bed | 2018-02-09 12:09:28 +0100 | [diff] [blame] | 56 | #define MMC_VERSION_4_4 MAKE_MMC_VERSION(4, 4, 0) |
Pantelis Antoniou | 4b7cee5 | 2015-01-23 12:12:01 +0200 | [diff] [blame] | 57 | #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1) |
| 58 | #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0) |
| 59 | #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0) |
Stefan Wahren | 1a3619c | 2016-06-16 17:54:06 +0000 | [diff] [blame] | 60 | #define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0) |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 61 | |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 62 | #define MMC_CAP(mode) (1 << mode) |
| 63 | #define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS)) |
| 64 | #define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52) |
| 65 | #define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52) |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 66 | #define MMC_MODE_HS200 MMC_CAP(MMC_HS_200) |
Peng Fan | 3dd2626 | 2018-08-10 14:07:54 +0800 | [diff] [blame] | 67 | #define MMC_MODE_HS400 MMC_CAP(MMC_HS_400) |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 68 | |
| 69 | #define MMC_MODE_8BIT BIT(30) |
| 70 | #define MMC_MODE_4BIT BIT(29) |
Jean-Jacques Hiblot | d0c221f | 2017-09-21 16:29:57 +0200 | [diff] [blame] | 71 | #define MMC_MODE_1BIT BIT(28) |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 72 | #define MMC_MODE_SPI BIT(27) |
| 73 | |
Ćukasz Majewski | 6272203 | 2012-03-12 22:07:18 +0000 | [diff] [blame] | 74 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 75 | #define SD_DATA_4BIT 0x00040000 |
| 76 | |
Pantelis Antoniou | 4b7cee5 | 2015-01-23 12:12:01 +0200 | [diff] [blame] | 77 | #define IS_SD(x) ((x)->version & SD_VERSION_SD) |
Andrew Gabbasov | 3f2da75 | 2015-03-19 07:44:02 -0500 | [diff] [blame] | 78 | #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC) |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 79 | |
| 80 | #define MMC_DATA_READ 1 |
| 81 | #define MMC_DATA_WRITE 2 |
| 82 | |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 83 | #define MMC_CMD_GO_IDLE_STATE 0 |
| 84 | #define MMC_CMD_SEND_OP_COND 1 |
| 85 | #define MMC_CMD_ALL_SEND_CID 2 |
| 86 | #define MMC_CMD_SET_RELATIVE_ADDR 3 |
| 87 | #define MMC_CMD_SET_DSR 4 |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 88 | #define MMC_CMD_SWITCH 6 |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 89 | #define MMC_CMD_SELECT_CARD 7 |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 90 | #define MMC_CMD_SEND_EXT_CSD 8 |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 91 | #define MMC_CMD_SEND_CSD 9 |
| 92 | #define MMC_CMD_SEND_CID 10 |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 93 | #define MMC_CMD_STOP_TRANSMISSION 12 |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 94 | #define MMC_CMD_SEND_STATUS 13 |
| 95 | #define MMC_CMD_SET_BLOCKLEN 16 |
| 96 | #define MMC_CMD_READ_SINGLE_BLOCK 17 |
| 97 | #define MMC_CMD_READ_MULTIPLE_BLOCK 18 |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 98 | #define MMC_CMD_SEND_TUNING_BLOCK 19 |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 99 | #define MMC_CMD_SEND_TUNING_BLOCK_HS200 21 |
Pierre Aubert | 91fdabc | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 100 | #define MMC_CMD_SET_BLOCK_COUNT 23 |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 101 | #define MMC_CMD_WRITE_SINGLE_BLOCK 24 |
| 102 | #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 |
Lei Wen | e6f99a5 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 103 | #define MMC_CMD_ERASE_GROUP_START 35 |
| 104 | #define MMC_CMD_ERASE_GROUP_END 36 |
| 105 | #define MMC_CMD_ERASE 38 |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 106 | #define MMC_CMD_APP_CMD 55 |
Thomas Chou | d52ebf1 | 2010-12-24 13:12:21 +0000 | [diff] [blame] | 107 | #define MMC_CMD_SPI_READ_OCR 58 |
| 108 | #define MMC_CMD_SPI_CRC_ON_OFF 59 |
Amar | 3690d6d | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 109 | #define MMC_CMD_RES_MAN 62 |
| 110 | |
| 111 | #define MMC_CMD62_ARG1 0xefac62ec |
| 112 | #define MMC_CMD62_ARG2 0xcbaea7 |
| 113 | |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 114 | |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 115 | #define SD_CMD_SEND_RELATIVE_ADDR 3 |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 116 | #define SD_CMD_SWITCH_FUNC 6 |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 117 | #define SD_CMD_SEND_IF_COND 8 |
Otavio Salvador | f022d36 | 2015-02-17 10:42:43 -0200 | [diff] [blame] | 118 | #define SD_CMD_SWITCH_UHS18V 11 |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 119 | |
| 120 | #define SD_CMD_APP_SET_BUS_WIDTH 6 |
Peng Fan | 3697e59 | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 121 | #define SD_CMD_APP_SD_STATUS 13 |
Lei Wen | e6f99a5 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 122 | #define SD_CMD_ERASE_WR_BLK_START 32 |
| 123 | #define SD_CMD_ERASE_WR_BLK_END 33 |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 124 | #define SD_CMD_APP_SEND_OP_COND 41 |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 125 | #define SD_CMD_APP_SEND_SCR 51 |
| 126 | |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 127 | static inline bool mmc_is_tuning_cmd(uint cmdidx) |
| 128 | { |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 129 | if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) || |
| 130 | (cmdidx == MMC_CMD_SEND_TUNING_BLOCK)) |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 131 | return true; |
| 132 | return false; |
| 133 | } |
| 134 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 135 | /* SCR definitions in different words */ |
| 136 | #define SD_HIGHSPEED_BUSY 0x00020000 |
| 137 | #define SD_HIGHSPEED_SUPPORTED 0x00020000 |
| 138 | |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 139 | #define UHS_SDR12_BUS_SPEED 0 |
| 140 | #define HIGH_SPEED_BUS_SPEED 1 |
| 141 | #define UHS_SDR25_BUS_SPEED 1 |
| 142 | #define UHS_SDR50_BUS_SPEED 2 |
| 143 | #define UHS_SDR104_BUS_SPEED 3 |
| 144 | #define UHS_DDR50_BUS_SPEED 4 |
| 145 | |
| 146 | #define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED) |
| 147 | #define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED) |
| 148 | #define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED) |
| 149 | #define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED) |
| 150 | #define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED) |
| 151 | |
Thomas Chou | abe2c93 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 152 | #define OCR_BUSY 0x80000000 |
| 153 | #define OCR_HCS 0x40000000 |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 154 | #define OCR_S18R 0x1000000 |
Raffaele Recalcati | 31cacba | 2011-03-11 02:01:13 +0000 | [diff] [blame] | 155 | #define OCR_VOLTAGE_MASK 0x007FFF80 |
| 156 | #define OCR_ACCESS_MODE 0x60000000 |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 157 | |
Eric Nelson | 1aa2d07 | 2015-12-07 07:50:01 -0700 | [diff] [blame] | 158 | #define MMC_ERASE_ARG 0x00000000 |
| 159 | #define MMC_SECURE_ERASE_ARG 0x80000000 |
| 160 | #define MMC_TRIM_ARG 0x00000001 |
| 161 | #define MMC_DISCARD_ARG 0x00000003 |
| 162 | #define MMC_SECURE_TRIM1_ARG 0x80000001 |
| 163 | #define MMC_SECURE_TRIM2_ARG 0x80008000 |
Lei Wen | e6f99a5 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 164 | |
Raffaele Recalcati | 5d4fc8d | 2011-03-11 02:01:12 +0000 | [diff] [blame] | 165 | #define MMC_STATUS_MASK (~0x0206BF7F) |
Andrew Gabbasov | 6b2221b | 2014-04-03 04:34:32 -0500 | [diff] [blame] | 166 | #define MMC_STATUS_SWITCH_ERROR (1 << 7) |
Thomas Chou | abe2c93 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 167 | #define MMC_STATUS_RDY_FOR_DATA (1 << 8) |
| 168 | #define MMC_STATUS_CURR_STATE (0xf << 9) |
Thomas Chou | ed018b2 | 2011-04-19 03:48:32 +0000 | [diff] [blame] | 169 | #define MMC_STATUS_ERROR (1 << 19) |
Raffaele Recalcati | 5d4fc8d | 2011-03-11 02:01:12 +0000 | [diff] [blame] | 170 | |
Jan Kloetzke | d617c42 | 2012-02-05 22:29:12 +0000 | [diff] [blame] | 171 | #define MMC_STATE_PRG (7 << 9) |
| 172 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 173 | #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ |
| 174 | #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ |
| 175 | #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ |
| 176 | #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ |
| 177 | #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ |
| 178 | #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ |
| 179 | #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ |
| 180 | #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ |
| 181 | #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ |
| 182 | #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ |
| 183 | #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ |
| 184 | #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ |
| 185 | #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ |
| 186 | #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ |
| 187 | #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ |
| 188 | #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ |
| 189 | #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ |
| 190 | |
| 191 | #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ |
| 192 | #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte |
| 193 | addressed by index which are |
| 194 | 1 in value field */ |
| 195 | #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte |
| 196 | addressed by index, which are |
| 197 | 1 in value field */ |
| 198 | #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ |
| 199 | |
| 200 | #define SD_SWITCH_CHECK 0 |
| 201 | #define SD_SWITCH_SWITCH 1 |
| 202 | |
| 203 | /* |
| 204 | * EXT_CSD fields |
| 205 | */ |
Diego Santa Cruz | a7f852b | 2014-12-23 10:50:22 +0100 | [diff] [blame] | 206 | #define EXT_CSD_ENH_START_ADDR 136 /* R/W */ |
| 207 | #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */ |
Stephen Warren | f866a46 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 208 | #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ |
Markus Niebel | d7b2912 | 2014-11-18 15:11:42 +0100 | [diff] [blame] | 209 | #define EXT_CSD_PARTITION_SETTING 155 /* R/W */ |
Oliver Metz | 1937e5a | 2013-10-01 20:32:07 +0200 | [diff] [blame] | 210 | #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ |
Diego Santa Cruz | ac9da0e | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 211 | #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */ |
Lei Wen | 0560db1 | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 212 | #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ |
Tom Rini | 33ace36 | 2014-02-07 14:15:20 -0500 | [diff] [blame] | 213 | #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ |
Tomas Melin | cd3d488 | 2016-11-25 11:01:03 +0200 | [diff] [blame] | 214 | #define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */ |
Diego Santa Cruz | 8dda5b0e | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 215 | #define EXT_CSD_WR_REL_PARAM 166 /* R */ |
| 216 | #define EXT_CSD_WR_REL_SET 167 /* R/W */ |
Stephen Warren | f866a46 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 217 | #define EXT_CSD_RPMB_MULT 168 /* RO */ |
Lei Wen | 0560db1 | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 218 | #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ |
Amar | 3690d6d | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 219 | #define EXT_CSD_BOOT_BUS_WIDTH 177 |
Lei Wen | 0560db1 | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 220 | #define EXT_CSD_PART_CONF 179 /* R/W */ |
| 221 | #define EXT_CSD_BUS_WIDTH 183 /* R/W */ |
| 222 | #define EXT_CSD_HS_TIMING 185 /* R/W */ |
| 223 | #define EXT_CSD_REV 192 /* RO */ |
| 224 | #define EXT_CSD_CARD_TYPE 196 /* RO */ |
| 225 | #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ |
Stephen Warren | f866a46 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 226 | #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ |
Lei Wen | 0560db1 | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 227 | #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ |
Stephen Warren | 8948ea8 | 2012-07-30 10:55:43 +0000 | [diff] [blame] | 228 | #define EXT_CSD_BOOT_MULT 226 /* RO */ |
Tomas Melin | cd3d488 | 2016-11-25 11:01:03 +0200 | [diff] [blame] | 229 | #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */ |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 230 | |
| 231 | /* |
| 232 | * EXT_CSD field definitions |
| 233 | */ |
| 234 | |
Thomas Chou | abe2c93 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 235 | #define EXT_CSD_CMD_SET_NORMAL (1 << 0) |
| 236 | #define EXT_CSD_CMD_SET_SECURE (1 << 1) |
| 237 | #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 238 | |
Thomas Chou | abe2c93 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 239 | #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ |
| 240 | #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ |
Jaehoon Chung | d22e3d4 | 2014-05-16 13:59:54 +0900 | [diff] [blame] | 241 | #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2) |
| 242 | #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3) |
| 243 | #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ |
| 244 | | EXT_CSD_CARD_TYPE_DDR_1_2V) |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 245 | |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 246 | #define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */ |
| 247 | /* SDR mode @1.8V I/O */ |
| 248 | #define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */ |
| 249 | /* SDR mode @1.2V I/O */ |
| 250 | #define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \ |
| 251 | EXT_CSD_CARD_TYPE_HS200_1_2V) |
Peng Fan | 3dd2626 | 2018-08-10 14:07:54 +0800 | [diff] [blame] | 252 | #define EXT_CSD_CARD_TYPE_HS400_1_8V BIT(6) |
| 253 | #define EXT_CSD_CARD_TYPE_HS400_1_2V BIT(7) |
| 254 | #define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \ |
| 255 | EXT_CSD_CARD_TYPE_HS400_1_2V) |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 256 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 257 | #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ |
| 258 | #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ |
| 259 | #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ |
Jaehoon Chung | d22e3d4 | 2014-05-16 13:59:54 +0900 | [diff] [blame] | 260 | #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ |
| 261 | #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ |
Jean-Jacques Hiblot | 3862b85 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 262 | #define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */ |
Haavard Skinnemoen | 341188b | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 263 | |
Jean-Jacques Hiblot | 3862b85 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 264 | #define EXT_CSD_TIMING_LEGACY 0 /* no high speed */ |
| 265 | #define EXT_CSD_TIMING_HS 1 /* HS */ |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 266 | #define EXT_CSD_TIMING_HS200 2 /* HS200 */ |
Peng Fan | 3dd2626 | 2018-08-10 14:07:54 +0800 | [diff] [blame] | 267 | #define EXT_CSD_TIMING_HS400 3 /* HS400 */ |
Kishon Vijay Abraham I | 634d484 | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 268 | |
Amar | 3690d6d | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 269 | #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) |
| 270 | #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) |
| 271 | #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) |
| 272 | #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) |
| 273 | |
| 274 | #define EXT_CSD_BOOT_ACK(x) (x << 6) |
| 275 | #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) |
| 276 | #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) |
| 277 | |
Angelo Dureghello | bdb6099 | 2017-08-01 14:27:10 +0200 | [diff] [blame] | 278 | #define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1) |
| 279 | #define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7) |
| 280 | #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7) |
| 281 | |
Tom Rini | 5a99b9d | 2014-02-05 10:24:22 -0500 | [diff] [blame] | 282 | #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) |
| 283 | #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) |
| 284 | #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) |
Amar | 3690d6d | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 285 | |
Markus Niebel | d7b2912 | 2014-11-18 15:11:42 +0100 | [diff] [blame] | 286 | #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0) |
| 287 | |
Diego Santa Cruz | c3dbb4f | 2014-12-23 10:50:17 +0100 | [diff] [blame] | 288 | #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */ |
| 289 | #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */ |
| 290 | |
Diego Santa Cruz | 8dda5b0e | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 291 | #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */ |
| 292 | |
| 293 | #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */ |
| 294 | #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */ |
| 295 | |
Andy Fleming | 1de97f9 | 2008-10-30 16:31:39 -0500 | [diff] [blame] | 296 | #define R1_ILLEGAL_COMMAND (1 << 22) |
| 297 | #define R1_APP_CMD (1 << 5) |
| 298 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 299 | #define MMC_RSP_PRESENT (1 << 0) |
Thomas Chou | abe2c93 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 300 | #define MMC_RSP_136 (1 << 1) /* 136 bit response */ |
| 301 | #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ |
| 302 | #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ |
| 303 | #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 304 | |
Thomas Chou | abe2c93 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 305 | #define MMC_RSP_NONE (0) |
| 306 | #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 307 | #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ |
| 308 | MMC_RSP_BUSY) |
Thomas Chou | abe2c93 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 309 | #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) |
| 310 | #define MMC_RSP_R3 (MMC_RSP_PRESENT) |
| 311 | #define MMC_RSP_R4 (MMC_RSP_PRESENT) |
| 312 | #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
| 313 | #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
| 314 | #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 315 | |
Lei Wen | bc897b1 | 2011-05-02 16:26:26 +0000 | [diff] [blame] | 316 | #define MMCPART_NOAVAILABLE (0xff) |
| 317 | #define PART_ACCESS_MASK (0x7) |
| 318 | #define PART_SUPPORT (0x1) |
Diego Santa Cruz | c3dbb4f | 2014-12-23 10:50:17 +0100 | [diff] [blame] | 319 | #define ENHNCD_SUPPORT (0x2) |
Oliver Metz | 1937e5a | 2013-10-01 20:32:07 +0200 | [diff] [blame] | 320 | #define PART_ENH_ATTRIB (0x1f) |
wdenk | 71f9511 | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 321 | |
Kishon Vijay Abraham I | 83dc422 | 2017-09-21 16:30:10 +0200 | [diff] [blame] | 322 | #define MMC_QUIRK_RETRY_SEND_CID BIT(0) |
| 323 | #define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1) |
| 324 | |
Kishon Vijay Abraham I | aff5d3c | 2017-09-21 16:30:00 +0200 | [diff] [blame] | 325 | enum mmc_voltage { |
| 326 | MMC_SIGNAL_VOLTAGE_000 = 0, |
Jean-Jacques Hiblot | bc1e327 | 2017-09-21 16:30:11 +0200 | [diff] [blame] | 327 | MMC_SIGNAL_VOLTAGE_120 = 1, |
| 328 | MMC_SIGNAL_VOLTAGE_180 = 2, |
| 329 | MMC_SIGNAL_VOLTAGE_330 = 4, |
Kishon Vijay Abraham I | aff5d3c | 2017-09-21 16:30:00 +0200 | [diff] [blame] | 330 | }; |
| 331 | |
Jean-Jacques Hiblot | bc1e327 | 2017-09-21 16:30:11 +0200 | [diff] [blame] | 332 | #define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\ |
| 333 | MMC_SIGNAL_VOLTAGE_180 |\ |
| 334 | MMC_SIGNAL_VOLTAGE_330) |
| 335 | |
Simon Glass | 8bfa195 | 2013-04-03 08:54:30 +0000 | [diff] [blame] | 336 | /* Maximum block size for MMC */ |
| 337 | #define MMC_MAX_BLOCK_LEN 512 |
| 338 | |
Amar | 3690d6d | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 339 | /* The number of MMC physical partitions. These consist of: |
| 340 | * boot partitions (2), general purpose partitions (4) in MMC v4.4. |
| 341 | */ |
| 342 | #define MMC_NUM_BOOT_PARTITION 2 |
Pierre Aubert | 91fdabc | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 343 | #define MMC_PART_RPMB 3 /* RPMB partition number */ |
Amar | 3690d6d | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 344 | |
Simon Glass | e7ecf7c | 2015-06-23 15:38:48 -0600 | [diff] [blame] | 345 | /* Driver model support */ |
| 346 | |
| 347 | /** |
| 348 | * struct mmc_uclass_priv - Holds information about a device used by the uclass |
| 349 | */ |
| 350 | struct mmc_uclass_priv { |
| 351 | struct mmc *mmc; |
| 352 | }; |
| 353 | |
| 354 | /** |
| 355 | * mmc_get_mmc_dev() - get the MMC struct pointer for a device |
| 356 | * |
| 357 | * Provided that the device is already probed and ready for use, this value |
| 358 | * will be available. |
| 359 | * |
| 360 | * @dev: Device |
| 361 | * @return associated mmc struct pointer if available, else NULL |
| 362 | */ |
| 363 | struct mmc *mmc_get_mmc_dev(struct udevice *dev); |
| 364 | |
| 365 | /* End of driver model support */ |
| 366 | |
Andy Fleming | 1de97f9 | 2008-10-30 16:31:39 -0500 | [diff] [blame] | 367 | struct mmc_cid { |
| 368 | unsigned long psn; |
| 369 | unsigned short oid; |
| 370 | unsigned char mid; |
| 371 | unsigned char prv; |
| 372 | unsigned char mdt; |
| 373 | char pnm[7]; |
| 374 | }; |
| 375 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 376 | struct mmc_cmd { |
| 377 | ushort cmdidx; |
| 378 | uint resp_type; |
| 379 | uint cmdarg; |
Rabin Vincent | 0b453ff | 2009-04-05 13:30:55 +0530 | [diff] [blame] | 380 | uint response[4]; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 381 | }; |
| 382 | |
| 383 | struct mmc_data { |
| 384 | union { |
| 385 | char *dest; |
| 386 | const char *src; /* src buffers don't get written to */ |
| 387 | }; |
| 388 | uint flags; |
| 389 | uint blocks; |
| 390 | uint blocksize; |
| 391 | }; |
| 392 | |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 393 | /* forward decl. */ |
| 394 | struct mmc; |
| 395 | |
Simon Glass | e7881d8 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 396 | #if CONFIG_IS_ENABLED(DM_MMC) |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 397 | struct dm_mmc_ops { |
| 398 | /** |
| 399 | * send_cmd() - Send a command to the MMC device |
| 400 | * |
| 401 | * @dev: Device to receive the command |
| 402 | * @cmd: Command to send |
| 403 | * @data: Additional data to send/receive |
| 404 | * @return 0 if OK, -ve on error |
| 405 | */ |
| 406 | int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd, |
| 407 | struct mmc_data *data); |
| 408 | |
| 409 | /** |
| 410 | * set_ios() - Set the I/O speed/width for an MMC device |
| 411 | * |
| 412 | * @dev: Device to update |
| 413 | * @return 0 if OK, -ve on error |
| 414 | */ |
| 415 | int (*set_ios)(struct udevice *dev); |
| 416 | |
| 417 | /** |
Jean-Jacques Hiblot | 318a7a5 | 2017-09-21 16:30:01 +0200 | [diff] [blame] | 418 | * send_init_stream() - send the initialization stream: 74 clock cycles |
| 419 | * This is used after power up before sending the first command |
| 420 | * |
| 421 | * @dev: Device to update |
| 422 | */ |
| 423 | void (*send_init_stream)(struct udevice *dev); |
| 424 | |
| 425 | /** |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 426 | * get_cd() - See whether a card is present |
| 427 | * |
| 428 | * @dev: Device to check |
| 429 | * @return 0 if not present, 1 if present, -ve on error |
| 430 | */ |
| 431 | int (*get_cd)(struct udevice *dev); |
| 432 | |
| 433 | /** |
| 434 | * get_wp() - See whether a card has write-protect enabled |
| 435 | * |
| 436 | * @dev: Device to check |
| 437 | * @return 0 if write-enabled, 1 if write-protected, -ve on error |
| 438 | */ |
| 439 | int (*get_wp)(struct udevice *dev); |
Kishon Vijay Abraham I | ec84120 | 2017-09-21 16:30:05 +0200 | [diff] [blame] | 440 | |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 441 | #ifdef MMC_SUPPORTS_TUNING |
Kishon Vijay Abraham I | ec84120 | 2017-09-21 16:30:05 +0200 | [diff] [blame] | 442 | /** |
| 443 | * execute_tuning() - Start the tuning process |
| 444 | * |
| 445 | * @dev: Device to start the tuning |
| 446 | * @opcode: Command opcode to send |
| 447 | * @return 0 if OK, -ve on error |
| 448 | */ |
| 449 | int (*execute_tuning)(struct udevice *dev, uint opcode); |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 450 | #endif |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 451 | |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 452 | #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 453 | /** |
| 454 | * wait_dat0() - wait until dat0 is in the target state |
| 455 | * (CLK must be running during the wait) |
| 456 | * |
| 457 | * @dev: Device to check |
| 458 | * @state: target state |
| 459 | * @timeout: timeout in us |
| 460 | * @return 0 if dat0 is in the target state, -ve on error |
| 461 | */ |
| 462 | int (*wait_dat0)(struct udevice *dev, int state, int timeout); |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 463 | #endif |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 464 | }; |
| 465 | |
| 466 | #define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops) |
| 467 | |
| 468 | int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, |
| 469 | struct mmc_data *data); |
| 470 | int dm_mmc_set_ios(struct udevice *dev); |
Jean-Jacques Hiblot | 318a7a5 | 2017-09-21 16:30:01 +0200 | [diff] [blame] | 471 | void dm_mmc_send_init_stream(struct udevice *dev); |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 472 | int dm_mmc_get_cd(struct udevice *dev); |
| 473 | int dm_mmc_get_wp(struct udevice *dev); |
Kishon Vijay Abraham I | ec84120 | 2017-09-21 16:30:05 +0200 | [diff] [blame] | 474 | int dm_mmc_execute_tuning(struct udevice *dev, uint opcode); |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 475 | int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout); |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 476 | |
| 477 | /* Transition functions for compatibility */ |
| 478 | int mmc_set_ios(struct mmc *mmc); |
Jean-Jacques Hiblot | 318a7a5 | 2017-09-21 16:30:01 +0200 | [diff] [blame] | 479 | void mmc_send_init_stream(struct mmc *mmc); |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 480 | int mmc_getcd(struct mmc *mmc); |
| 481 | int mmc_getwp(struct mmc *mmc); |
Kishon Vijay Abraham I | ec84120 | 2017-09-21 16:30:05 +0200 | [diff] [blame] | 482 | int mmc_execute_tuning(struct mmc *mmc, uint opcode); |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 483 | int mmc_wait_dat0(struct mmc *mmc, int state, int timeout); |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 484 | |
| 485 | #else |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 486 | struct mmc_ops { |
| 487 | int (*send_cmd)(struct mmc *mmc, |
| 488 | struct mmc_cmd *cmd, struct mmc_data *data); |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 489 | int (*set_ios)(struct mmc *mmc); |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 490 | int (*init)(struct mmc *mmc); |
| 491 | int (*getcd)(struct mmc *mmc); |
| 492 | int (*getwp)(struct mmc *mmc); |
| 493 | }; |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 494 | #endif |
Pantelis Antoniou | ab769f2 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 495 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 496 | struct mmc_config { |
| 497 | const char *name; |
Simon Glass | e7881d8 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 498 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 499 | const struct mmc_ops *ops; |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 500 | #endif |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 501 | uint host_caps; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 502 | uint voltages; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 503 | uint f_min; |
| 504 | uint f_max; |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 505 | uint b_max; |
| 506 | unsigned char part_type; |
| 507 | }; |
| 508 | |
Peng Fan | 3697e59 | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 509 | struct sd_ssr { |
| 510 | unsigned int au; /* In sectors */ |
| 511 | unsigned int erase_timeout; /* In milliseconds */ |
| 512 | unsigned int erase_offset; /* In milliseconds */ |
| 513 | }; |
| 514 | |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 515 | enum bus_mode { |
| 516 | MMC_LEGACY, |
| 517 | SD_LEGACY, |
| 518 | MMC_HS, |
| 519 | SD_HS, |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 520 | MMC_HS_52, |
| 521 | MMC_DDR_52, |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 522 | UHS_SDR12, |
| 523 | UHS_SDR25, |
| 524 | UHS_SDR50, |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 525 | UHS_DDR50, |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 526 | UHS_SDR104, |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 527 | MMC_HS_200, |
Peng Fan | 3dd2626 | 2018-08-10 14:07:54 +0800 | [diff] [blame] | 528 | MMC_HS_400, |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 529 | MMC_MODES_END |
| 530 | }; |
| 531 | |
| 532 | const char *mmc_mode_name(enum bus_mode mode); |
Jean-Jacques Hiblot | 4c9d2aa | 2017-09-21 16:29:54 +0200 | [diff] [blame] | 533 | void mmc_dump_capabilities(const char *text, uint caps); |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 534 | |
Jean-Jacques Hiblot | 3862b85 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 535 | static inline bool mmc_is_mode_ddr(enum bus_mode mode) |
| 536 | { |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 537 | if (mode == MMC_DDR_52) |
Jean-Jacques Hiblot | 3862b85 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 538 | return true; |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 539 | #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) |
| 540 | else if (mode == UHS_DDR50) |
| 541 | return true; |
| 542 | #endif |
Peng Fan | 3dd2626 | 2018-08-10 14:07:54 +0800 | [diff] [blame] | 543 | #if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT) |
| 544 | else if (mode == MMC_HS_400) |
| 545 | return true; |
| 546 | #endif |
Jean-Jacques Hiblot | 3862b85 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 547 | else |
| 548 | return false; |
| 549 | } |
| 550 | |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 551 | #define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \ |
| 552 | MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \ |
| 553 | MMC_CAP(UHS_DDR50)) |
| 554 | |
| 555 | static inline bool supports_uhs(uint caps) |
| 556 | { |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 557 | #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 558 | return (caps & UHS_CAPS) ? true : false; |
Jean-Jacques Hiblot | f99c2ef | 2017-11-30 17:44:01 +0100 | [diff] [blame] | 559 | #else |
| 560 | return false; |
| 561 | #endif |
Jean-Jacques Hiblot | c10b85d | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 562 | } |
| 563 | |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 564 | /* |
| 565 | * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device |
| 566 | * with mmc_get_mmc_dev(). |
| 567 | * |
| 568 | * TODO struct mmc should be in mmc_private but it's hard to fix right now |
| 569 | */ |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 570 | struct mmc { |
Simon Glass | c4d660d | 2017-07-04 13:31:19 -0600 | [diff] [blame] | 571 | #if !CONFIG_IS_ENABLED(BLK) |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 572 | struct list_head link; |
Simon Glass | 33fb211 | 2016-05-01 13:52:41 -0600 | [diff] [blame] | 573 | #endif |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 574 | const struct mmc_config *cfg; /* provided configuration */ |
| 575 | uint version; |
| 576 | void *priv; |
| 577 | uint has_init; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 578 | int high_capacity; |
Kishon Vijay Abraham I | 35f6782 | 2017-09-21 16:30:03 +0200 | [diff] [blame] | 579 | bool clk_disable; /* true if the clock can be turned off */ |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 580 | uint bus_width; |
| 581 | uint clock; |
Kishon Vijay Abraham I | aff5d3c | 2017-09-21 16:30:00 +0200 | [diff] [blame] | 582 | enum mmc_voltage signal_voltage; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 583 | uint card_caps; |
Jean-Jacques Hiblot | 04a2ea2 | 2017-09-21 16:30:08 +0200 | [diff] [blame] | 584 | uint host_caps; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 585 | uint ocr; |
Markus Niebel | ab71188 | 2013-12-16 13:40:46 +0100 | [diff] [blame] | 586 | uint dsr; |
| 587 | uint dsr_imp; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 588 | uint scr[2]; |
| 589 | uint csd[4]; |
Rabin Vincent | 0b453ff | 2009-04-05 13:30:55 +0530 | [diff] [blame] | 590 | uint cid[4]; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 591 | ushort rca; |
Diego Santa Cruz | c3dbb4f | 2014-12-23 10:50:17 +0100 | [diff] [blame] | 592 | u8 part_support; |
| 593 | u8 part_attr; |
Diego Santa Cruz | 9e41a00 | 2014-12-23 10:50:33 +0100 | [diff] [blame] | 594 | u8 wr_rel_set; |
Tom Rini | 7ca0d3d | 2017-05-10 15:20:16 -0400 | [diff] [blame] | 595 | u8 part_config; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 596 | uint tran_speed; |
Jean-Jacques Hiblot | 35f9e19 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 597 | uint legacy_speed; /* speed for the legacy mode provided by the card */ |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 598 | uint read_bl_len; |
Jean-Jacques Hiblot | e6fa5a5 | 2018-01-04 15:23:34 +0100 | [diff] [blame] | 599 | #if CONFIG_IS_ENABLED(MMC_WRITE) |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 600 | uint write_bl_len; |
Diego Santa Cruz | a4ff9f8 | 2014-12-23 10:50:24 +0100 | [diff] [blame] | 601 | uint erase_grp_size; /* in 512-byte sectors */ |
Jean-Jacques Hiblot | e6fa5a5 | 2018-01-04 15:23:34 +0100 | [diff] [blame] | 602 | #endif |
Jean-Jacques Hiblot | b7a6e2c | 2018-01-04 15:23:36 +0100 | [diff] [blame] | 603 | #if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING) |
Diego Santa Cruz | 037dc0a | 2014-12-23 10:50:25 +0100 | [diff] [blame] | 604 | uint hc_wp_grp_size; /* in 512-byte sectors */ |
Jean-Jacques Hiblot | b7a6e2c | 2018-01-04 15:23:36 +0100 | [diff] [blame] | 605 | #endif |
Jean-Jacques Hiblot | 5b2e72f | 2018-01-04 15:23:33 +0100 | [diff] [blame] | 606 | #if CONFIG_IS_ENABLED(MMC_WRITE) |
Peng Fan | 3697e59 | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 607 | struct sd_ssr ssr; /* SD status register */ |
Jean-Jacques Hiblot | 5b2e72f | 2018-01-04 15:23:33 +0100 | [diff] [blame] | 608 | #endif |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 609 | u64 capacity; |
Stephen Warren | f866a46 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 610 | u64 capacity_user; |
| 611 | u64 capacity_boot; |
| 612 | u64 capacity_rpmb; |
| 613 | u64 capacity_gp[4]; |
Jean-Jacques Hiblot | 173c06d | 2018-01-04 15:23:35 +0100 | [diff] [blame] | 614 | #ifndef CONFIG_SPL_BUILD |
Diego Santa Cruz | a7f852b | 2014-12-23 10:50:22 +0100 | [diff] [blame] | 615 | u64 enh_user_start; |
| 616 | u64 enh_user_size; |
Jean-Jacques Hiblot | 173c06d | 2018-01-04 15:23:35 +0100 | [diff] [blame] | 617 | #endif |
Simon Glass | c4d660d | 2017-07-04 13:31:19 -0600 | [diff] [blame] | 618 | #if !CONFIG_IS_ENABLED(BLK) |
Simon Glass | 4101f68 | 2016-02-29 15:25:34 -0700 | [diff] [blame] | 619 | struct blk_desc block_dev; |
Simon Glass | 33fb211 | 2016-05-01 13:52:41 -0600 | [diff] [blame] | 620 | #endif |
Che-Liang Chiou | e955044 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 621 | char op_cond_pending; /* 1 if we are waiting on an op_cond command */ |
| 622 | char init_in_progress; /* 1 if we have done mmc_start_init() */ |
| 623 | char preinit; /* start init as early as possible */ |
Andrew Gabbasov | 786e8f8 | 2014-12-01 06:59:09 -0600 | [diff] [blame] | 624 | int ddr_mode; |
Simon Glass | c4d660d | 2017-07-04 13:31:19 -0600 | [diff] [blame] | 625 | #if CONFIG_IS_ENABLED(DM_MMC) |
Simon Glass | cffe5d8 | 2016-05-01 13:52:34 -0600 | [diff] [blame] | 626 | struct udevice *dev; /* Device for this MMC controller */ |
Jean-Jacques Hiblot | 06ec045 | 2017-09-21 16:29:48 +0200 | [diff] [blame] | 627 | #if CONFIG_IS_ENABLED(DM_REGULATOR) |
| 628 | struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/ |
| 629 | struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/ |
| 630 | #endif |
Simon Glass | cffe5d8 | 2016-05-01 13:52:34 -0600 | [diff] [blame] | 631 | #endif |
Jean-Jacques Hiblot | dfda9d8 | 2017-09-21 16:29:51 +0200 | [diff] [blame] | 632 | u8 *ext_csd; |
Jean-Jacques Hiblot | bc1e327 | 2017-09-21 16:30:11 +0200 | [diff] [blame] | 633 | u32 cardtype; /* cardtype read from the MMC */ |
| 634 | enum mmc_voltage current_voltage; |
Jean-Jacques Hiblot | 01298da | 2017-09-21 16:30:09 +0200 | [diff] [blame] | 635 | enum bus_mode selected_mode; /* mode currently used */ |
| 636 | enum bus_mode best_mode; /* best mode is the supported mode with the |
| 637 | * highest bandwidth. It may not always be the |
| 638 | * operating mode due to limitations when |
| 639 | * accessing the boot partitions |
| 640 | */ |
Kishon Vijay Abraham I | 83dc422 | 2017-09-21 16:30:10 +0200 | [diff] [blame] | 641 | u32 quirks; |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 642 | }; |
| 643 | |
Diego Santa Cruz | ac9da0e | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 644 | struct mmc_hwpart_conf { |
| 645 | struct { |
| 646 | uint enh_start; /* in 512-byte sectors */ |
| 647 | uint enh_size; /* in 512-byte sectors, if 0 no enh area */ |
Diego Santa Cruz | 8dda5b0e | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 648 | unsigned wr_rel_change : 1; |
| 649 | unsigned wr_rel_set : 1; |
Diego Santa Cruz | ac9da0e | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 650 | } user; |
| 651 | struct { |
| 652 | uint size; /* in 512-byte sectors */ |
Diego Santa Cruz | 8dda5b0e | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 653 | unsigned enhanced : 1; |
| 654 | unsigned wr_rel_change : 1; |
| 655 | unsigned wr_rel_set : 1; |
Diego Santa Cruz | ac9da0e | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 656 | } gp_part[4]; |
| 657 | }; |
| 658 | |
| 659 | enum mmc_hwpart_conf_mode { |
| 660 | MMC_HWPART_CONF_CHECK, |
| 661 | MMC_HWPART_CONF_SET, |
| 662 | MMC_HWPART_CONF_COMPLETE, |
| 663 | }; |
| 664 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 665 | struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); |
Simon Glass | ad27dd5 | 2016-05-01 13:52:40 -0600 | [diff] [blame] | 666 | |
| 667 | /** |
| 668 | * mmc_bind() - Set up a new MMC device ready for probing |
| 669 | * |
| 670 | * A child block device is bound with the IF_TYPE_MMC interface type. This |
| 671 | * allows the device to be used with CONFIG_BLK |
| 672 | * |
| 673 | * @dev: MMC device to set up |
| 674 | * @mmc: MMC struct |
| 675 | * @cfg: MMC configuration |
| 676 | * @return 0 if OK, -ve on error |
| 677 | */ |
| 678 | int mmc_bind(struct udevice *dev, struct mmc *mmc, |
| 679 | const struct mmc_config *cfg); |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 680 | void mmc_destroy(struct mmc *mmc); |
Simon Glass | ad27dd5 | 2016-05-01 13:52:40 -0600 | [diff] [blame] | 681 | |
| 682 | /** |
| 683 | * mmc_unbind() - Unbind a MMC device's child block device |
| 684 | * |
| 685 | * @dev: MMC device |
| 686 | * @return 0 if OK, -ve on error |
| 687 | */ |
| 688 | int mmc_unbind(struct udevice *dev); |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 689 | int mmc_initialize(bd_t *bis); |
| 690 | int mmc_init(struct mmc *mmc); |
Jean-Jacques Hiblot | 9815e3b | 2017-09-21 16:30:12 +0200 | [diff] [blame] | 691 | int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error); |
Jean-Jacques Hiblot | 7abff2c | 2017-11-30 17:43:55 +0100 | [diff] [blame] | 692 | |
| 693 | /** |
| 694 | * mmc_of_parse() - Parse the device tree to get the capabilities of the host |
| 695 | * |
| 696 | * @dev: MMC device |
| 697 | * @cfg: MMC configuration |
| 698 | * @return 0 if OK, -ve on error |
| 699 | */ |
| 700 | int mmc_of_parse(struct udevice *dev, struct mmc_config *cfg); |
| 701 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 702 | int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); |
Kishon Vijay Abraham I | 35f6782 | 2017-09-21 16:30:03 +0200 | [diff] [blame] | 703 | |
| 704 | /** |
Jean-Jacques Hiblot | bc1e327 | 2017-09-21 16:30:11 +0200 | [diff] [blame] | 705 | * mmc_voltage_to_mv() - Convert a mmc_voltage in mV |
| 706 | * |
| 707 | * @voltage: The mmc_voltage to convert |
| 708 | * @return the value in mV if OK, -EINVAL on error (invalid mmc_voltage value) |
| 709 | */ |
| 710 | int mmc_voltage_to_mv(enum mmc_voltage voltage); |
| 711 | |
| 712 | /** |
Kishon Vijay Abraham I | 35f6782 | 2017-09-21 16:30:03 +0200 | [diff] [blame] | 713 | * mmc_set_clock() - change the bus clock |
| 714 | * @mmc: MMC struct |
| 715 | * @clock: bus frequency in Hz |
| 716 | * @disable: flag indicating if the clock must on or off |
| 717 | * @return 0 if OK, -ve on error |
| 718 | */ |
| 719 | int mmc_set_clock(struct mmc *mmc, uint clock, bool disable); |
| 720 | |
Jaehoon Chung | 6511718 | 2018-01-26 19:25:29 +0900 | [diff] [blame] | 721 | #define MMC_CLK_ENABLE false |
| 722 | #define MMC_CLK_DISABLE true |
| 723 | |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 724 | struct mmc *find_mmc_device(int dev_num); |
Steve Sakoman | 8971696 | 2010-07-01 12:12:42 -0700 | [diff] [blame] | 725 | int mmc_set_dev(int dev_num); |
Andy Fleming | 272cc70 | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 726 | void print_mmc_devices(char separator); |
Kever Yang | 46683f3 | 2016-07-22 17:22:50 +0800 | [diff] [blame] | 727 | |
| 728 | /** |
| 729 | * get_mmc_num() - get the total MMC device number |
| 730 | * |
| 731 | * @return 0 if there is no MMC device, else the number of devices |
| 732 | */ |
Lei Wen | ea6ebe2 | 2011-05-02 16:26:25 +0000 | [diff] [blame] | 733 | int get_mmc_num(void); |
Marek Vasut | b5b838f | 2016-12-01 02:06:33 +0100 | [diff] [blame] | 734 | int mmc_switch_part(struct mmc *mmc, unsigned int part_num); |
Diego Santa Cruz | ac9da0e | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 735 | int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf, |
| 736 | enum mmc_hwpart_conf_mode mode); |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 737 | |
Simon Glass | e7881d8 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 738 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Thierry Reding | 48972d9 | 2012-01-02 01:15:37 +0000 | [diff] [blame] | 739 | int mmc_getcd(struct mmc *mmc); |
Jeroen Hofstee | 750121c | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 740 | int board_mmc_getcd(struct mmc *mmc); |
Nikita Kiryanov | d23d8d7 | 2012-12-03 02:19:46 +0000 | [diff] [blame] | 741 | int mmc_getwp(struct mmc *mmc); |
Jeroen Hofstee | 750121c | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 742 | int board_mmc_getwp(struct mmc *mmc); |
Simon Glass | 8ca51e5 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 743 | #endif |
| 744 | |
Markus Niebel | ab71188 | 2013-12-16 13:40:46 +0100 | [diff] [blame] | 745 | int mmc_set_dsr(struct mmc *mmc, u16 val); |
Amar | 3690d6d | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 746 | /* Function to change the size of boot partition and rpmb partitions */ |
| 747 | int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, |
| 748 | unsigned long rpmbsize); |
Tom Rini | 792970b | 2014-02-05 10:24:21 -0500 | [diff] [blame] | 749 | /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ |
| 750 | int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); |
Tom Rini | 5a99b9d | 2014-02-05 10:24:22 -0500 | [diff] [blame] | 751 | /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ |
| 752 | int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); |
Tom Rini | 33ace36 | 2014-02-07 14:15:20 -0500 | [diff] [blame] | 753 | /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ |
| 754 | int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); |
Pierre Aubert | 91fdabc | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 755 | /* Functions to read / write the RPMB partition */ |
| 756 | int mmc_rpmb_set_key(struct mmc *mmc, void *key); |
| 757 | int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); |
| 758 | int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, |
| 759 | unsigned short cnt, unsigned char *key); |
| 760 | int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, |
| 761 | unsigned short cnt, unsigned char *key); |
Tomas Melin | cd3d488 | 2016-11-25 11:01:03 +0200 | [diff] [blame] | 762 | #ifdef CONFIG_CMD_BKOPS_ENABLE |
| 763 | int mmc_set_bkops_enable(struct mmc *mmc); |
| 764 | #endif |
| 765 | |
Che-Liang Chiou | e955044 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 766 | /** |
| 767 | * Start device initialization and return immediately; it does not block on |
Jon Nettleton | 6c09eba | 2018-06-11 15:26:19 +0300 | [diff] [blame] | 768 | * polling OCR (operation condition register) status. Useful for checking |
| 769 | * the presence of SD/eMMC when no card detect logic is available. |
| 770 | * |
| 771 | * @param mmc Pointer to a MMC device struct |
| 772 | * @return 0 on success, <0 on error. |
| 773 | */ |
| 774 | int mmc_get_op_cond(struct mmc *mmc); |
| 775 | |
| 776 | /** |
| 777 | * Start device initialization and return immediately; it does not block on |
Che-Liang Chiou | e955044 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 778 | * polling OCR (operation condition register) status. Then you should call |
| 779 | * mmc_init, which would block on polling OCR status and complete the device |
| 780 | * initializatin. |
| 781 | * |
| 782 | * @param mmc Pointer to a MMC device struct |
Baruch Siach | 31d9500 | 2018-06-11 15:26:18 +0300 | [diff] [blame] | 783 | * @return 0 on success, <0 on error. |
Che-Liang Chiou | e955044 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 784 | */ |
| 785 | int mmc_start_init(struct mmc *mmc); |
| 786 | |
| 787 | /** |
| 788 | * Set preinit flag of mmc device. |
| 789 | * |
| 790 | * This will cause the device to be pre-inited during mmc_initialize(), |
| 791 | * which may save boot time if the device is not accessed until later. |
| 792 | * Some eMMC devices take 200-300ms to init, but unfortunately they |
| 793 | * must be sent a series of commands to even get them to start preparing |
| 794 | * for operation. |
| 795 | * |
| 796 | * @param mmc Pointer to a MMC device struct |
| 797 | * @param preinit preinit flag value |
| 798 | */ |
| 799 | void mmc_set_preinit(struct mmc *mmc, int preinit); |
| 800 | |
Paul Burton | 8687d5c | 2013-09-04 16:12:26 +0100 | [diff] [blame] | 801 | #ifdef CONFIG_MMC_SPI |
Tom Rini | 0b2da7e | 2014-03-28 16:55:29 -0400 | [diff] [blame] | 802 | #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) |
Paul Burton | 8687d5c | 2013-09-04 16:12:26 +0100 | [diff] [blame] | 803 | #else |
| 804 | #define mmc_host_is_spi(mmc) 0 |
| 805 | #endif |
Thomas Chou | d52ebf1 | 2010-12-24 13:12:21 +0000 | [diff] [blame] | 806 | struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); |
Reinhard Meyer | 1592ef8 | 2010-08-13 10:31:06 +0200 | [diff] [blame] | 807 | |
Paul Kocialkowski | 95de9ab | 2014-11-08 20:55:45 +0100 | [diff] [blame] | 808 | void board_mmc_power_init(void); |
Fabio Estevam | 3c7ca96 | 2014-02-15 14:51:59 -0200 | [diff] [blame] | 809 | int board_mmc_init(bd_t *bis); |
Jeroen Hofstee | 750121c | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 810 | int cpu_mmc_init(bd_t *bis); |
Jeroen Hofstee | aeb8055 | 2014-10-08 22:58:05 +0200 | [diff] [blame] | 811 | int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr); |
Clemens Gruber | aa844fe | 2016-01-26 16:20:38 +0100 | [diff] [blame] | 812 | int mmc_get_env_dev(void); |
Fabio Estevam | 3c7ca96 | 2014-02-15 14:51:59 -0200 | [diff] [blame] | 813 | |
Pantelis Antoniou | 93bfd61 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 814 | /* Set block count limit because of 16 bit register limit on some hardware*/ |
| 815 | #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT |
| 816 | #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 |
| 817 | #endif |
| 818 | |
Simon Glass | cb5ec33 | 2016-05-01 13:52:27 -0600 | [diff] [blame] | 819 | /** |
| 820 | * mmc_get_blk_desc() - Get the block descriptor for an MMC device |
| 821 | * |
| 822 | * @mmc: MMC device |
| 823 | * @return block device if found, else NULL |
| 824 | */ |
| 825 | struct blk_desc *mmc_get_blk_desc(struct mmc *mmc); |
| 826 | |
wdenk | 71f9511 | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 827 | #endif /* _MMC_H_ */ |