blob: 4833b5158c79f19cc53cb9a431c04705b71e62e8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lei Wenaf62a552011-06-28 21:50:06 +00002/*
3 * Copyright 2011, Marvell Semiconductor Inc.
4 * Lei Wen <leiwen@marvell.com>
5 *
Lei Wenaf62a552011-06-28 21:50:06 +00006 * Back ported to the 8xx platform (from the 8260 platform) by
7 * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
8 */
9
Simon Glass1eb69ae2019-11-14 12:57:39 -070010#include <cpu_func.h>
Faiz Abbas3d296362019-06-11 00:43:34 +053011#include <dm.h>
Simon Glass2a809092016-06-12 23:30:27 -060012#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060013#include <log.h>
Lei Wenaf62a552011-06-28 21:50:06 +000014#include <malloc.h>
15#include <mmc.h>
16#include <sdhci.h>
Tom Rini03de3052024-05-20 13:35:03 -060017#include <time.h>
Simon Glass90526e92020-05-10 11:39:56 -060018#include <asm/cache.h>
Simon Glasscd93d622020-05-10 11:40:13 -060019#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060020#include <linux/delay.h>
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090021#include <linux/dma-mapping.h>
Simon Glass1e94b462023-09-14 18:21:46 -060022#include <linux/printk.h>
Jaehoon Chungfac8bfd2020-03-27 13:08:00 +090023#include <phys2bus.h>
Faiz Abbas43392b52021-02-04 15:10:46 +053024#include <power/regulator.h>
Lei Wenaf62a552011-06-28 21:50:06 +000025
Lei Wenaf62a552011-06-28 21:50:06 +000026static void sdhci_reset(struct sdhci_host *host, u8 mask)
27{
28 unsigned long timeout;
29
30 /* Wait max 100 ms */
31 timeout = 100;
32 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
33 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
34 if (timeout == 0) {
Simon Glass3aa8c442024-08-22 07:54:54 -060035 log_warning("Reset %#x never completed\n", mask);
Lei Wenaf62a552011-06-28 21:50:06 +000036 return;
37 }
38 timeout--;
39 udelay(1000);
40 }
41}
42
43static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
44{
45 int i;
46 if (cmd->resp_type & MMC_RSP_136) {
47 /* CRC is stripped so we need to do some shifting. */
48 for (i = 0; i < 4; i++) {
49 cmd->response[i] = sdhci_readl(host,
50 SDHCI_RESPONSE + (3-i)*4) << 8;
51 if (i != 3)
52 cmd->response[i] |= sdhci_readb(host,
53 SDHCI_RESPONSE + (3-i)*4-1);
54 }
55 } else {
56 cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
57 }
58}
59
60static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
61{
62 int i;
63 char *offs;
64 for (i = 0; i < data->blocksize; i += 4) {
65 offs = data->dest + i;
66 if (data->flags == MMC_DATA_READ)
67 *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
68 else
69 sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
70 }
71}
Faiz Abbas37cb6262019-04-16 23:06:58 +053072
Peter Geis3cd664d2023-04-18 16:46:44 +000073#if (CONFIG_IS_ENABLED(MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Faiz Abbas6d6af202019-04-16 23:06:57 +053074static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
75 int *is_aligned, int trans_bytes)
76{
Nicolas Saenz Juliennec89c96d2021-01-12 13:55:29 +010077 dma_addr_t dma_addr;
Jaehoon Chung804c7f42012-09-20 20:31:55 +000078 unsigned char ctrl;
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090079 void *buf;
Faiz Abbas6d6af202019-04-16 23:06:57 +053080
81 if (data->flags == MMC_DATA_READ)
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090082 buf = data->dest;
Faiz Abbas6d6af202019-04-16 23:06:57 +053083 else
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090084 buf = (void *)data->src;
Faiz Abbas6d6af202019-04-16 23:06:57 +053085
Faiz Abbas37cb6262019-04-16 23:06:58 +053086 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
87 ctrl &= ~SDHCI_CTRL_DMA_MASK;
88 if (host->flags & USE_ADMA64)
89 ctrl |= SDHCI_CTRL_ADMA64;
90 else if (host->flags & USE_ADMA)
91 ctrl |= SDHCI_CTRL_ADMA32;
92 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
93
Masahiro Yamada58d8ace2020-02-14 16:40:26 +090094 if (host->flags & USE_SDMA &&
95 (host->force_align_buffer ||
96 (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR &&
97 ((unsigned long)buf & 0x7) != 0x0))) {
98 *is_aligned = 0;
99 if (data->flags != MMC_DATA_READ)
100 memcpy(host->align_buffer, buf, trans_bytes);
101 buf = host->align_buffer;
102 }
103
104 host->start_addr = dma_map_single(buf, trans_bytes,
105 mmc_get_dma_dir(data));
106
Faiz Abbas37cb6262019-04-16 23:06:58 +0530107 if (host->flags & USE_SDMA) {
Nicolas Saenz Juliennec89c96d2021-01-12 13:55:29 +0100108 dma_addr = dev_phys_to_bus(mmc_to_dev(host->mmc), host->start_addr);
109 sdhci_writel(host, dma_addr, SDHCI_DMA_ADDRESS);
Michael Walle4d6a7732020-09-23 12:42:51 +0200110 }
111#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
112 else if (host->flags & (USE_ADMA | USE_ADMA64)) {
Ian Roberts74755c12024-04-22 15:00:02 -0400113 sdhci_prepare_adma_table(host, host->adma_desc_table, data,
Michael Walle4d6a7732020-09-23 12:42:51 +0200114 host->start_addr);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530115
Masahiro Yamadaa2b02212020-02-14 16:40:23 +0900116 sdhci_writel(host, lower_32_bits(host->adma_addr),
117 SDHCI_ADMA_ADDRESS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530118 if (host->flags & USE_ADMA64)
Masahiro Yamadaa2b02212020-02-14 16:40:23 +0900119 sdhci_writel(host, upper_32_bits(host->adma_addr),
Faiz Abbas37cb6262019-04-16 23:06:58 +0530120 SDHCI_ADMA_ADDRESS_HI);
Faiz Abbas6d6af202019-04-16 23:06:57 +0530121 }
Michael Walle4d6a7732020-09-23 12:42:51 +0200122#endif
Faiz Abbas6d6af202019-04-16 23:06:57 +0530123}
124#else
125static void sdhci_prepare_dma(struct sdhci_host *host, struct mmc_data *data,
126 int *is_aligned, int trans_bytes)
127{}
128#endif
129static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data)
130{
131 dma_addr_t start_addr = host->start_addr;
132 unsigned int stat, rdy, mask, timeout, block = 0;
133 bool transfer_done = false;
Lei Wenaf62a552011-06-28 21:50:06 +0000134
Jaehoon Chung5d48e422012-09-20 20:31:54 +0000135 timeout = 1000000;
Lei Wenaf62a552011-06-28 21:50:06 +0000136 rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
137 mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
138 do {
139 stat = sdhci_readl(host, SDHCI_INT_STATUS);
140 if (stat & SDHCI_INT_ERROR) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600141 log_debug("Error detected in status(%#x)!\n", stat);
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900142 return -EIO;
Lei Wenaf62a552011-06-28 21:50:06 +0000143 }
Alex Deymo7dde50d2017-04-02 01:24:34 -0700144 if (!transfer_done && (stat & rdy)) {
Lei Wenaf62a552011-06-28 21:50:06 +0000145 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
146 continue;
147 sdhci_writel(host, rdy, SDHCI_INT_STATUS);
148 sdhci_transfer_pio(host, data);
149 data->dest += data->blocksize;
Alex Deymo7dde50d2017-04-02 01:24:34 -0700150 if (++block >= data->blocks) {
151 /* Keep looping until the SDHCI_INT_DATA_END is
152 * cleared, even if we finished sending all the
153 * blocks.
154 */
155 transfer_done = true;
156 continue;
157 }
Lei Wenaf62a552011-06-28 21:50:06 +0000158 }
Faiz Abbas37cb6262019-04-16 23:06:58 +0530159 if ((host->flags & USE_DMA) && !transfer_done &&
Faiz Abbas6d6af202019-04-16 23:06:57 +0530160 (stat & SDHCI_INT_DMA_END)) {
Lei Wenaf62a552011-06-28 21:50:06 +0000161 sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530162 if (host->flags & USE_SDMA) {
163 start_addr &=
164 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
165 start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
Nicolas Saenz Juliennec89c96d2021-01-12 13:55:29 +0100166 start_addr = dev_phys_to_bus(mmc_to_dev(host->mmc),
167 start_addr);
168 sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
Faiz Abbas37cb6262019-04-16 23:06:58 +0530169 }
Lei Wenaf62a552011-06-28 21:50:06 +0000170 }
Lei Wena004abd2011-10-08 04:14:57 +0000171 if (timeout-- > 0)
172 udelay(10);
173 else {
Simon Glass3aa8c442024-08-22 07:54:54 -0600174 log_err("Transfer data timeout\n");
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900175 return -ETIMEDOUT;
Lei Wena004abd2011-10-08 04:14:57 +0000176 }
Lei Wenaf62a552011-06-28 21:50:06 +0000177 } while (!(stat & SDHCI_INT_DATA_END));
Masahiro Yamada4155ad92020-02-14 16:40:27 +0900178
Peter Geis3cd664d2023-04-18 16:46:44 +0000179#if (CONFIG_IS_ENABLED(MMC_SDHCI_SDMA) || CONFIG_IS_ENABLED(MMC_SDHCI_ADMA))
Masahiro Yamada4155ad92020-02-14 16:40:27 +0900180 dma_unmap_single(host->start_addr, data->blocks * data->blocksize,
181 mmc_get_dma_dir(data));
Yuezhang.Mo@sony.com37e13622021-01-14 05:46:50 +0000182#endif
Masahiro Yamada4155ad92020-02-14 16:40:27 +0900183
Lei Wenaf62a552011-06-28 21:50:06 +0000184 return 0;
185}
186
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200187/*
188 * No command will be sent by driver if card is busy, so driver must wait
189 * for card ready state.
190 * Every time when card is busy after timeout then (last) timeout value will be
191 * increased twice but only if it doesn't exceed global defined maximum.
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900192 * Each function call will use last timeout value.
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200193 */
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900194#define SDHCI_CMD_MAX_TIMEOUT 3200
Masahiro Yamadad8ce77b2016-08-25 16:07:38 +0900195#define SDHCI_CMD_DEFAULT_TIMEOUT 100
Steve Raed90bb432016-06-29 13:42:01 -0700196#define SDHCI_READ_STATUS_TIMEOUT 1000
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200197
Simon Glasse7881d82017-07-29 11:35:31 -0600198#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600199static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
200 struct mmc_data *data)
Lei Wenaf62a552011-06-28 21:50:06 +0000201{
Simon Glassef1e4ed2016-06-12 23:30:28 -0600202 struct mmc *mmc = mmc_get_mmc_dev(dev);
203
204#else
205static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
206 struct mmc_data *data)
207{
208#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200209 struct sdhci_host *host = mmc->priv;
Lei Wenaf62a552011-06-28 21:50:06 +0000210 unsigned int stat = 0;
211 int ret = 0;
212 int trans_bytes = 0, is_aligned = 1;
Kunihiko Hayashi2b0dd412022-09-09 16:23:32 +0900213 u32 mask, flags, mode = 0;
Faiz Abbas6d6af202019-04-16 23:06:57 +0530214 unsigned int time = 0;
Simon Glass19d2e342016-05-14 14:03:04 -0600215 int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
Vipul Kumar36332b62018-05-03 12:20:54 +0530216 ulong start = get_timer(0);
Lei Wenaf62a552011-06-28 21:50:06 +0000217
Faiz Abbas6d6af202019-04-16 23:06:57 +0530218 host->start_addr = 0;
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200219 /* Timeout unit - ms */
Masahiro Yamadad8ce77b2016-08-25 16:07:38 +0900220 static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
Lei Wenaf62a552011-06-28 21:50:06 +0000221
Lei Wenaf62a552011-06-28 21:50:06 +0000222 mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
223
224 /* We shouldn't wait for data inihibit for stop commands, even
225 though they might use busy signaling */
Siva Durga Prasad Paladugub88a7a42018-04-19 12:37:05 +0530226 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION ||
Siva Durga Prasad Paladugu1a7414f2018-06-13 11:43:01 +0530227 ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
228 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data))
Lei Wenaf62a552011-06-28 21:50:06 +0000229 mask &= ~SDHCI_DATA_INHIBIT;
230
231 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200232 if (time >= cmd_timeout) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600233 log_warning("mmc%d busy ", mmc_dev);
Masahiro Yamada65a25b22016-08-25 16:07:39 +0900234 if (2 * cmd_timeout <= SDHCI_CMD_MAX_TIMEOUT) {
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200235 cmd_timeout += cmd_timeout;
Simon Glass3aa8c442024-08-22 07:54:54 -0600236 log_warning("timeout increasing to: %u ms\n",
237 cmd_timeout);
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200238 } else {
Simon Glass3aa8c442024-08-22 07:54:54 -0600239 log_warning("timeout\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900240 return -ECOMM;
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200241 }
Lei Wenaf62a552011-06-28 21:50:06 +0000242 }
Przemyslaw Marczak56b34bc2013-10-08 18:12:09 +0200243 time++;
Lei Wenaf62a552011-06-28 21:50:06 +0000244 udelay(1000);
245 }
246
Jorge Ramirez-Ortiz713e6812017-11-02 15:10:21 +0100247 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
248
Lei Wenaf62a552011-06-28 21:50:06 +0000249 mask = SDHCI_INT_RESPONSE;
Siva Durga Prasad Paladugu1a7414f2018-06-13 11:43:01 +0530250 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
251 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) && !data)
Siva Durga Prasad Paladugub88a7a42018-04-19 12:37:05 +0530252 mask = SDHCI_INT_DATA_AVAIL;
253
Lei Wenaf62a552011-06-28 21:50:06 +0000254 if (!(cmd->resp_type & MMC_RSP_PRESENT))
255 flags = SDHCI_CMD_RESP_NONE;
256 else if (cmd->resp_type & MMC_RSP_136)
257 flags = SDHCI_CMD_RESP_LONG;
258 else if (cmd->resp_type & MMC_RSP_BUSY) {
259 flags = SDHCI_CMD_RESP_SHORT_BUSY;
Yuezhang.Mo@sony.com4a3ea752021-03-17 06:44:37 +0000260 mask |= SDHCI_INT_DATA_END;
Lei Wenaf62a552011-06-28 21:50:06 +0000261 } else
262 flags = SDHCI_CMD_RESP_SHORT;
263
264 if (cmd->resp_type & MMC_RSP_CRC)
265 flags |= SDHCI_CMD_CRC;
266 if (cmd->resp_type & MMC_RSP_OPCODE)
267 flags |= SDHCI_CMD_INDEX;
Siva Durga Prasad Paladugu434f9d42018-05-29 20:03:10 +0530268 if (data || cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
269 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
Lei Wenaf62a552011-06-28 21:50:06 +0000270 flags |= SDHCI_CMD_DATA;
271
Darwin Rambo30e6d972013-12-19 15:13:25 -0800272 /* Set Transfer mode regarding to data flag */
Heinrich Schuchardtbb7b4ef2017-11-10 21:13:34 +0100273 if (data) {
Lei Wenaf62a552011-06-28 21:50:06 +0000274 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Kunihiko Hayashi2b0dd412022-09-09 16:23:32 +0900275
276 if (!(host->quirks & SDHCI_QUIRK_SUPPORT_SINGLE))
277 mode = SDHCI_TRNS_BLK_CNT_EN;
Lei Wenaf62a552011-06-28 21:50:06 +0000278 trans_bytes = data->blocks * data->blocksize;
279 if (data->blocks > 1)
Kunihiko Hayashi2b0dd412022-09-09 16:23:32 +0900280 mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_BLK_CNT_EN;
Lei Wenaf62a552011-06-28 21:50:06 +0000281
282 if (data->flags == MMC_DATA_READ)
283 mode |= SDHCI_TRNS_READ;
284
Faiz Abbas37cb6262019-04-16 23:06:58 +0530285 if (host->flags & USE_DMA) {
Faiz Abbas6d6af202019-04-16 23:06:57 +0530286 mode |= SDHCI_TRNS_DMA;
287 sdhci_prepare_dma(host, data, &is_aligned, trans_bytes);
Lei Wenaf62a552011-06-28 21:50:06 +0000288 }
289
Lei Wenaf62a552011-06-28 21:50:06 +0000290 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
291 data->blocksize),
292 SDHCI_BLOCK_SIZE);
293 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
294 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Kevin Liu5e1c23c2015-03-23 17:57:00 -0500295 } else if (cmd->resp_type & MMC_RSP_BUSY) {
296 sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
Lei Wenaf62a552011-06-28 21:50:06 +0000297 }
298
299 sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
Lei Wenaf62a552011-06-28 21:50:06 +0000300 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
Stefan Roese29905a42015-06-29 14:58:08 +0200301 start = get_timer(0);
Lei Wenaf62a552011-06-28 21:50:06 +0000302 do {
303 stat = sdhci_readl(host, SDHCI_INT_STATUS);
304 if (stat & SDHCI_INT_ERROR)
305 break;
Lei Wenaf62a552011-06-28 21:50:06 +0000306
Sean Anderson21c84bb2023-10-27 16:57:03 -0400307 if (host->quirks & SDHCI_QUIRK_BROKEN_R1B &&
308 cmd->resp_type & MMC_RSP_BUSY && !data) {
309 unsigned int state =
310 sdhci_readl(host, SDHCI_PRESENT_STATE);
311
312 if (!(state & SDHCI_DAT_ACTIVE))
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900313 return 0;
Sean Anderson21c84bb2023-10-27 16:57:03 -0400314 }
315
316 if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600317 log_warning("Timeout for status update: %08x %08x\n",
318 stat, mask);
Sean Anderson21c84bb2023-10-27 16:57:03 -0400319 return -ETIMEDOUT;
Jaehoon Chung3a638322012-04-23 02:36:25 +0000320 }
Masahiro Yamadabae4a1f2016-07-10 00:40:22 +0900321 } while ((stat & mask) != mask);
Jaehoon Chung3a638322012-04-23 02:36:25 +0000322
Lei Wenaf62a552011-06-28 21:50:06 +0000323 if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
324 sdhci_cmd_done(host, cmd);
325 sdhci_writel(host, mask, SDHCI_INT_STATUS);
326 } else
327 ret = -1;
328
329 if (!ret && data)
Faiz Abbas6d6af202019-04-16 23:06:57 +0530330 ret = sdhci_transfer_data(host, data);
Lei Wenaf62a552011-06-28 21:50:06 +0000331
Tushar Behera13243f22012-09-20 20:31:57 +0000332 if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
333 udelay(1000);
334
Lei Wenaf62a552011-06-28 21:50:06 +0000335 stat = sdhci_readl(host, SDHCI_INT_STATUS);
336 sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
337 if (!ret) {
338 if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
339 !is_aligned && (data->flags == MMC_DATA_READ))
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900340 memcpy(data->dest, host->align_buffer, trans_bytes);
Lei Wenaf62a552011-06-28 21:50:06 +0000341 return 0;
342 }
343
344 sdhci_reset(host, SDHCI_RESET_CMD);
345 sdhci_reset(host, SDHCI_RESET_DATA);
346 if (stat & SDHCI_INT_TIMEOUT)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900347 return -ETIMEDOUT;
Lei Wenaf62a552011-06-28 21:50:06 +0000348 else
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900349 return -ECOMM;
Lei Wenaf62a552011-06-28 21:50:06 +0000350}
351
Tom Rini03de3052024-05-20 13:35:03 -0600352#if defined(CONFIG_DM_MMC) && CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530353static int sdhci_execute_tuning(struct udevice *dev, uint opcode)
354{
355 int err;
356 struct mmc *mmc = mmc_get_mmc_dev(dev);
357 struct sdhci_host *host = mmc->priv;
358
Simon Glass3aa8c442024-08-22 07:54:54 -0600359 log_debug("sdhci tuning\n");
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530360
Ramon Friedb70fe962018-05-14 15:02:30 +0300361 if (host->ops && host->ops->platform_execute_tuning) {
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530362 err = host->ops->platform_execute_tuning(mmc, opcode);
363 if (err)
364 return err;
365 return 0;
366 }
367 return 0;
368}
369#endif
Faiz Abbas3966c7d2019-06-11 00:43:35 +0530370int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000371{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200372 struct sdhci_host *host = mmc->priv;
Stefan Roese899fb9e2016-12-12 08:34:42 +0100373 unsigned int div, clk = 0, timeout;
Ashok Reddy Soma16b593b2021-08-02 23:20:41 -0600374 int ret;
Lei Wenaf62a552011-06-28 21:50:06 +0000375
Wenyou Yang79667b72015-09-22 14:59:25 +0800376 /* Wait max 20 ms */
377 timeout = 200;
378 while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
379 (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
380 if (timeout == 0) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600381 log_err("Timeout waiting for cmd & data inhibit\n");
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900382 return -EBUSY;
Wenyou Yang79667b72015-09-22 14:59:25 +0800383 }
384
385 timeout--;
386 udelay(100);
387 }
388
Stefan Roese899fb9e2016-12-12 08:34:42 +0100389 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Lei Wenaf62a552011-06-28 21:50:06 +0000390
391 if (clock == 0)
392 return 0;
393
Ashok Reddy Soma16b593b2021-08-02 23:20:41 -0600394 if (host->ops && host->ops->set_delay) {
395 ret = host->ops->set_delay(host);
396 if (ret) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600397 log_err("Error while setting tap delay\n");
Ashok Reddy Soma16b593b2021-08-02 23:20:41 -0600398 return ret;
399 }
400 }
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530401
Ashok Reddy Soma6f5bb992023-01-10 04:31:22 -0700402 if (host->ops && host->ops->config_dll) {
403 ret = host->ops->config_dll(host, clock, false);
404 if (ret) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600405 log_err("Error configuring dll\n");
Ashok Reddy Soma6f5bb992023-01-10 04:31:22 -0700406 return ret;
407 }
408 }
409
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900410 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800411 /*
412 * Check if the Host Controller supports Programmable Clock
413 * Mode.
414 */
415 if (host->clk_mul) {
416 for (div = 1; div <= 1024; div++) {
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800417 if ((host->max_clk / div) <= clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000418 break;
419 }
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800420
421 /*
422 * Set Programmable Clock Mode in the Clock
423 * Control register.
424 */
425 clk = SDHCI_PROG_CLOCK_MODE;
426 div--;
427 } else {
428 /* Version 3.00 divisors must be a multiple of 2. */
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100429 if (host->max_clk <= clock) {
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800430 div = 1;
431 } else {
432 for (div = 2;
433 div < SDHCI_MAX_DIV_SPEC_300;
434 div += 2) {
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100435 if ((host->max_clk / div) <= clock)
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800436 break;
437 }
438 }
439 div >>= 1;
Lei Wenaf62a552011-06-28 21:50:06 +0000440 }
441 } else {
442 /* Version 2.00 divisors must be a power of 2. */
443 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100444 if ((host->max_clk / div) <= clock)
Lei Wenaf62a552011-06-28 21:50:06 +0000445 break;
446 }
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800447 div >>= 1;
Lei Wenaf62a552011-06-28 21:50:06 +0000448 }
Lei Wenaf62a552011-06-28 21:50:06 +0000449
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900450 if (host->ops && host->ops->set_clock)
Jaehoon Chung62226b62016-12-30 15:30:18 +0900451 host->ops->set_clock(host, div);
Jaehoon Chungb09ed6e2012-08-30 16:24:11 +0000452
Ashok Reddy Soma6f5bb992023-01-10 04:31:22 -0700453 if (host->ops && host->ops->config_dll) {
454 ret = host->ops->config_dll(host, clock, true);
455 if (ret) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600456 log_err("Error while configuring dll\n");
Ashok Reddy Soma6f5bb992023-01-10 04:31:22 -0700457 return ret;
458 }
459 }
460
Wenyou Yang6dffdbc2016-09-18 09:01:22 +0800461 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Lei Wenaf62a552011-06-28 21:50:06 +0000462 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
463 << SDHCI_DIVIDER_HI_SHIFT;
464 clk |= SDHCI_CLOCK_INT_EN;
465 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
466
467 /* Wait max 20 ms */
468 timeout = 20;
469 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
470 & SDHCI_CLOCK_INT_STABLE)) {
471 if (timeout == 0) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600472 log_err("Internal clock never stabilised.\n");
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900473 return -EBUSY;
Lei Wenaf62a552011-06-28 21:50:06 +0000474 }
475 timeout--;
476 udelay(1000);
477 }
478
479 clk |= SDHCI_CLOCK_CARD_EN;
480 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
481 return 0;
482}
483
484static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
485{
486 u8 pwr = 0;
487
488 if (power != (unsigned short)-1) {
489 switch (1 << power) {
490 case MMC_VDD_165_195:
491 pwr = SDHCI_POWER_180;
492 break;
493 case MMC_VDD_29_30:
494 case MMC_VDD_30_31:
495 pwr = SDHCI_POWER_300;
496 break;
497 case MMC_VDD_32_33:
498 case MMC_VDD_33_34:
499 pwr = SDHCI_POWER_330;
500 break;
501 }
502 }
503
504 if (pwr == 0) {
505 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
506 return;
507 }
508
509 pwr |= SDHCI_POWER_ON;
510
511 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
512}
513
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530514void sdhci_set_uhs_timing(struct sdhci_host *host)
515{
Masahiro Yamadafdd84c82020-02-14 16:40:24 +0900516 struct mmc *mmc = host->mmc;
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530517 u32 reg;
518
519 reg = sdhci_readw(host, SDHCI_HOST_CONTROL2);
520 reg &= ~SDHCI_CTRL_UHS_MASK;
521
522 switch (mmc->selected_mode) {
Jonas Karlmanc1425ed2023-04-18 16:46:24 +0000523 case UHS_SDR25:
524 case MMC_HS:
525 reg |= SDHCI_CTRL_UHS_SDR25;
526 break;
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530527 case UHS_SDR50:
528 case MMC_HS_52:
529 reg |= SDHCI_CTRL_UHS_SDR50;
530 break;
531 case UHS_DDR50:
532 case MMC_DDR_52:
533 reg |= SDHCI_CTRL_UHS_DDR50;
534 break;
535 case UHS_SDR104:
536 case MMC_HS_200:
537 reg |= SDHCI_CTRL_UHS_SDR104;
538 break;
Faiz Abbasbda47be2021-04-05 20:14:28 +0530539 case MMC_HS_400:
Alper Nebi Yasak2a1d7c62022-03-15 20:46:26 +0300540 case MMC_HS_400_ES:
Faiz Abbasbda47be2021-04-05 20:14:28 +0530541 reg |= SDHCI_CTRL_HS400;
542 break;
Faiz Abbasd1c0a222019-06-11 00:43:40 +0530543 default:
544 reg |= SDHCI_CTRL_UHS_SDR12;
545 }
546
547 sdhci_writew(host, reg, SDHCI_HOST_CONTROL2);
548}
549
Faiz Abbas43392b52021-02-04 15:10:46 +0530550static void sdhci_set_voltage(struct sdhci_host *host)
551{
552 if (IS_ENABLED(CONFIG_MMC_IO_VOLTAGE)) {
553 struct mmc *mmc = (struct mmc *)host->mmc;
554 u32 ctrl;
555
556 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
557
558 switch (mmc->signal_voltage) {
559 case MMC_SIGNAL_VOLTAGE_330:
560#if CONFIG_IS_ENABLED(DM_REGULATOR)
561 if (mmc->vqmmc_supply) {
562 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) {
563 pr_err("failed to disable vqmmc-supply\n");
564 return;
565 }
566
567 if (regulator_set_value(mmc->vqmmc_supply, 3300000)) {
568 pr_err("failed to set vqmmc-voltage to 3.3V\n");
569 return;
570 }
571
572 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) {
573 pr_err("failed to enable vqmmc-supply\n");
574 return;
575 }
576 }
577#endif
578 if (IS_SD(mmc)) {
579 ctrl &= ~SDHCI_CTRL_VDD_180;
580 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
581 }
582
583 /* Wait for 5ms */
584 mdelay(5);
585
586 /* 3.3V regulator output should be stable within 5 ms */
587 if (IS_SD(mmc)) {
588 if (ctrl & SDHCI_CTRL_VDD_180) {
589 pr_err("3.3V regulator output did not become stable\n");
590 return;
591 }
592 }
593
594 break;
595 case MMC_SIGNAL_VOLTAGE_180:
596#if CONFIG_IS_ENABLED(DM_REGULATOR)
597 if (mmc->vqmmc_supply) {
598 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, false)) {
599 pr_err("failed to disable vqmmc-supply\n");
600 return;
601 }
602
603 if (regulator_set_value(mmc->vqmmc_supply, 1800000)) {
604 pr_err("failed to set vqmmc-voltage to 1.8V\n");
605 return;
606 }
607
608 if (regulator_set_enable_if_allowed(mmc->vqmmc_supply, true)) {
609 pr_err("failed to enable vqmmc-supply\n");
610 return;
611 }
612 }
613#endif
614 if (IS_SD(mmc)) {
615 ctrl |= SDHCI_CTRL_VDD_180;
616 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
617 }
618
619 /* Wait for 5 ms */
620 mdelay(5);
621
622 /* 1.8V regulator output has to be stable within 5 ms */
623 if (IS_SD(mmc)) {
624 if (!(ctrl & SDHCI_CTRL_VDD_180)) {
625 pr_err("1.8V regulator output did not become stable\n");
626 return;
627 }
628 }
629
630 break;
631 default:
632 /* No signal voltage switch required */
633 return;
634 }
635 }
636}
637
638void sdhci_set_control_reg(struct sdhci_host *host)
639{
640 sdhci_set_voltage(host);
641 sdhci_set_uhs_timing(host);
642}
643
Simon Glasse7881d82017-07-29 11:35:31 -0600644#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600645static int sdhci_set_ios(struct udevice *dev)
646{
647 struct mmc *mmc = mmc_get_mmc_dev(dev);
648#else
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900649static int sdhci_set_ios(struct mmc *mmc)
Lei Wenaf62a552011-06-28 21:50:06 +0000650{
Simon Glassef1e4ed2016-06-12 23:30:28 -0600651#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000652 u32 ctrl;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200653 struct sdhci_host *host = mmc->priv;
Jagan Tekif12341a2020-06-18 19:33:12 +0530654 bool no_hispd_bit = false;
Lei Wenaf62a552011-06-28 21:50:06 +0000655
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900656 if (host->ops && host->ops->set_control_reg)
Jaehoon Chung62226b62016-12-30 15:30:18 +0900657 host->ops->set_control_reg(host);
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000658
Lei Wenaf62a552011-06-28 21:50:06 +0000659 if (mmc->clock != host->clock)
660 sdhci_set_clock(mmc, mmc->clock);
661
Siva Durga Prasad Paladugu2a2d7ef2018-04-19 12:37:04 +0530662 if (mmc->clk_disable)
663 sdhci_set_clock(mmc, 0);
664
Lei Wenaf62a552011-06-28 21:50:06 +0000665 /* Set bus width */
666 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
667 if (mmc->bus_width == 8) {
668 ctrl &= ~SDHCI_CTRL_4BITBUS;
Jaehoon Chung113e5df2013-07-19 17:44:49 +0900669 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
670 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wenaf62a552011-06-28 21:50:06 +0000671 ctrl |= SDHCI_CTRL_8BITBUS;
672 } else {
Matt Reimerf88a4292015-02-19 11:22:53 -0700673 if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
674 (host->quirks & SDHCI_QUIRK_USE_WIDE8))
Lei Wenaf62a552011-06-28 21:50:06 +0000675 ctrl &= ~SDHCI_CTRL_8BITBUS;
676 if (mmc->bus_width == 4)
677 ctrl |= SDHCI_CTRL_4BITBUS;
678 else
679 ctrl &= ~SDHCI_CTRL_4BITBUS;
680 }
681
Hannes Schmelzer88a57122018-03-07 08:00:56 +0100682 if ((host->quirks & SDHCI_QUIRK_NO_HISPD_BIT) ||
Jagan Tekif12341a2020-06-18 19:33:12 +0530683 (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE)) {
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000684 ctrl &= ~SDHCI_CTRL_HISPD;
Jagan Tekif12341a2020-06-18 19:33:12 +0530685 no_hispd_bit = true;
686 }
687
688 if (!no_hispd_bit) {
689 if (mmc->selected_mode == MMC_HS ||
690 mmc->selected_mode == SD_HS ||
Jonas Karlman7774b792023-04-18 16:46:23 +0000691 mmc->selected_mode == MMC_HS_52 ||
Jagan Tekif12341a2020-06-18 19:33:12 +0530692 mmc->selected_mode == MMC_DDR_52 ||
693 mmc->selected_mode == MMC_HS_200 ||
694 mmc->selected_mode == MMC_HS_400 ||
Alper Nebi Yasak2a1d7c62022-03-15 20:46:26 +0300695 mmc->selected_mode == MMC_HS_400_ES ||
Jagan Tekif12341a2020-06-18 19:33:12 +0530696 mmc->selected_mode == UHS_SDR25 ||
697 mmc->selected_mode == UHS_SDR50 ||
698 mmc->selected_mode == UHS_SDR104 ||
699 mmc->selected_mode == UHS_DDR50)
700 ctrl |= SDHCI_CTRL_HISPD;
701 else
702 ctrl &= ~SDHCI_CTRL_HISPD;
703 }
Jaehoon Chung236bfec2012-04-23 02:36:26 +0000704
Lei Wenaf62a552011-06-28 21:50:06 +0000705 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900706
Stefan Roese210841c2016-12-12 08:24:56 +0100707 /* If available, call the driver specific "post" set_ios() function */
708 if (host->ops && host->ops->set_ios_post)
Faiz Abbasa8185c52019-06-11 00:43:37 +0530709 return host->ops->set_ios_post(host);
Stefan Roese210841c2016-12-12 08:24:56 +0100710
Simon Glassef1e4ed2016-06-12 23:30:28 -0600711 return 0;
Lei Wenaf62a552011-06-28 21:50:06 +0000712}
713
Jeroen Hofstee6588c782014-10-08 22:57:43 +0200714static int sdhci_init(struct mmc *mmc)
Lei Wenaf62a552011-06-28 21:50:06 +0000715{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200716 struct sdhci_host *host = mmc->priv;
T Karthik Reddy451931e2019-06-25 13:39:03 +0200717#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_GPIO)
718 struct udevice *dev = mmc->dev;
719
Baruch Siach58d65d52019-07-22 19:14:06 +0300720 gpio_request_by_name(dev, "cd-gpios", 0,
T Karthik Reddy451931e2019-06-25 13:39:03 +0200721 &host->cd_gpio, GPIOD_IS_IN);
722#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000723
Masahiro Yamada8d549b62016-08-25 16:07:34 +0900724 sdhci_reset(host, SDHCI_RESET_ALL);
725
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900726#if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
727 host->align_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
Masahiro Yamadaf5df6aa2020-02-14 16:40:22 +0900728 /*
729 * Always use this bounce-buffer when CONFIG_FIXED_SDHCI_ALIGNED_BUFFER
730 * is defined.
731 */
732 host->force_align_buffer = true;
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900733#else
734 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) {
735 host->align_buffer = memalign(8, 512 * 1024);
736 if (!host->align_buffer) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600737 log_err("Aligned buffer alloc failed\n");
Jaehoon Chung2cb5d672016-09-26 08:10:02 +0900738 return -ENOMEM;
Lei Wenaf62a552011-06-28 21:50:06 +0000739 }
740 }
Masahiro Yamadac8cc18b2020-02-14 16:40:21 +0900741#endif
Lei Wenaf62a552011-06-28 21:50:06 +0000742
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200743 sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
Joe Hershberger470dcc72012-08-17 10:18:55 +0000744
Masahiro Yamadabf9c4d12017-01-13 11:51:51 +0900745 if (host->ops && host->ops->get_cd)
Jaehoon Chung6f88a3a2016-12-30 15:30:15 +0900746 host->ops->get_cd(host);
Joe Hershberger470dcc72012-08-17 10:18:55 +0000747
Łukasz Majewskice0c1bc2013-01-11 05:08:54 +0000748 /* Enable only interrupts served by the SD controller */
Darwin Rambo30e6d972013-12-19 15:13:25 -0800749 sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
750 SDHCI_INT_ENABLE);
Łukasz Majewskice0c1bc2013-01-11 05:08:54 +0000751 /* Mask all sdhci interrupt sources */
752 sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
Lei Wenaf62a552011-06-28 21:50:06 +0000753
Lei Wenaf62a552011-06-28 21:50:06 +0000754 return 0;
755}
756
Simon Glasse7881d82017-07-29 11:35:31 -0600757#ifdef CONFIG_DM_MMC
Simon Glassef1e4ed2016-06-12 23:30:28 -0600758int sdhci_probe(struct udevice *dev)
759{
760 struct mmc *mmc = mmc_get_mmc_dev(dev);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200761
Simon Glassef1e4ed2016-06-12 23:30:28 -0600762 return sdhci_init(mmc);
763}
764
Faiz Abbascb884342020-02-26 13:44:31 +0530765static int sdhci_deferred_probe(struct udevice *dev)
766{
767 int err;
768 struct mmc *mmc = mmc_get_mmc_dev(dev);
769 struct sdhci_host *host = mmc->priv;
770
771 if (host->ops && host->ops->deferred_probe) {
772 err = host->ops->deferred_probe(host);
773 if (err)
774 return err;
775 }
776 return 0;
777}
778
Baruch Siach1b716952019-11-03 12:00:27 +0200779static int sdhci_get_cd(struct udevice *dev)
T Karthik Reddyda18c622019-06-25 13:39:04 +0200780{
781 struct mmc *mmc = mmc_get_mmc_dev(dev);
782 struct sdhci_host *host = mmc->priv;
783 int value;
784
785 /* If nonremovable, assume that the card is always present. */
786 if (mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE)
787 return 1;
788 /* If polling, assume that the card is always present. */
789 if (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL)
790 return 1;
791
792#if CONFIG_IS_ENABLED(DM_GPIO)
793 value = dm_gpio_get_value(&host->cd_gpio);
794 if (value >= 0) {
795 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
796 return !value;
797 else
798 return value;
799 }
800#endif
801 value = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
802 SDHCI_CARD_PRESENT);
803 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
804 return !value;
805 else
806 return value;
807}
808
Stephen Carlson40e6f522021-08-17 12:46:41 -0700809static int sdhci_wait_dat0(struct udevice *dev, int state,
810 int timeout_us)
811{
812 int tmp;
813 struct mmc *mmc = mmc_get_mmc_dev(dev);
814 struct sdhci_host *host = mmc->priv;
815 unsigned long timeout = timer_get_us() + timeout_us;
816
817 // readx_poll_timeout is unsuitable because sdhci_readl accepts
818 // two arguments
819 do {
820 tmp = sdhci_readl(host, SDHCI_PRESENT_STATE);
821 if (!!(tmp & SDHCI_DATA_0_LVL_MASK) == !!state)
822 return 0;
823 } while (!timeout_us || !time_after(timer_get_us(), timeout));
824
825 return -ETIMEDOUT;
826}
827
Alper Nebi Yasak2a1d7c62022-03-15 20:46:26 +0300828#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
829static int sdhci_set_enhanced_strobe(struct udevice *dev)
830{
831 struct mmc *mmc = mmc_get_mmc_dev(dev);
832 struct sdhci_host *host = mmc->priv;
833
834 if (host->ops && host->ops->set_enhanced_strobe)
835 return host->ops->set_enhanced_strobe(host);
836
837 return -ENOTSUPP;
838}
839#endif
840
Simon Glassef1e4ed2016-06-12 23:30:28 -0600841const struct dm_mmc_ops sdhci_ops = {
842 .send_cmd = sdhci_send_command,
843 .set_ios = sdhci_set_ios,
T Karthik Reddyda18c622019-06-25 13:39:04 +0200844 .get_cd = sdhci_get_cd,
Faiz Abbascb884342020-02-26 13:44:31 +0530845 .deferred_probe = sdhci_deferred_probe,
Tom Rini03de3052024-05-20 13:35:03 -0600846#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Siva Durga Prasad Paladuguca992e82018-04-19 12:37:07 +0530847 .execute_tuning = sdhci_execute_tuning,
848#endif
Stephen Carlson40e6f522021-08-17 12:46:41 -0700849 .wait_dat0 = sdhci_wait_dat0,
Alper Nebi Yasak2a1d7c62022-03-15 20:46:26 +0300850#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
851 .set_enhanced_strobe = sdhci_set_enhanced_strobe,
852#endif
Simon Glassef1e4ed2016-06-12 23:30:28 -0600853};
854#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200855static const struct mmc_ops sdhci_ops = {
856 .send_cmd = sdhci_send_command,
857 .set_ios = sdhci_set_ios,
858 .init = sdhci_init,
859};
Simon Glassef1e4ed2016-06-12 23:30:28 -0600860#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200861
Jaehoon Chung14bed522016-07-26 19:06:24 +0900862int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100863 u32 f_max, u32 f_min)
Simon Glass2a809092016-06-12 23:30:27 -0600864{
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530865 u32 caps, caps_1 = 0;
Faiz Abbas3d296362019-06-11 00:43:34 +0530866#if CONFIG_IS_ENABLED(DM_MMC)
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200867 u64 dt_caps, dt_caps_mask;
Jaehoon Chung14bed522016-07-26 19:06:24 +0900868
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200869 dt_caps_mask = dev_read_u64_default(host->mmc->dev,
870 "sdhci-caps-mask", 0);
871 dt_caps = dev_read_u64_default(host->mmc->dev,
872 "sdhci-caps", 0);
Michal Simekb5a33872020-07-29 15:42:26 +0200873 caps = ~lower_32_bits(dt_caps_mask) &
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200874 sdhci_readl(host, SDHCI_CAPABILITIES);
Michal Simekb5a33872020-07-29 15:42:26 +0200875 caps |= lower_32_bits(dt_caps);
Faiz Abbas3d296362019-06-11 00:43:34 +0530876#else
Jaehoon Chung14bed522016-07-26 19:06:24 +0900877 caps = sdhci_readl(host, SDHCI_CAPABILITIES);
Faiz Abbas3d296362019-06-11 00:43:34 +0530878#endif
Simon Glass3aa8c442024-08-22 07:54:54 -0600879 log_debug("caps: %#x\n", caps);
Masahiro Yamada15bd0992016-08-25 16:07:37 +0900880
Peter Geis3cd664d2023-04-18 16:46:44 +0000881#if CONFIG_IS_ENABLED(MMC_SDHCI_SDMA)
Jaehoon Chungfabb3a42020-03-27 13:08:01 +0900882 if ((caps & SDHCI_CAN_DO_SDMA)) {
883 host->flags |= USE_SDMA;
884 } else {
Simon Glass3aa8c442024-08-22 07:54:54 -0600885 log_debug("Controller doesn't support SDMA\n");
Masahiro Yamada15bd0992016-08-25 16:07:37 +0900886 }
887#endif
Faiz Abbas37cb6262019-04-16 23:06:58 +0530888#if CONFIG_IS_ENABLED(MMC_SDHCI_ADMA)
889 if (!(caps & SDHCI_CAN_DO_ADMA2)) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600890 log_err("Controller doesn't support ADMA\n");
Faiz Abbas37cb6262019-04-16 23:06:58 +0530891 return -EINVAL;
892 }
Ian Roberts74755c12024-04-22 15:00:02 -0400893 if (!host->adma_desc_table) {
894 host->adma_desc_table = sdhci_adma_init();
895 host->adma_addr = virt_to_phys(host->adma_desc_table);
896 }
Michael Walle4d6a7732020-09-23 12:42:51 +0200897
Greg Malysa5359cd12024-03-25 22:28:08 -0400898 if (IS_ENABLED(CONFIG_MMC_SDHCI_ADMA_64BIT))
899 host->flags |= USE_ADMA64;
900 else
901 host->flags |= USE_ADMA;
Faiz Abbas37cb6262019-04-16 23:06:58 +0530902#endif
Jaehoon Chung895549a2016-09-26 08:10:01 +0900903 if (host->quirks & SDHCI_QUIRK_REG32_RW)
904 host->version =
905 sdhci_readl(host, SDHCI_HOST_VERSION - 2) >> 16;
906 else
907 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Jaehoon Chung14bed522016-07-26 19:06:24 +0900908
909 cfg->name = host->name;
Simon Glasse7881d82017-07-29 11:35:31 -0600910#ifndef CONFIG_DM_MMC
Simon Glass2a809092016-06-12 23:30:27 -0600911 cfg->ops = &sdhci_ops;
912#endif
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800913
914 /* Check whether the clock multiplier is supported or not */
915 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Faiz Abbas3d296362019-06-11 00:43:34 +0530916#if CONFIG_IS_ENABLED(DM_MMC)
Michal Simekb5a33872020-07-29 15:42:26 +0200917 caps_1 = ~upper_32_bits(dt_caps_mask) &
T Karthik Reddycd45d6f2019-09-02 16:34:31 +0200918 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Michal Simekb5a33872020-07-29 15:42:26 +0200919 caps_1 |= upper_32_bits(dt_caps);
Faiz Abbas3d296362019-06-11 00:43:34 +0530920#else
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800921 caps_1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
Faiz Abbas3d296362019-06-11 00:43:34 +0530922#endif
Simon Glass3aa8c442024-08-22 07:54:54 -0600923 log_debug("caps_1: %#x\n", caps_1);
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800924 host->clk_mul = (caps_1 & SDHCI_CLOCK_MUL_MASK) >>
925 SDHCI_CLOCK_MUL_SHIFT;
cmachida9ae1fe12024-04-12 12:26:40 -0700926
927 /*
928 * In case the value in Clock Multiplier is 0, then programmable
929 * clock mode is not supported, otherwise the actual clock
930 * multiplier is one more than the value of Clock Multiplier
931 * in the Capabilities Register.
932 */
933 if (host->clk_mul)
934 host->clk_mul += 1;
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800935 }
936
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100937 if (host->max_clk == 0) {
Jaehoon Chung14bed522016-07-26 19:06:24 +0900938 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100939 host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
Simon Glass2a809092016-06-12 23:30:27 -0600940 SDHCI_CLOCK_BASE_SHIFT;
941 else
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100942 host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) >>
Simon Glass2a809092016-06-12 23:30:27 -0600943 SDHCI_CLOCK_BASE_SHIFT;
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100944 host->max_clk *= 1000000;
Wenyou Yang0e0dcc12017-04-26 09:32:30 +0800945 if (host->clk_mul)
946 host->max_clk *= host->clk_mul;
Simon Glass2a809092016-06-12 23:30:27 -0600947 }
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100948 if (host->max_clk == 0) {
Simon Glass3aa8c442024-08-22 07:54:54 -0600949 log_err("Hardware doesn't specify base clock frequency\n");
Simon Glass2a809092016-06-12 23:30:27 -0600950 return -EINVAL;
Masahiro Yamada6c679542016-08-25 16:07:35 +0900951 }
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +0100952 if (f_max && (f_max < host->max_clk))
953 cfg->f_max = f_max;
954 else
955 cfg->f_max = host->max_clk;
956 if (f_min)
957 cfg->f_min = f_min;
Simon Glass2a809092016-06-12 23:30:27 -0600958 else {
Jaehoon Chung14bed522016-07-26 19:06:24 +0900959 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
Simon Glass2a809092016-06-12 23:30:27 -0600960 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
961 else
962 cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
963 }
964 cfg->voltages = 0;
965 if (caps & SDHCI_CAN_VDD_330)
966 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
967 if (caps & SDHCI_CAN_VDD_300)
968 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
969 if (caps & SDHCI_CAN_VDD_180)
970 cfg->voltages |= MMC_VDD_165_195;
971
Masahiro Yamada3137e642016-08-25 16:07:36 +0900972 if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
973 cfg->voltages |= host->voltages;
974
Faiz Abbas620bb462020-07-23 09:42:19 +0530975 if (caps & SDHCI_CAN_DO_HISPD)
976 cfg->host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz;
977
978 cfg->host_caps |= MMC_MODE_4BIT;
Jaehoon Chung3fd0a9b2016-12-30 15:30:21 +0900979
980 /* Since Host Controller Version3.0 */
Jaehoon Chung14bed522016-07-26 19:06:24 +0900981 if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
Jaehoon Chungecd7b242016-12-30 15:30:11 +0900982 if (!(caps & SDHCI_CAN_DO_8BIT))
983 cfg->host_caps &= ~MMC_MODE_8BIT;
Simon Glass2a809092016-06-12 23:30:27 -0600984 }
985
Hannes Schmelzer88a57122018-03-07 08:00:56 +0100986 if (host->quirks & SDHCI_QUIRK_BROKEN_HISPD_MODE) {
987 cfg->host_caps &= ~MMC_MODE_HS;
988 cfg->host_caps &= ~MMC_MODE_HS_52MHz;
989 }
990
Ashok Reddy Soma7a49a162020-10-23 04:58:57 -0600991 if (!(cfg->voltages & MMC_VDD_165_195) ||
992 (host->quirks & SDHCI_QUIRK_NO_1_8_V))
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +0530993 caps_1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
994 SDHCI_SUPPORT_DDR50);
995
996 if (caps_1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
997 SDHCI_SUPPORT_DDR50))
998 cfg->host_caps |= MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25);
999
1000 if (caps_1 & SDHCI_SUPPORT_SDR104) {
1001 cfg->host_caps |= MMC_CAP(UHS_SDR104) | MMC_CAP(UHS_SDR50);
1002 /*
1003 * SD3.0: SDR104 is supported so (for eMMC) the caps2
1004 * field can be promoted to support HS200.
1005 */
1006 cfg->host_caps |= MMC_CAP(MMC_HS_200);
1007 } else if (caps_1 & SDHCI_SUPPORT_SDR50) {
1008 cfg->host_caps |= MMC_CAP(UHS_SDR50);
1009 }
1010
Ashok Reddy Soma386f5d32023-01-10 04:31:23 -07001011 if ((host->quirks & SDHCI_QUIRK_CAPS_BIT63_FOR_HS400) &&
1012 (caps_1 & SDHCI_SUPPORT_HS400))
1013 cfg->host_caps |= MMC_CAP(MMC_HS_400);
1014
Siva Durga Prasad Paladugub8e25ef2018-04-19 12:37:08 +05301015 if (caps_1 & SDHCI_SUPPORT_DDR50)
1016 cfg->host_caps |= MMC_CAP(UHS_DDR50);
1017
Jaehoon Chung14bed522016-07-26 19:06:24 +09001018 if (host->host_caps)
1019 cfg->host_caps |= host->host_caps;
Simon Glass2a809092016-06-12 23:30:27 -06001020
1021 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
1022
1023 return 0;
1024}
1025
Simon Glassef1e4ed2016-06-12 23:30:28 -06001026#ifdef CONFIG_BLK
1027int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
1028{
1029 return mmc_bind(dev, mmc, cfg);
1030}
1031#else
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +01001032int add_sdhci(struct sdhci_host *host, u32 f_max, u32 f_min)
Lei Wenaf62a552011-06-28 21:50:06 +00001033{
Masahiro Yamada6c679542016-08-25 16:07:35 +09001034 int ret;
1035
Stefan Herbrechtsmeier6d0e34b2017-01-17 15:58:48 +01001036 ret = sdhci_setup_cfg(&host->cfg, host, f_max, f_min);
Masahiro Yamada6c679542016-08-25 16:07:35 +09001037 if (ret)
1038 return ret;
Jaehoon Chung236bfec2012-04-23 02:36:26 +00001039
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001040 host->mmc = mmc_create(&host->cfg, host);
1041 if (host->mmc == NULL) {
Simon Glass3aa8c442024-08-22 07:54:54 -06001042 log_err("mmc create fail\n");
Jaehoon Chung2cb5d672016-09-26 08:10:02 +09001043 return -ENOMEM;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001044 }
Lei Wenaf62a552011-06-28 21:50:06 +00001045
1046 return 0;
1047}
Simon Glassef1e4ed2016-06-12 23:30:28 -06001048#endif