blob: 4d2491b5a8603abdd6b870932a20350c7035ca4f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
4 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
5 *
6 * (C) Copyright 2007-2011
7 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
8 * Tom Cubie <tangliang@allwinnertech.com>
9 *
10 * Some board init for the Allwinner A10-evb board.
Ian Campbellcba69ee2014-05-05 11:52:26 +010011 */
12
13#include <common.h>
Tom Rini2f8a6db2021-12-14 13:36:40 -050014#include <clock_legacy.h>
Jagan Teki237050f2018-05-07 13:03:36 +053015#include <dm.h>
Simon Glassc7694dd2019-08-01 09:46:46 -060016#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070017#include <hang.h>
Simon Glass4d72caa2020-05-10 11:40:01 -060018#include <image.h>
Simon Glass9b4a2052019-12-28 10:45:05 -070019#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060020#include <log.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020021#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020022#include <axp_pmic.h>
Jagan Teki237050f2018-05-07 13:03:36 +053023#include <generic-phy.h>
24#include <phy-sun4i-usb.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010025#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020026#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020027#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010028#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010029#include <asm/arch/mmc.h>
Samuel Holland8a8b73b2020-10-24 10:21:52 -050030#include <asm/arch/prcm.h>
Chris Morgan52bcc4f2022-01-21 13:37:32 +000031#include <asm/arch/pmic_bus.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020032#include <asm/arch/spl.h>
Andre Przywarae9437532022-03-15 00:00:53 +000033#include <asm/arch/sys_proto.h>
Simon Glass401d1c42020-10-30 21:38:53 -060034#include <asm/global_data.h>
Simon Glassc05ed002020-05-10 11:40:11 -060035#include <linux/delay.h>
Simon Glass3db71102019-11-14 12:57:16 -070036#include <u-boot/crc.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020037#ifndef CONFIG_ARM64
38#include <asm/armv7.h>
39#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020040#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020041#include <asm/io.h>
Philipp Tomsicha740ee92018-11-25 19:22:18 +010042#include <u-boot/crc.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060043#include <env_internal.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090044#include <linux/libfdt.h>
Andre Heider9267ff82021-10-01 19:29:00 +010045#include <fdt_support.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020046#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020047#include <net.h>
Maxime Ripardf4c35232017-08-23 10:08:29 +020048#include <spl.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010049#include <sy8106a.h>
Simon Glass5d982852017-05-17 08:23:00 -060050#include <asm/setup.h>
Arnaud Ferraris8f872bb2021-09-08 21:14:19 +020051#include <status_led.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010052
53DECLARE_GLOBAL_DATA_PTR;
54
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020055void i2c_init_board(void)
56{
57#ifdef CONFIG_I2C0_ENABLE
58#if defined(CONFIG_MACH_SUN4I) || \
59 defined(CONFIG_MACH_SUN5I) || \
60 defined(CONFIG_MACH_SUN7I) || \
61 defined(CONFIG_MACH_SUN8I_R40)
62 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
63 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
64 clock_twi_onoff(0, 1);
65#elif defined(CONFIG_MACH_SUN6I)
66 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
67 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
68 clock_twi_onoff(0, 1);
Icenowy Zheng8c51c652020-10-26 22:19:34 +080069#elif defined(CONFIG_MACH_SUN8I_V3S)
70 sunxi_gpio_set_cfgpin(SUNXI_GPB(6), SUN8I_V3S_GPB_TWI0);
71 sunxi_gpio_set_cfgpin(SUNXI_GPB(7), SUN8I_V3S_GPB_TWI0);
72 clock_twi_onoff(0, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020073#elif defined(CONFIG_MACH_SUN8I)
74 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
75 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
76 clock_twi_onoff(0, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +020077#elif defined(CONFIG_MACH_SUN50I)
78 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_GPH_TWI0);
79 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_GPH_TWI0);
80 clock_twi_onoff(0, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020081#endif
82#endif
83
84#ifdef CONFIG_I2C1_ENABLE
85#if defined(CONFIG_MACH_SUN4I) || \
86 defined(CONFIG_MACH_SUN7I) || \
87 defined(CONFIG_MACH_SUN8I_R40)
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
89 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
90 clock_twi_onoff(1, 1);
91#elif defined(CONFIG_MACH_SUN5I)
92 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
93 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
94 clock_twi_onoff(1, 1);
95#elif defined(CONFIG_MACH_SUN6I)
96 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
97 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
98 clock_twi_onoff(1, 1);
99#elif defined(CONFIG_MACH_SUN8I)
100 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
101 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
102 clock_twi_onoff(1, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200103#elif defined(CONFIG_MACH_SUN50I)
104 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN50I_GPH_TWI1);
105 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN50I_GPH_TWI1);
106 clock_twi_onoff(1, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200107#endif
108#endif
109
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200110#ifdef CONFIG_R_I2C_ENABLE
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800111#ifdef CONFIG_MACH_SUN50I
112 clock_twi_onoff(5, 1);
113 sunxi_gpio_set_cfgpin(SUNXI_GPL(8), SUN50I_GPL_R_TWI);
114 sunxi_gpio_set_cfgpin(SUNXI_GPL(9), SUN50I_GPL_R_TWI);
Jernej Skrabecd0b07c12021-01-11 21:11:42 +0100115#elif CONFIG_MACH_SUN50I_H616
116 clock_twi_onoff(5, 1);
117 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN50I_H616_GPL_R_TWI);
118 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN50I_H616_GPL_R_TWI);
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800119#else
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200120 clock_twi_onoff(5, 1);
121 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
122 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
123#endif
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800124#endif
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200125}
126
Andre Przywarae42dad42022-01-11 12:46:04 +0000127/*
128 * Try to use the environment from the boot source first.
129 * For MMC, this means a FAT partition on the boot device (SD or eMMC).
130 * If the raw MMC environment is also enabled, this is tried next.
Samuel Hollande008e512022-04-20 23:15:39 +0100131 * When booting from NAND we try UBI first, then NAND directly.
Andre Przywarae42dad42022-01-11 12:46:04 +0000132 * SPI flash falls back to FAT (on SD card).
133 */
Maxime Ripardb39117c2018-01-23 21:17:03 +0100134enum env_location env_get_location(enum env_operation op, int prio)
135{
Samuel Hollande008e512022-04-20 23:15:39 +0100136 if (prio > 1)
137 return ENVL_UNKNOWN;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100138
Samuel Hollande008e512022-04-20 23:15:39 +0100139 /* NOWHERE is exclusive, no other option can be defined. */
140 if (IS_ENABLED(CONFIG_ENV_IS_NOWHERE))
141 return ENVL_NOWHERE;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100142
Andre Przywarae42dad42022-01-11 12:46:04 +0000143 switch (sunxi_get_boot_device()) {
144 case BOOT_DEVICE_MMC1:
145 case BOOT_DEVICE_MMC2:
Samuel Hollande008e512022-04-20 23:15:39 +0100146 if (prio == 0 && IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
147 return ENVL_FAT;
148 if (IS_ENABLED(CONFIG_ENV_IS_IN_MMC))
149 return ENVL_MMC;
Andre Przywarae42dad42022-01-11 12:46:04 +0000150 break;
151 case BOOT_DEVICE_NAND:
Samuel Hollande008e512022-04-20 23:15:39 +0100152 if (prio == 0 && IS_ENABLED(CONFIG_ENV_IS_IN_UBI))
153 return ENVL_UBI;
Andre Przywarae42dad42022-01-11 12:46:04 +0000154 if (IS_ENABLED(CONFIG_ENV_IS_IN_NAND))
Samuel Hollande008e512022-04-20 23:15:39 +0100155 return ENVL_NAND;
Andre Przywarae42dad42022-01-11 12:46:04 +0000156 break;
157 case BOOT_DEVICE_SPI:
Samuel Hollande008e512022-04-20 23:15:39 +0100158 if (prio == 0 && IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
159 return ENVL_SPI_FLASH;
160 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
161 return ENVL_FAT;
Andre Przywarae42dad42022-01-11 12:46:04 +0000162 break;
163 case BOOT_DEVICE_BOARD:
164 break;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100165 default:
Andre Przywarae42dad42022-01-11 12:46:04 +0000166 break;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100167 }
Andre Przywarae42dad42022-01-11 12:46:04 +0000168
Samuel Hollande008e512022-04-20 23:15:39 +0100169 /*
170 * If we come here for the first time, we *must* return a valid
171 * environment location other than ENVL_UNKNOWN, or the setup sequence
172 * in board_f() will silently hang. This is arguably a bug in
173 * env_init(), but for now pick one environment for which we know for
174 * sure to have a driver for. For all defconfigs this is either FAT
175 * or UBI, or NOWHERE, which is already handled above.
176 */
177 if (prio == 0) {
178 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
Andre Przywarae42dad42022-01-11 12:46:04 +0000179 return ENVL_FAT;
Samuel Hollande008e512022-04-20 23:15:39 +0100180 if (IS_ENABLED(CONFIG_ENV_IS_IN_UBI))
181 return ENVL_UBI;
Andre Przywarae42dad42022-01-11 12:46:04 +0000182 }
183
184 return ENVL_UNKNOWN;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100185}
Maxime Ripardb39117c2018-01-23 21:17:03 +0100186
Andre Przywaraa7ae1592019-01-29 15:54:14 +0000187#ifdef CONFIG_DM_MMC
188static void mmc_pinmux_setup(int sdc);
189#endif
190
Ian Campbellcba69ee2014-05-05 11:52:26 +0100191/* add board specific code here */
192int board_init(void)
193{
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200194 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100195
196 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
197
Icenowy Zheng116e1ed2022-01-29 10:23:05 -0500198#if !defined(CONFIG_ARM64) && !defined(CONFIG_MACH_SUNIV)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100199 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
200 debug("id_pfr1: 0x%08x\n", id_pfr1);
201 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200202 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
203 uint32_t freq;
204
Ian Campbellcba69ee2014-05-05 11:52:26 +0100205 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200206
207 /*
208 * CNTFRQ is a secure register, so we will crash if we try to
209 * write this from the non-secure world (read is OK, though).
210 * In case some bootcode has already set the correct value,
211 * we avoid the risk of writing to it.
212 */
213 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Peng Fan151a0302022-04-13 17:47:22 +0800214 if (freq != CONFIG_COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200215 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Peng Fan151a0302022-04-13 17:47:22 +0800216 freq, CONFIG_COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200217#ifdef CONFIG_NON_SECURE
218 printf("arch timer frequency is wrong, but cannot adjust it\n");
219#else
220 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Peng Fan151a0302022-04-13 17:47:22 +0800221 : : "r"(CONFIG_COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200222#endif
223 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100224 }
Icenowy Zheng116e1ed2022-01-29 10:23:05 -0500225#endif /* !CONFIG_ARM64 && !CONFIG_MACH_SUNIV */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100226
Hans de Goede2fcf0332015-04-25 17:25:14 +0200227 ret = axp_gpio_init();
228 if (ret)
229 return ret;
230
Andre Przywarae9ad1b82021-01-18 23:23:59 +0000231 /* strcmp() would look better, but doesn't get optimised away. */
232 if (CONFIG_SATAPWR[0]) {
233 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
234 if (satapwr_pin >= 0) {
235 gpio_request(satapwr_pin, "satapwr");
236 gpio_direction_output(satapwr_pin, 1);
237
238 /*
239 * Give the attached SATA device time to power-up
240 * to avoid link timeouts
241 */
242 mdelay(500);
243 }
244 }
245
246 if (CONFIG_MACPWR[0]) {
247 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
248 if (macpwr_pin >= 0) {
249 gpio_request(macpwr_pin, "macpwr");
250 gpio_direction_output(macpwr_pin, 1);
251 }
252 }
Hans de Goedefc8991c2016-03-17 13:53:03 +0100253
Igor Opaniuk2147a162021-02-09 13:52:45 +0200254#if CONFIG_IS_ENABLED(DM_I2C)
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200255 /*
256 * Temporary workaround for enabling I2C clocks until proper sunxi DM
257 * clk, reset and pinctrl drivers land.
258 */
259 i2c_init_board();
260#endif
261
Andre Przywarae9437532022-03-15 00:00:53 +0000262 eth_init_board();
263
Samuel Holland24214972021-10-08 00:17:24 -0500264 return 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100265}
266
Andre Przywaracff5c132018-10-25 17:23:04 +0800267/*
268 * On older SoCs the SPL is actually at address zero, so using NULL as
269 * an error value does not work.
270 */
271#define INVALID_SPL_HEADER ((void *)~0UL)
272
273static struct boot_file_head * get_spl_header(uint8_t req_version)
274{
275 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
276 uint8_t spl_header_version = spl->spl_signature[3];
277
278 /* Is there really the SPL header (still) there? */
279 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
280 return INVALID_SPL_HEADER;
281
282 if (spl_header_version < req_version) {
283 printf("sunxi SPL version mismatch: expected %u, got %u\n",
284 req_version, spl_header_version);
285 return INVALID_SPL_HEADER;
286 }
287
288 return spl;
289}
290
Samuel Holland467b7e52020-10-24 10:21:50 -0500291static const char *get_spl_dt_name(void)
292{
293 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
294
295 /* Check if there is a DT name stored in the SPL header. */
296 if (spl != INVALID_SPL_HEADER && spl->dt_name_offset)
297 return (char *)spl + spl->dt_name_offset;
298
299 return NULL;
300}
Samuel Holland467b7e52020-10-24 10:21:50 -0500301
Ian Campbellcba69ee2014-05-05 11:52:26 +0100302int dram_init(void)
303{
Andre Przywara57766102018-10-25 17:23:07 +0800304 struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION);
305
306 if (spl == INVALID_SPL_HEADER)
307 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0,
308 PHYS_SDRAM_0_SIZE);
309 else
310 gd->ram_size = (phys_addr_t)spl->dram_size << 20;
311
312 if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE)
313 gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100314
315 return 0;
316}
317
Boris Brezillon4ccae812016-06-15 21:09:23 +0200318#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200319static void nand_pinmux_setup(void)
320{
321 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200322
323 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200324 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
325
Hans de Goede022a99d2015-08-15 13:17:49 +0200326#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
327 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200328 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200329#endif
330 /* sun4i / sun7i do have a PC23, but it is not used for nand,
331 * only sun7i has a PC24 */
332#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200333 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200334#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200335}
336
337static void nand_clock_setup(void)
338{
339 struct sunxi_ccm_reg *const ccm =
340 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200341
Karol Gugalaad008292015-07-23 14:33:01 +0200342 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Miquel Raynalba1c98b2018-02-28 20:51:53 +0100343#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
344 defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
345 setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
346#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200347 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
348}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200349
350void board_nand_init(void)
351{
352 nand_pinmux_setup();
353 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200354#ifndef CONFIG_SPL_BUILD
355 sunxi_nand_init();
356#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200357}
Karol Gugalaad008292015-07-23 14:33:01 +0200358#endif
359
Masahiro Yamada4aa2ba32017-05-09 20:31:39 +0900360#ifdef CONFIG_MMC
Ian Campbelle24ea552014-05-05 14:42:31 +0100361static void mmc_pinmux_setup(int sdc)
362{
363 unsigned int pin;
364
365 switch (sdc) {
366 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100367 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100368 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100369 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100370 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
371 sunxi_gpio_set_drv(pin, 2);
372 }
373 break;
374
375 case 1:
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800376#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
377 defined(CONFIG_MACH_SUN8I_R40)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500378 if (IS_ENABLED(CONFIG_MMC1_PINS_PH)) {
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100379 /* SDC1: PH22-PH-27 */
380 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
381 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
382 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
383 sunxi_gpio_set_drv(pin, 2);
384 }
385 } else {
386 /* SDC1: PG0-PG5 */
387 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
388 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
389 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
390 sunxi_gpio_set_drv(pin, 2);
391 }
392 }
393#elif defined(CONFIG_MACH_SUN5I)
394 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200395 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100396 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100397 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
398 sunxi_gpio_set_drv(pin, 2);
399 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100400#elif defined(CONFIG_MACH_SUN6I)
401 /* SDC1: PG0-PG5 */
402 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
403 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
404 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
405 sunxi_gpio_set_drv(pin, 2);
406 }
407#elif defined(CONFIG_MACH_SUN8I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500408 /* SDC1: PG0-PG5 */
409 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
410 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
411 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
412 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100413 }
414#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100415 break;
416
417 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100418#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
419 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100420 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100421 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100422 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
423 sunxi_gpio_set_drv(pin, 2);
424 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100425#elif defined(CONFIG_MACH_SUN5I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500426 /* SDC2: PC6-PC15 */
427 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
428 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
429 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
430 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100431 }
432#elif defined(CONFIG_MACH_SUN6I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500433 /* SDC2: PC6-PC15, PC24 */
434 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
435 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
436 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
437 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100438 }
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500439
440 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
441 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
442 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800443#elif defined(CONFIG_MACH_SUN8I_R40)
444 /* SDC2: PC6-PC15, PC24 */
445 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
446 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
447 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
448 sunxi_gpio_set_drv(pin, 2);
449 }
450
451 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
452 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
453 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200454#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100455 /* SDC2: PC5-PC6, PC8-PC16 */
456 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
457 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100458 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
459 sunxi_gpio_set_drv(pin, 2);
460 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100461
462 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
463 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
464 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
465 sunxi_gpio_set_drv(pin, 2);
466 }
Icenowy Zheng42956f12018-07-21 16:20:29 +0800467#elif defined(CONFIG_MACH_SUN50I_H6)
468 /* SDC2: PC4-PC14 */
469 for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
470 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
471 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
472 sunxi_gpio_set_drv(pin, 2);
473 }
Andre Przywara212224e2021-04-26 00:38:04 +0100474#elif defined(CONFIG_MACH_SUN50I_H616)
475 /* SDC2: PC0-PC1, PC5-PC6, PC8-PC11, PC13-PC16 */
476 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(16); pin++) {
477 if (pin > SUNXI_GPC(1) && pin < SUNXI_GPC(5))
478 continue;
479 if (pin == SUNXI_GPC(7) || pin == SUNXI_GPC(12))
480 continue;
481 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
482 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
483 sunxi_gpio_set_drv(pin, 3);
484 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800485#elif defined(CONFIG_MACH_SUN9I)
486 /* SDC2: PC6-PC16 */
487 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
488 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
489 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
490 sunxi_gpio_set_drv(pin, 2);
491 }
Andre Przywara212224e2021-04-26 00:38:04 +0100492#else
493 puts("ERROR: No pinmux setup defined for MMC2!\n");
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100494#endif
495 break;
496
497 case 3:
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800498#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
499 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100500 /* SDC3: PI4-PI9 */
501 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
502 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
503 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
504 sunxi_gpio_set_drv(pin, 2);
505 }
506#elif defined(CONFIG_MACH_SUN6I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500507 /* SDC3: PC6-PC15, PC24 */
508 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
509 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
510 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
511 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100512 }
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500513
514 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
515 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
516 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100517#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100518 break;
519
520 default:
521 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
522 break;
523 }
524}
525
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900526int board_mmc_init(struct bd_info *bis)
Ian Campbelle24ea552014-05-05 14:42:31 +0100527{
Andre Przywaraed825862022-11-28 00:03:53 +0000528 /*
529 * The BROM always accesses MMC port 0 (typically an SD card), and
530 * most boards seem to have such a slot. The others haven't reported
531 * any problem with unconditionally enabling this in the SPL.
532 */
Samuel Holland3ba0a252022-04-10 00:13:33 -0500533 if (!IS_ENABLED(CONFIG_UART0_PORT_F)) {
Andre Przywaraed825862022-11-28 00:03:53 +0000534 mmc_pinmux_setup(0);
535 if (!sunxi_mmc_init(0))
Samuel Holland3ba0a252022-04-10 00:13:33 -0500536 return -1;
537 }
Hans de Goedee79c7c82014-10-02 21:13:54 +0200538
Samuel Holland3ba0a252022-04-10 00:13:33 -0500539 if (CONFIG_MMC_SUNXI_SLOT_EXTRA != -1) {
540 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
541 if (!sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA))
542 return -1;
543 }
Hans de Goedee79c7c82014-10-02 21:13:54 +0200544
Ian Campbelle24ea552014-05-05 14:42:31 +0100545 return 0;
546}
Samuel Holland1011ebc2021-04-18 22:16:21 -0500547
548#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
549int mmc_get_env_dev(void)
550{
551 switch (sunxi_get_boot_device()) {
552 case BOOT_DEVICE_MMC1:
553 return 0;
554 case BOOT_DEVICE_MMC2:
555 return 1;
556 default:
557 return CONFIG_SYS_MMC_ENV_DEV;
558 }
559}
560#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100561#endif
562
Ian Campbellcba69ee2014-05-05 11:52:26 +0100563#ifdef CONFIG_SPL_BUILD
Andre Przywara57766102018-10-25 17:23:07 +0800564
565static void sunxi_spl_store_dram_size(phys_addr_t dram_size)
566{
567 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
568
569 if (spl == INVALID_SPL_HEADER)
570 return;
571
572 /* Promote the header version for U-Boot proper, if needed. */
573 if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION)
574 spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION;
575
576 spl->dram_size = dram_size >> 20;
577}
578
Ian Campbellcba69ee2014-05-05 11:52:26 +0100579void sunxi_board_init(void)
580{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200581 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100582
Arnaud Ferraris8f872bb2021-09-08 21:14:19 +0200583#ifdef CONFIG_LED_STATUS
584 if (IS_ENABLED(CONFIG_SPL_DRIVERS_MISC))
585 status_led_init();
586#endif
587
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100588#ifdef CONFIG_SY8106A_POWER
589 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
590#endif
591
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800592#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100593 defined CONFIG_AXP221_POWER || defined CONFIG_AXP305_POWER || \
594 defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200595 power_failed = axp_init();
596
Chris Morgan52bcc4f2022-01-21 13:37:32 +0000597 if (IS_ENABLED(CONFIG_AXP_DISABLE_BOOT_ON_POWERON) && !power_failed) {
598 u8 boot_reason;
599
600 pmic_bus_read(AXP_POWER_STATUS, &boot_reason);
601 if (boot_reason & AXP_POWER_STATUS_ALDO_IN) {
602 printf("Power on by plug-in, shutting down.\n");
603 pmic_bus_write(0x32, BIT(7));
604 }
605 }
606
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800607#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
608 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200609 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200610#endif
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100611#if !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200612 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
613 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100614#endif
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800615#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200616 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200617#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800618#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
619 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200620 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200621#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200622
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800623#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
624 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200625 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
626#endif
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100627#if !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200628 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100629#endif
630#if !defined(CONFIG_AXP152_POWER) && !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200631 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
632#endif
633#ifdef CONFIG_AXP209_POWER
634 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
635#endif
636
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800637#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
638 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800639 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
640 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800641#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800642 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
643 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800644#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200645 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
646 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
647 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
648#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800649
650#ifdef CONFIG_AXP818_POWER
651 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
652 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
653 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800654#endif
655
656#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800657 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800658#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200659#endif
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000660 printf("DRAM:");
661 gd->ram_size = sunxi_dram_init();
662 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
663 if (!gd->ram_size)
664 hang();
665
666 sunxi_spl_store_dram_size(gd->ram_size);
Andre Przywara57766102018-10-25 17:23:07 +0800667
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200668 /*
669 * Only clock up the CPU to full speed if we are reasonably
670 * assured it's being powered with suitable core voltage
671 */
672 if (!power_failed)
Tom Rini2f8a6db2021-12-14 13:36:40 -0500673 clock_set_pll1(get_board_sys_clk());
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200674 else
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000675 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100676}
677#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200678
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100679#ifdef CONFIG_USB_GADGET
680int g_dnl_board_usb_cable_connected(void)
681{
Jagan Teki237050f2018-05-07 13:03:36 +0530682 struct udevice *dev;
683 struct phy phy;
684 int ret;
685
Jean-Jacques Hiblot01311622018-11-29 10:52:46 +0100686 ret = uclass_get_device(UCLASS_USB_GADGET_GENERIC, 0, &dev);
Jagan Teki237050f2018-05-07 13:03:36 +0530687 if (ret) {
688 pr_err("%s: Cannot find USB device\n", __func__);
689 return ret;
690 }
691
692 ret = generic_phy_get_by_name(dev, "usb", &phy);
693 if (ret) {
694 pr_err("failed to get %s USB PHY\n", dev->name);
695 return ret;
696 }
697
698 ret = generic_phy_init(&phy);
699 if (ret) {
Patrick Delaunayf286e372020-07-03 17:36:41 +0200700 pr_debug("failed to init %s USB PHY\n", dev->name);
Jagan Teki237050f2018-05-07 13:03:36 +0530701 return ret;
702 }
703
Andre Przywarafbd92072021-11-02 19:45:47 +0000704 return sun4i_usb_phy_vbus_detect(&phy);
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100705}
706#endif
707
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100708#ifdef CONFIG_SERIAL_TAG
709void get_board_serial(struct tag_serialnr *serialnr)
710{
711 char *serial_string;
712 unsigned long long serial;
713
Simon Glass00caae62017-08-03 12:22:12 -0600714 serial_string = env_get("serial#");
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100715
716 if (serial_string) {
717 serial = simple_strtoull(serial_string, NULL, 16);
718
719 serialnr->high = (unsigned int) (serial >> 32);
720 serialnr->low = (unsigned int) (serial & 0xffffffff);
721 } else {
722 serialnr->high = 0;
723 serialnr->low = 0;
724 }
725}
726#endif
727
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200728/*
729 * Check the SPL header for the "sunxi" variant. If found: parse values
730 * that might have been passed by the loader ("fel" utility), and update
731 * the environment accordingly.
732 */
733static void parse_spl_header(const uint32_t spl_addr)
734{
Andre Przywaracff5c132018-10-25 17:23:04 +0800735 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200736
Andre Przywaracff5c132018-10-25 17:23:04 +0800737 if (spl == INVALID_SPL_HEADER)
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200738 return;
Andre Przywaracff5c132018-10-25 17:23:04 +0800739
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200740 if (!spl->fel_script_address)
741 return;
742
743 if (spl->fel_uEnv_length != 0) {
744 /*
745 * data is expected in uEnv.txt compatible format, so "env
746 * import -t" the string(s) at fel_script_address right away.
747 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100748 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200749 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
750 return;
751 }
752 /* otherwise assume .scr format (mkimage-type script) */
Simon Glass018f5302017-08-03 12:22:10 -0600753 env_set_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200754}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200755
Andre Heider928f4f42021-10-01 19:29:00 +0100756static bool get_unique_sid(unsigned int *sid)
757{
758 if (sunxi_get_sid(sid) != 0)
759 return false;
760
761 if (!sid[0])
762 return false;
763
764 /*
765 * The single words 1 - 3 of the SID have quite a few bits
766 * which are the same on many models, so we take a crc32
767 * of all 3 words, to get a more unique value.
768 *
769 * Note we only do this on newer SoCs as we cannot change
770 * the algorithm on older SoCs since those have been using
771 * fixed mac-addresses based on only using word 3 for a
772 * long time and changing a fixed mac-address with an
773 * u-boot update is not good.
774 */
775#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
776 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
777 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
778 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
779#endif
780
781 /* Ensure the NIC specific bytes of the mac are not all 0 */
782 if ((sid[3] & 0xffffff) == 0)
783 sid[3] |= 0x800000;
784
785 return true;
786}
787
Hans de Goedef2219612016-06-26 13:34:42 +0200788/*
789 * Note this function gets called multiple times.
790 * It must not make any changes to env variables which already exist.
791 */
792static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200793{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100794 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100795 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100796 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200797 char ethaddr[16];
Andre Heider928f4f42021-10-01 19:29:00 +0100798 int i;
Hans de Goedef2219612016-06-26 13:34:42 +0200799
Andre Heider928f4f42021-10-01 19:29:00 +0100800 if (!get_unique_sid(sid))
801 return;
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200802
Andre Heider928f4f42021-10-01 19:29:00 +0100803 for (i = 0; i < 4; i++) {
804 sprintf(ethaddr, "ethernet%d", i);
805 if (!fdt_get_alias(fdt, ethaddr))
806 continue;
Hans de Goede97322c32016-07-27 17:58:06 +0200807
Andre Heider928f4f42021-10-01 19:29:00 +0100808 if (i == 0)
809 strcpy(ethaddr, "ethaddr");
810 else
811 sprintf(ethaddr, "eth%daddr", i);
Hans de Goedef2219612016-06-26 13:34:42 +0200812
Andre Heider928f4f42021-10-01 19:29:00 +0100813 if (env_get(ethaddr))
814 continue;
Hans de Goedef2219612016-06-26 13:34:42 +0200815
Andre Heider928f4f42021-10-01 19:29:00 +0100816 /* Non OUI / registered MAC address */
817 mac_addr[0] = (i << 4) | 0x02;
818 mac_addr[1] = (sid[0] >> 0) & 0xff;
819 mac_addr[2] = (sid[3] >> 24) & 0xff;
820 mac_addr[3] = (sid[3] >> 16) & 0xff;
821 mac_addr[4] = (sid[3] >> 8) & 0xff;
822 mac_addr[5] = (sid[3] >> 0) & 0xff;
Hans de Goedef2219612016-06-26 13:34:42 +0200823
Andre Heider928f4f42021-10-01 19:29:00 +0100824 eth_env_set_enetaddr(ethaddr, mac_addr);
825 }
Hans de Goedef2219612016-06-26 13:34:42 +0200826
Andre Heider928f4f42021-10-01 19:29:00 +0100827 if (!env_get("serial#")) {
828 snprintf(serial_string, sizeof(serial_string),
829 "%08x%08x", sid[0], sid[3]);
Hans de Goedef2219612016-06-26 13:34:42 +0200830
Andre Heider928f4f42021-10-01 19:29:00 +0100831 env_set("serial#", serial_string);
Hans de Goedef2219612016-06-26 13:34:42 +0200832 }
833}
834
Hans de Goedef2219612016-06-26 13:34:42 +0200835int misc_init_r(void)
836{
Samuel Holland20f3ee32020-10-24 10:21:54 -0500837 const char *spl_dt_name;
Maxime Ripardf4c35232017-08-23 10:08:29 +0200838 uint boot;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200839
Simon Glass382bee52017-08-03 12:22:09 -0600840 env_set("fel_booted", NULL);
841 env_set("fel_scriptaddr", NULL);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200842 env_set("mmc_bootdev", NULL);
Maxime Ripardf4c35232017-08-23 10:08:29 +0200843
844 boot = sunxi_get_boot_device();
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200845 /* determine if we are running in FEL mode */
Maxime Ripardf4c35232017-08-23 10:08:29 +0200846 if (boot == BOOT_DEVICE_BOARD) {
Simon Glass382bee52017-08-03 12:22:09 -0600847 env_set("fel_booted", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200848 parse_spl_header(SPL_ADDR);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200849 /* or if we booted from MMC, and which one */
850 } else if (boot == BOOT_DEVICE_MMC1) {
851 env_set("mmc_bootdev", "0");
852 } else if (boot == BOOT_DEVICE_MMC2) {
853 env_set("mmc_bootdev", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200854 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200855
Samuel Holland20f3ee32020-10-24 10:21:54 -0500856 /* Set fdtfile to match the FIT configuration chosen in SPL. */
857 spl_dt_name = get_spl_dt_name();
858 if (spl_dt_name) {
859 char *prefix = IS_ENABLED(CONFIG_ARM64) ? "allwinner/" : "";
860 char str[64];
861
862 snprintf(str, sizeof(str), "%s%s.dtb", prefix, spl_dt_name);
863 env_set("fdtfile", str);
864 }
865
Hans de Goedef2219612016-06-26 13:34:42 +0200866 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200867
Andy Shevchenko92600ed2020-12-08 17:45:31 +0200868 return 0;
869}
870
871int board_late_init(void)
872{
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800873#ifdef CONFIG_USB_ETHER
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200874 usb_ether_init();
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800875#endif
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200876
Jonathan Liub41d7d02014-06-14 08:59:09 +0200877 return 0;
878}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200879
Andre Heider9267ff82021-10-01 19:29:00 +0100880static void bluetooth_dt_fixup(void *blob)
881{
882 /* Some devices ship with a Bluetooth controller default address.
883 * Set a valid address through the device tree.
884 */
885 uchar tmp[ETH_ALEN], bdaddr[ETH_ALEN];
886 unsigned int sid[4];
887 int i;
888
889 if (!CONFIG_BLUETOOTH_DT_DEVICE_FIXUP[0])
890 return;
891
892 if (eth_env_get_enetaddr("bdaddr", tmp)) {
893 /* Convert between the binary formats of the corresponding stacks */
894 for (i = 0; i < ETH_ALEN; ++i)
895 bdaddr[i] = tmp[ETH_ALEN - i - 1];
896 } else {
897 if (!get_unique_sid(sid))
898 return;
899
900 bdaddr[0] = ((sid[3] >> 0) & 0xff) ^ 1;
901 bdaddr[1] = (sid[3] >> 8) & 0xff;
902 bdaddr[2] = (sid[3] >> 16) & 0xff;
903 bdaddr[3] = (sid[3] >> 24) & 0xff;
904 bdaddr[4] = (sid[0] >> 0) & 0xff;
905 bdaddr[5] = 0x02;
906 }
907
908 do_fixup_by_compat(blob, CONFIG_BLUETOOTH_DT_DEVICE_FIXUP,
909 "local-bd-address", bdaddr, ETH_ALEN, 1);
910}
911
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900912int ft_board_setup(void *blob, struct bd_info *bd)
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200913{
Hans de Goeded75111a2016-03-22 22:51:52 +0100914 int __maybe_unused r;
915
Hans de Goedef2219612016-06-26 13:34:42 +0200916 /*
Icenowy Zheng2753b072021-09-11 19:39:16 +0200917 * Call setup_environment and fdt_fixup_ethernet again
918 * in case the boot fdt has ethernet aliases the u-boot
919 * copy does not have.
Hans de Goedef2219612016-06-26 13:34:42 +0200920 */
921 setup_environment(blob);
Icenowy Zheng2753b072021-09-11 19:39:16 +0200922 fdt_fixup_ethernet(blob);
Hans de Goedef2219612016-06-26 13:34:42 +0200923
Andre Heider9267ff82021-10-01 19:29:00 +0100924 bluetooth_dt_fixup(blob);
925
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200926#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100927 r = sunxi_simplefb_setup(blob);
928 if (r)
929 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200930#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100931 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200932}
Andre Przywara9ea3c352017-04-26 01:32:44 +0100933
934#ifdef CONFIG_SPL_LOAD_FIT
Samuel Holland41530cf2020-10-24 10:21:53 -0500935
936static void set_spl_dt_name(const char *name)
937{
938 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
939
940 if (spl == INVALID_SPL_HEADER)
941 return;
942
943 /* Promote the header version for U-Boot proper, if needed. */
944 if (spl->spl_signature[3] < SPL_DT_HEADER_VERSION)
945 spl->spl_signature[3] = SPL_DT_HEADER_VERSION;
946
947 strcpy((char *)&spl->string_pool, name);
948 spl->dt_name_offset = offsetof(struct boot_file_head, string_pool);
949}
950
Andre Przywara9ea3c352017-04-26 01:32:44 +0100951int board_fit_config_name_match(const char *name)
952{
Samuel Holland467b7e52020-10-24 10:21:50 -0500953 const char *best_dt_name = get_spl_dt_name();
Samuel Holland41530cf2020-10-24 10:21:53 -0500954 int ret;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100955
956#ifdef CONFIG_DEFAULT_DEVICE_TREE
Samuel Holland467b7e52020-10-24 10:21:50 -0500957 if (best_dt_name == NULL)
Samuel Holland2fcd7482020-10-24 10:21:49 -0500958 best_dt_name = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100959#endif
960
Samuel Holland467b7e52020-10-24 10:21:50 -0500961 if (best_dt_name == NULL) {
962 /* No DT name was provided, so accept the first config. */
963 return 0;
964 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800965#ifdef CONFIG_PINE64_DT_SELECTION
Samuel Holland54ac5aa2020-10-24 10:21:51 -0500966 if (strstr(best_dt_name, "-pine64-plus")) {
967 /* Differentiate the Pine A64 boards by their DRAM size. */
968 if ((gd->ram_size == 512 * 1024 * 1024))
969 best_dt_name = "sun50i-a64-pine64";
Andre Przywara9ea3c352017-04-26 01:32:44 +0100970 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800971#endif
Samuel Holland8a8b73b2020-10-24 10:21:52 -0500972#ifdef CONFIG_PINEPHONE_DT_SELECTION
973 if (strstr(best_dt_name, "-pinephone")) {
974 /* Differentiate the PinePhone revisions by GPIO inputs. */
975 prcm_apb0_enable(PRCM_APB0_GATE_PIO);
976 sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_UP);
977 sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_INPUT);
978 udelay(100);
979
980 /* PL6 is pulled low by the modem on v1.2. */
981 if (gpio_get_value(SUNXI_GPL(6)) == 0)
982 best_dt_name = "sun50i-a64-pinephone-1.2";
983 else
984 best_dt_name = "sun50i-a64-pinephone-1.1";
985
986 sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_DISABLE);
987 sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_DISABLE);
988 prcm_apb0_disable(PRCM_APB0_GATE_PIO);
989 }
990#endif
991
Samuel Holland41530cf2020-10-24 10:21:53 -0500992 ret = strcmp(name, best_dt_name);
993
994 /*
995 * If one of the FIT configurations matches the most accurate DT name,
996 * update the SPL header to provide that DT name to U-Boot proper.
997 */
998 if (ret == 0)
999 set_spl_dt_name(best_dt_name);
1000
1001 return ret;
Andre Przywara9ea3c352017-04-26 01:32:44 +01001002}
1003#endif