blob: 2e623b108354b0d2cced8d49f1e1bb6daae4a48a [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Marek Vasut20f7b1b2011-10-31 14:12:39 +01002 * armboot - Startup Code for XScale CPU-core
wdenkc6097192002-11-03 00:24:07 +00003 *
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
wdenka8c7c702003-12-06 19:49:23 +00007 * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
Marek Vasut20f7b1b2011-10-31 14:12:39 +01008 * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
9 * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
10 * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
wdenk1cb8e982003-03-06 21:55:29 +000011 * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
Wolfgang Denk951a9542006-03-06 23:18:48 +010012 * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
Marek Vasut20f7b1b2011-10-31 14:12:39 +010013 * Copyright (C) 2003 Kshitij <kshitij@ti.com>
14 * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
15 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
16 * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
17 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
wdenkc6097192002-11-03 00:24:07 +000018 *
19 * See file CREDITS for list of people who contributed to this
20 * project.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License as
24 * published by the Free Software Foundation; either version 2 of
25 * the License, or (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk384ae022002-11-05 00:17:55 +000029 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000030 * GNU General Public License for more details.
31 *
32 * You should have received a copy of the GNU General Public License
33 * along with this program; if not, write to the Free Software
34 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 * MA 02111-1307 USA
36 */
37
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020038#include <asm-offsets.h>
wdenkc6097192002-11-03 00:24:07 +000039#include <config.h>
40#include <version.h>
Marek Vasut7f4cfcf2011-11-05 19:26:47 +010041
Marek Vasutabc20ab2011-11-26 07:20:07 +010042#ifdef CONFIG_CPU_PXA25X
Marek Vasut7f4cfcf2011-11-05 19:26:47 +010043#if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
44#error "Init SP address must be set to 0xfffff800 for PXA250"
45#endif
46#endif
47
wdenkc6097192002-11-03 00:24:07 +000048.globl _start
wdenk384ae022002-11-05 00:17:55 +000049_start: b reset
Aneesh V401bb302011-07-13 05:11:07 +000050#ifdef CONFIG_SPL_BUILD
Marek Vasut5ab877b2010-07-06 02:48:35 +020051 ldr pc, _hang
52 ldr pc, _hang
53 ldr pc, _hang
54 ldr pc, _hang
55 ldr pc, _hang
56 ldr pc, _hang
57 ldr pc, _hang
58
59_hang:
60 .word do_hang
61 .word 0x12345678
62 .word 0x12345678
63 .word 0x12345678
64 .word 0x12345678
65 .word 0x12345678
66 .word 0x12345678
67 .word 0x12345678 /* now 16*4=64 */
68#else
wdenkc6097192002-11-03 00:24:07 +000069 ldr pc, _undefined_instruction
70 ldr pc, _software_interrupt
71 ldr pc, _prefetch_abort
72 ldr pc, _data_abort
73 ldr pc, _not_used
74 ldr pc, _irq
75 ldr pc, _fiq
76
wdenk384ae022002-11-05 00:17:55 +000077_undefined_instruction: .word undefined_instruction
wdenkc6097192002-11-03 00:24:07 +000078_software_interrupt: .word software_interrupt
79_prefetch_abort: .word prefetch_abort
80_data_abort: .word data_abort
81_not_used: .word not_used
82_irq: .word irq
83_fiq: .word fiq
Marek Vasut20f7b1b2011-10-31 14:12:39 +010084_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh V401bb302011-07-13 05:11:07 +000085#endif /* CONFIG_SPL_BUILD */
Marek Vasut20f7b1b2011-10-31 14:12:39 +010086.global _end_vect
87_end_vect:
wdenkc6097192002-11-03 00:24:07 +000088
89 .balignl 16,0xdeadbeef
wdenkc6097192002-11-03 00:24:07 +000090/*
Marek Vasut20f7b1b2011-10-31 14:12:39 +010091 *************************************************************************
92 *
wdenkc6097192002-11-03 00:24:07 +000093 * Startup Code (reset vector)
94 *
Marek Vasut20f7b1b2011-10-31 14:12:39 +010095 * do important init only if we don't start from memory!
96 * setup Memory and board specific bits prior to relocation.
97 * relocate armboot to ram
98 * setup stack
99 *
100 *************************************************************************
wdenkc6097192002-11-03 00:24:07 +0000101 */
102
Heiko Schocher5347f682010-09-17 13:10:46 +0200103.globl _TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000104_TEXT_BASE:
Benoît Thébaudeau508611b2013-04-11 09:35:42 +0000105#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100106 .word CONFIG_SPL_TEXT_BASE
107#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200108 .word CONFIG_SYS_TEXT_BASE
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100109#endif
wdenkc6097192002-11-03 00:24:07 +0000110
wdenkc6097192002-11-03 00:24:07 +0000111/*
wdenkf6e20fc2004-02-08 19:38:38 +0000112 * These are defined in the board-specific linker script.
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100113 * Subtracting _start from them lets the linker put their
114 * relative position in the executable instead of leaving
115 * them null.
wdenk47cd00f2003-03-06 13:39:27 +0000116 */
Marek Vasut6e96cf92010-10-20 19:36:39 +0200117.globl _bss_start_ofs
118_bss_start_ofs:
119 .word __bss_start - _start
wdenk47cd00f2003-03-06 13:39:27 +0000120
Marek Vasut6e96cf92010-10-20 19:36:39 +0200121.globl _bss_end_ofs
122_bss_end_ofs:
Simon Glass3929fb02013-03-14 06:54:53 +0000123 .word __bss_end - _start
wdenk47cd00f2003-03-06 13:39:27 +0000124
Po-Yu Chuangf326cbb2011-03-01 23:02:04 +0000125.globl _end_ofs
126_end_ofs:
127 .word _end - _start
128
wdenkc6097192002-11-03 00:24:07 +0000129#ifdef CONFIG_USE_IRQ
130/* IRQ stack memory (calculated at run-time) */
131.globl IRQ_STACK_START
132IRQ_STACK_START:
133 .word 0x0badc0de
134
135/* IRQ stack memory (calculated at run-time) */
136.globl FIQ_STACK_START
137FIQ_STACK_START:
138 .word 0x0badc0de
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100139#endif
wdenkc6097192002-11-03 00:24:07 +0000140
Heiko Schocher5347f682010-09-17 13:10:46 +0200141/* IRQ stack memory (calculated at run-time) + 8 bytes */
142.globl IRQ_STACK_START_IN
143IRQ_STACK_START_IN:
144 .word 0x0badc0de
145
Heiko Schocher5347f682010-09-17 13:10:46 +0200146/*
147 * the actual reset code
148 */
149
150reset:
151 /*
152 * set the cpu to SVC32 mode
153 */
154 mrs r0,cpsr
155 bic r0,r0,#0x1f
156 orr r0,r0,#0xd3
157 msr cpsr,r0
158
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100159#ifndef CONFIG_SKIP_LOWLEVEL_INIT
160 bl cpu_init_crit
161#endif
Heiko Schocher5347f682010-09-17 13:10:46 +0200162
Marek Vasutabc20ab2011-11-26 07:20:07 +0100163#ifdef CONFIG_CPU_PXA25X
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100164 bl lock_cache_for_stack
165#endif
166
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000167 bl _main
Heiko Schocher5347f682010-09-17 13:10:46 +0200168
169/*------------------------------------------------------------------------------*/
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000170
171 .globl c_runtime_cpu_setup
172c_runtime_cpu_setup:
173
Albert ARIBAUD3da0e572013-05-19 01:48:15 +0000174#ifdef CONFIG_CPU_PXA25X
175 /*
176 * Unlock (actually, disable) the cache now that board_init_f
177 * is done. We could do this earlier but we would need to add
178 * a new C runtime hook, whereas c_runtime_cpu_setup already
179 * exists.
180 * As this routine is just a call to cpu_init_crit, let us
181 * tail-optimize and do a simple branch here.
182 */
183 b cpu_init_crit
184#else
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000185 bx lr
Albert ARIBAUD3da0e572013-05-19 01:48:15 +0000186#endif
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000187
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100188/*
189 *************************************************************************
190 *
191 * CPU_init_critical registers
192 *
193 * setup important registers
194 * setup memory timing
195 *
196 *************************************************************************
197 */
Marek Vasutabc20ab2011-11-26 07:20:07 +0100198#if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100199cpu_init_crit:
200 /*
201 * flush v4 I/D caches
202 */
203 mov r0, #0
204 mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
205 mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
Marek Vasut2cad92f2010-09-28 15:44:10 +0200206
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100207 /*
208 * disable MMU stuff and caches
209 */
210 mrc p15, 0, r0, c1, c0, 0
Mike Dunn097d86d2013-06-17 10:47:28 -0700211 bic r0, r0, #0x00003300 @ clear bits 13:12, 9:8 (--VI --RS)
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100212 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
213 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100214 mcr p15, 0, r0, c1, c0, 0
wdenkc6097192002-11-03 00:24:07 +0000215
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100216 mov pc, lr /* back to my caller */
Marek Vasutabc20ab2011-11-26 07:20:07 +0100217#endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
wdenkc6097192002-11-03 00:24:07 +0000218
Aneesh V401bb302011-07-13 05:11:07 +0000219#ifndef CONFIG_SPL_BUILD
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100220/*
221 *************************************************************************
222 *
223 * Interrupt handling
224 *
225 *************************************************************************
226 */
227@
228@ IRQ stack frame.
229@
wdenkc6097192002-11-03 00:24:07 +0000230#define S_FRAME_SIZE 72
231
232#define S_OLD_R0 68
233#define S_PSR 64
234#define S_PC 60
235#define S_LR 56
236#define S_SP 52
237
238#define S_IP 48
239#define S_FP 44
240#define S_R10 40
241#define S_R9 36
242#define S_R8 32
243#define S_R7 28
244#define S_R6 24
245#define S_R5 20
246#define S_R4 16
247#define S_R3 12
248#define S_R2 8
249#define S_R1 4
250#define S_R0 0
251
252#define MODE_SVC 0x13
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100253#define I_BIT 0x80
wdenkc6097192002-11-03 00:24:07 +0000254
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100255/*
256 * use bad_save_user_regs for abort/prefetch/undef/swi ...
257 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
258 */
wdenkc6097192002-11-03 00:24:07 +0000259
260 .macro bad_save_user_regs
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100261 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
262 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
wdenkc6097192002-11-03 00:24:07 +0000263
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100264 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
265 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
266 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
wdenkc6097192002-11-03 00:24:07 +0000267
268 add r5, sp, #S_SP
269 mov r1, lr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100270 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
271 mov r0, sp @ save current stack into r0 (param register)
wdenkc6097192002-11-03 00:24:07 +0000272 .endm
273
wdenkc6097192002-11-03 00:24:07 +0000274 .macro irq_save_user_regs
275 sub sp, sp, #S_FRAME_SIZE
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100276 stmia sp, {r0 - r12} @ Calling r0-r12
277 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
278 stmdb r8, {sp, lr}^ @ Calling SP, LR
279 str lr, [r8, #0] @ Save calling PC
wdenk384ae022002-11-05 00:17:55 +0000280 mrs r6, spsr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100281 str r6, [r8, #4] @ Save CPSR
282 str r0, [r8, #8] @ Save OLD_R0
wdenkc6097192002-11-03 00:24:07 +0000283 mov r0, sp
284 .endm
285
286 .macro irq_restore_user_regs
287 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
288 mov r0, r0
289 ldr lr, [sp, #S_PC] @ Get PC
290 add sp, sp, #S_FRAME_SIZE
291 subs pc, lr, #4 @ return & move spsr_svc into cpsr
292 .endm
293
294 .macro get_bad_stack
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100295 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
wdenkc6097192002-11-03 00:24:07 +0000296
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100297 str lr, [r13] @ save caller lr in position 0 of saved stack
298 mrs lr, spsr @ get the spsr
299 str lr, [r13, #4] @ save spsr in position 1 of saved stack
wdenkc6097192002-11-03 00:24:07 +0000300
301 mov r13, #MODE_SVC @ prepare SVC-Mode
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100302 @ msr spsr_c, r13
303 msr spsr, r13 @ switch modes, make sure moves will execute
304 mov lr, pc @ capture return pc
305 movs pc, lr @ jump to next instruction & switch modes.
306 .endm
307
308 .macro get_bad_stack_swi
309 sub r13, r13, #4 @ space on current stack for scratch reg.
310 str r0, [r13] @ save R0's value.
311 ldr r0, IRQ_STACK_START_IN @ get data regions start
312 str lr, [r0] @ save caller lr in position 0 of saved stack
Tetsuyuki Kobayashi4411b2a2013-04-05 00:12:51 +0000313 mrs lr, spsr @ get the spsr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100314 str lr, [r0, #4] @ save spsr in position 1 of saved stack
Tetsuyuki Kobayashi4411b2a2013-04-05 00:12:51 +0000315 ldr lr, [r0] @ restore lr
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100316 ldr r0, [r13] @ restore r0
317 add r13, r13, #4 @ pop stack entry
wdenkc6097192002-11-03 00:24:07 +0000318 .endm
319
320 .macro get_irq_stack @ setup IRQ stack
321 ldr sp, IRQ_STACK_START
322 .endm
323
324 .macro get_fiq_stack @ setup FIQ stack
325 ldr sp, FIQ_STACK_START
326 .endm
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100327#endif /* CONFIG_SPL_BUILD */
wdenkc6097192002-11-03 00:24:07 +0000328
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100329/*
330 * exception handlers
331 */
Aneesh V401bb302011-07-13 05:11:07 +0000332#ifdef CONFIG_SPL_BUILD
Marek Vasut5ab877b2010-07-06 02:48:35 +0200333 .align 5
334do_hang:
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100335 ldr sp, _TEXT_BASE /* use 32 words about stack */
Marek Vasut5ab877b2010-07-06 02:48:35 +0200336 bl hang /* hang and never return */
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100337#else /* !CONFIG_SPL_BUILD */
wdenk384ae022002-11-05 00:17:55 +0000338 .align 5
wdenkc6097192002-11-03 00:24:07 +0000339undefined_instruction:
340 get_bad_stack
341 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000342 bl do_undefined_instruction
wdenkc6097192002-11-03 00:24:07 +0000343
344 .align 5
345software_interrupt:
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100346 get_bad_stack_swi
wdenkc6097192002-11-03 00:24:07 +0000347 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000348 bl do_software_interrupt
wdenkc6097192002-11-03 00:24:07 +0000349
350 .align 5
351prefetch_abort:
352 get_bad_stack
353 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000354 bl do_prefetch_abort
wdenkc6097192002-11-03 00:24:07 +0000355
356 .align 5
357data_abort:
358 get_bad_stack
359 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000360 bl do_data_abort
wdenkc6097192002-11-03 00:24:07 +0000361
362 .align 5
363not_used:
364 get_bad_stack
365 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000366 bl do_not_used
wdenkc6097192002-11-03 00:24:07 +0000367
368#ifdef CONFIG_USE_IRQ
369
370 .align 5
371irq:
372 get_irq_stack
373 irq_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000374 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000375 irq_restore_user_regs
376
377 .align 5
378fiq:
379 get_fiq_stack
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100380 /* someone ought to write a more effiction fiq_save_user_regs */
381 irq_save_user_regs
382 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000383 irq_restore_user_regs
384
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100385#else
wdenkc6097192002-11-03 00:24:07 +0000386
387 .align 5
388irq:
389 get_bad_stack
390 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000391 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000392
393 .align 5
394fiq:
395 get_bad_stack
396 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000397 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000398
Marek Vasut20f7b1b2011-10-31 14:12:39 +0100399#endif
400 .align 5
Aneesh V401bb302011-07-13 05:11:07 +0000401#endif /* CONFIG_SPL_BUILD */
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100402
403
404/*
405 * Enable MMU to use DCache as DRAM.
406 *
407 * This is useful on PXA25x and PXA26x in early bootstages, where there is no
408 * other possible memory available to hold stack.
409 */
Marek Vasutabc20ab2011-11-26 07:20:07 +0100410#ifdef CONFIG_CPU_PXA25X
Marek Vasut7f4cfcf2011-11-05 19:26:47 +0100411.macro CPWAIT reg
412 mrc p15, 0, \reg, c2, c0, 0
413 mov \reg, \reg
414 sub pc, pc, #4
415.endm
416lock_cache_for_stack:
417 /* Domain access -- enable for all CPs */
418 ldr r0, =0x0000ffff
419 mcr p15, 0, r0, c3, c0, 0
420
421 /* Point TTBR to MMU table */
422 ldr r0, =mmutable
423 mcr p15, 0, r0, c2, c0, 0
424
425 /* Kick in MMU, ICache, DCache, BTB */
426 mrc p15, 0, r0, c1, c0, 0
427 bic r0, #0x1b00
428 bic r0, #0x0087
429 orr r0, #0x1800
430 orr r0, #0x0005
431 mcr p15, 0, r0, c1, c0, 0
432 CPWAIT r0
433
434 /* Unlock Icache, Dcache */
435 mcr p15, 0, r0, c9, c1, 1
436 mcr p15, 0, r0, c9, c2, 1
437
438 /* Flush Icache, Dcache, BTB */
439 mcr p15, 0, r0, c7, c7, 0
440
441 /* Unlock I-TLB, D-TLB */
442 mcr p15, 0, r0, c10, c4, 1
443 mcr p15, 0, r0, c10, c8, 1
444
445 /* Flush TLB */
446 mcr p15, 0, r0, c8, c7, 0
447
448 /* Allocate 4096 bytes of Dcache as RAM */
449
450 /* Drain pending loads and stores */
451 mcr p15, 0, r0, c7, c10, 4
452
453 mov r4, #0x00
454 mov r5, #0x00
455 mov r2, #0x01
456 mcr p15, 0, r0, c9, c2, 0
457 CPWAIT r0
458
459 /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
460 mov r0, #128
461 ldr r1, =0xfffff000
462
463alloc:
464 mcr p15, 0, r1, c7, c2, 5
465 /* Drain pending loads and stores */
466 mcr p15, 0, r0, c7, c10, 4
467 strd r4, [r1], #8
468 strd r4, [r1], #8
469 strd r4, [r1], #8
470 strd r4, [r1], #8
471 subs r0, #0x01
472 bne alloc
473 /* Drain pending loads and stores */
474 mcr p15, 0, r0, c7, c10, 4
475 mov r2, #0x00
476 mcr p15, 0, r2, c9, c2, 0
477 CPWAIT r0
478
479 mov pc, lr
480
481.section .mmutable, "a"
482mmutable:
483 .align 14
484 /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
485 .set __base, 0
486 .rept 0xfff
487 .word (__base << 20) | 0xc12
488 .set __base, __base + 1
489 .endr
490
491 /* 0xfff00000 : 1:1, cached mapping */
492 .word (0xfff << 20) | 0x1c1e
Marek Vasutabc20ab2011-11-26 07:20:07 +0100493#endif /* CONFIG_CPU_PXA25X */