blob: 806e3bcb69467797f428642a83bcbb7b42481054 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
4 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
5 *
6 * (C) Copyright 2007-2011
7 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
8 * Tom Cubie <tangliang@allwinnertech.com>
9 *
10 * Some board init for the Allwinner A10-evb board.
Ian Campbellcba69ee2014-05-05 11:52:26 +010011 */
12
13#include <common.h>
Tom Rini2f8a6db2021-12-14 13:36:40 -050014#include <clock_legacy.h>
Jagan Teki237050f2018-05-07 13:03:36 +053015#include <dm.h>
Simon Glassc7694dd2019-08-01 09:46:46 -060016#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070017#include <hang.h>
Simon Glass4d72caa2020-05-10 11:40:01 -060018#include <image.h>
Simon Glass9b4a2052019-12-28 10:45:05 -070019#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060020#include <log.h>
Hans de Goedee79c7c82014-10-02 21:13:54 +020021#include <mmc.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020022#include <axp_pmic.h>
Jagan Teki237050f2018-05-07 13:03:36 +053023#include <generic-phy.h>
24#include <phy-sun4i-usb.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010025#include <asm/arch/clock.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020026#include <asm/arch/cpu.h>
Luc Verhaegen2d7a0842014-08-13 07:55:07 +020027#include <asm/arch/display.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010028#include <asm/arch/dram.h>
Ian Campbelle24ea552014-05-05 14:42:31 +010029#include <asm/arch/mmc.h>
Samuel Holland8a8b73b2020-10-24 10:21:52 -050030#include <asm/arch/prcm.h>
Chris Morgan52bcc4f2022-01-21 13:37:32 +000031#include <asm/arch/pmic_bus.h>
Hans de Goede4a8c7c12016-07-09 09:56:56 +020032#include <asm/arch/spl.h>
Andre Przywarae9437532022-03-15 00:00:53 +000033#include <asm/arch/sys_proto.h>
Simon Glass401d1c42020-10-30 21:38:53 -060034#include <asm/global_data.h>
Simon Glassc05ed002020-05-10 11:40:11 -060035#include <linux/delay.h>
Simon Glass3db71102019-11-14 12:57:16 -070036#include <u-boot/crc.h>
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020037#ifndef CONFIG_ARM64
38#include <asm/armv7.h>
39#endif
Hans de Goede4f7e01c2015-04-23 23:23:50 +020040#include <asm/gpio.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020041#include <asm/io.h>
Philipp Tomsicha740ee92018-11-25 19:22:18 +010042#include <u-boot/crc.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060043#include <env_internal.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090044#include <linux/libfdt.h>
Andre Heider9267ff82021-10-01 19:29:00 +010045#include <fdt_support.h>
Hans de Goedef62bfa52015-08-15 11:55:26 +020046#include <nand.h>
Jonathan Liub41d7d02014-06-14 08:59:09 +020047#include <net.h>
Maxime Ripardf4c35232017-08-23 10:08:29 +020048#include <spl.h>
Jelle van der Waa0d8382a2016-02-23 18:47:19 +010049#include <sy8106a.h>
Simon Glass5d982852017-05-17 08:23:00 -060050#include <asm/setup.h>
Arnaud Ferraris8f872bb2021-09-08 21:14:19 +020051#include <status_led.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010052
53DECLARE_GLOBAL_DATA_PTR;
54
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020055void i2c_init_board(void)
56{
57#ifdef CONFIG_I2C0_ENABLE
58#if defined(CONFIG_MACH_SUN4I) || \
59 defined(CONFIG_MACH_SUN5I) || \
60 defined(CONFIG_MACH_SUN7I) || \
61 defined(CONFIG_MACH_SUN8I_R40)
62 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
63 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
64 clock_twi_onoff(0, 1);
65#elif defined(CONFIG_MACH_SUN6I)
66 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
67 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
68 clock_twi_onoff(0, 1);
Icenowy Zheng8c51c652020-10-26 22:19:34 +080069#elif defined(CONFIG_MACH_SUN8I_V3S)
70 sunxi_gpio_set_cfgpin(SUNXI_GPB(6), SUN8I_V3S_GPB_TWI0);
71 sunxi_gpio_set_cfgpin(SUNXI_GPB(7), SUN8I_V3S_GPB_TWI0);
72 clock_twi_onoff(0, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020073#elif defined(CONFIG_MACH_SUN8I)
74 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
75 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
76 clock_twi_onoff(0, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +020077#elif defined(CONFIG_MACH_SUN50I)
78 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_GPH_TWI0);
79 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_GPH_TWI0);
80 clock_twi_onoff(0, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +020081#endif
82#endif
83
84#ifdef CONFIG_I2C1_ENABLE
85#if defined(CONFIG_MACH_SUN4I) || \
86 defined(CONFIG_MACH_SUN7I) || \
87 defined(CONFIG_MACH_SUN8I_R40)
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
89 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
90 clock_twi_onoff(1, 1);
91#elif defined(CONFIG_MACH_SUN5I)
92 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
93 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
94 clock_twi_onoff(1, 1);
95#elif defined(CONFIG_MACH_SUN6I)
96 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
97 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
98 clock_twi_onoff(1, 1);
99#elif defined(CONFIG_MACH_SUN8I)
100 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
101 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
102 clock_twi_onoff(1, 1);
Stefan Mavrodievda1ae592019-01-08 12:04:30 +0200103#elif defined(CONFIG_MACH_SUN50I)
104 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN50I_GPH_TWI1);
105 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN50I_GPH_TWI1);
106 clock_twi_onoff(1, 1);
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200107#endif
108#endif
109
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200110#ifdef CONFIG_R_I2C_ENABLE
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800111#ifdef CONFIG_MACH_SUN50I
112 clock_twi_onoff(5, 1);
113 sunxi_gpio_set_cfgpin(SUNXI_GPL(8), SUN50I_GPL_R_TWI);
114 sunxi_gpio_set_cfgpin(SUNXI_GPL(9), SUN50I_GPL_R_TWI);
Jernej Skrabecd0b07c12021-01-11 21:11:42 +0100115#elif CONFIG_MACH_SUN50I_H616
116 clock_twi_onoff(5, 1);
117 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN50I_H616_GPL_R_TWI);
118 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN50I_H616_GPL_R_TWI);
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800119#else
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200120 clock_twi_onoff(5, 1);
121 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
122 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
123#endif
Vasily Khoruzhick31a4ac42018-11-05 20:24:30 -0800124#endif
Jernej Skrabecacbc7e02017-04-27 00:03:35 +0200125}
126
Andre Przywarae42dad42022-01-11 12:46:04 +0000127/*
128 * Try to use the environment from the boot source first.
129 * For MMC, this means a FAT partition on the boot device (SD or eMMC).
130 * If the raw MMC environment is also enabled, this is tried next.
131 * SPI flash falls back to FAT (on SD card).
132 */
Maxime Ripardb39117c2018-01-23 21:17:03 +0100133enum env_location env_get_location(enum env_operation op, int prio)
134{
Andre Przywarae42dad42022-01-11 12:46:04 +0000135 enum env_location boot_loc = ENVL_FAT;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100136
Andre Przywarae42dad42022-01-11 12:46:04 +0000137 gd->env_load_prio = prio;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100138
Andre Przywarae42dad42022-01-11 12:46:04 +0000139 switch (sunxi_get_boot_device()) {
140 case BOOT_DEVICE_MMC1:
141 case BOOT_DEVICE_MMC2:
142 boot_loc = ENVL_FAT;
143 break;
144 case BOOT_DEVICE_NAND:
145 if (IS_ENABLED(CONFIG_ENV_IS_IN_NAND))
146 boot_loc = ENVL_NAND;
147 break;
148 case BOOT_DEVICE_SPI:
149 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
150 boot_loc = ENVL_SPI_FLASH;
151 break;
152 case BOOT_DEVICE_BOARD:
153 break;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100154 default:
Andre Przywarae42dad42022-01-11 12:46:04 +0000155 break;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100156 }
Andre Przywarae42dad42022-01-11 12:46:04 +0000157
158 /* Always try to access the environment on the boot device first. */
159 if (prio == 0)
160 return boot_loc;
161
162 if (prio == 1) {
163 switch (boot_loc) {
164 case ENVL_SPI_FLASH:
165 return ENVL_FAT;
166 case ENVL_FAT:
167 if (IS_ENABLED(CONFIG_ENV_IS_IN_MMC))
168 return ENVL_MMC;
169 break;
170 default:
171 break;
172 }
173 }
174
175 return ENVL_UNKNOWN;
Maxime Ripardb39117c2018-01-23 21:17:03 +0100176}
Maxime Ripardb39117c2018-01-23 21:17:03 +0100177
Andre Przywaraa7ae1592019-01-29 15:54:14 +0000178#ifdef CONFIG_DM_MMC
179static void mmc_pinmux_setup(int sdc);
180#endif
181
Ian Campbellcba69ee2014-05-05 11:52:26 +0100182/* add board specific code here */
183int board_init(void)
184{
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200185 __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100186
187 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
188
Icenowy Zheng116e1ed2022-01-29 10:23:05 -0500189#if !defined(CONFIG_ARM64) && !defined(CONFIG_MACH_SUNIV)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100190 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
191 debug("id_pfr1: 0x%08x\n", id_pfr1);
192 /* Generic Timer Extension available? */
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200193 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
194 uint32_t freq;
195
Ian Campbellcba69ee2014-05-05 11:52:26 +0100196 debug("Setting CNTFRQ\n");
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200197
198 /*
199 * CNTFRQ is a secure register, so we will crash if we try to
200 * write this from the non-secure world (read is OK, though).
201 * In case some bootcode has already set the correct value,
202 * we avoid the risk of writing to it.
203 */
204 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
Peng Fan151a0302022-04-13 17:47:22 +0800205 if (freq != CONFIG_COUNTER_FREQUENCY) {
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200206 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
Peng Fan151a0302022-04-13 17:47:22 +0800207 freq, CONFIG_COUNTER_FREQUENCY);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200208#ifdef CONFIG_NON_SECURE
209 printf("arch timer frequency is wrong, but cannot adjust it\n");
210#else
211 asm volatile("mcr p15, 0, %0, c14, c0, 0"
Peng Fan151a0302022-04-13 17:47:22 +0800212 : : "r"(CONFIG_COUNTER_FREQUENCY));
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200213#endif
214 }
Ian Campbellcba69ee2014-05-05 11:52:26 +0100215 }
Icenowy Zheng116e1ed2022-01-29 10:23:05 -0500216#endif /* !CONFIG_ARM64 && !CONFIG_MACH_SUNIV */
Ian Campbellcba69ee2014-05-05 11:52:26 +0100217
Hans de Goede2fcf0332015-04-25 17:25:14 +0200218 ret = axp_gpio_init();
219 if (ret)
220 return ret;
221
Andre Przywarae9ad1b82021-01-18 23:23:59 +0000222 /* strcmp() would look better, but doesn't get optimised away. */
223 if (CONFIG_SATAPWR[0]) {
224 satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
225 if (satapwr_pin >= 0) {
226 gpio_request(satapwr_pin, "satapwr");
227 gpio_direction_output(satapwr_pin, 1);
228
229 /*
230 * Give the attached SATA device time to power-up
231 * to avoid link timeouts
232 */
233 mdelay(500);
234 }
235 }
236
237 if (CONFIG_MACPWR[0]) {
238 macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
239 if (macpwr_pin >= 0) {
240 gpio_request(macpwr_pin, "macpwr");
241 gpio_direction_output(macpwr_pin, 1);
242 }
243 }
Hans de Goedefc8991c2016-03-17 13:53:03 +0100244
Igor Opaniuk2147a162021-02-09 13:52:45 +0200245#if CONFIG_IS_ENABLED(DM_I2C)
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200246 /*
247 * Temporary workaround for enabling I2C clocks until proper sunxi DM
248 * clk, reset and pinctrl drivers land.
249 */
250 i2c_init_board();
251#endif
252
Andre Przywarae9437532022-03-15 00:00:53 +0000253 eth_init_board();
254
Samuel Holland24214972021-10-08 00:17:24 -0500255 return 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100256}
257
Andre Przywaracff5c132018-10-25 17:23:04 +0800258/*
259 * On older SoCs the SPL is actually at address zero, so using NULL as
260 * an error value does not work.
261 */
262#define INVALID_SPL_HEADER ((void *)~0UL)
263
264static struct boot_file_head * get_spl_header(uint8_t req_version)
265{
266 struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
267 uint8_t spl_header_version = spl->spl_signature[3];
268
269 /* Is there really the SPL header (still) there? */
270 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
271 return INVALID_SPL_HEADER;
272
273 if (spl_header_version < req_version) {
274 printf("sunxi SPL version mismatch: expected %u, got %u\n",
275 req_version, spl_header_version);
276 return INVALID_SPL_HEADER;
277 }
278
279 return spl;
280}
281
Samuel Holland467b7e52020-10-24 10:21:50 -0500282static const char *get_spl_dt_name(void)
283{
284 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
285
286 /* Check if there is a DT name stored in the SPL header. */
287 if (spl != INVALID_SPL_HEADER && spl->dt_name_offset)
288 return (char *)spl + spl->dt_name_offset;
289
290 return NULL;
291}
Samuel Holland467b7e52020-10-24 10:21:50 -0500292
Ian Campbellcba69ee2014-05-05 11:52:26 +0100293int dram_init(void)
294{
Andre Przywara57766102018-10-25 17:23:07 +0800295 struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION);
296
297 if (spl == INVALID_SPL_HEADER)
298 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0,
299 PHYS_SDRAM_0_SIZE);
300 else
301 gd->ram_size = (phys_addr_t)spl->dram_size << 20;
302
303 if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE)
304 gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100305
306 return 0;
307}
308
Boris Brezillon4ccae812016-06-15 21:09:23 +0200309#if defined(CONFIG_NAND_SUNXI)
Karol Gugalaad008292015-07-23 14:33:01 +0200310static void nand_pinmux_setup(void)
311{
312 unsigned int pin;
Hans de Goede022a99d2015-08-15 13:17:49 +0200313
314 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200315 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
316
Hans de Goede022a99d2015-08-15 13:17:49 +0200317#if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
318 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
Karol Gugalaad008292015-07-23 14:33:01 +0200319 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200320#endif
321 /* sun4i / sun7i do have a PC23, but it is not used for nand,
322 * only sun7i has a PC24 */
323#ifdef CONFIG_MACH_SUN7I
Karol Gugalaad008292015-07-23 14:33:01 +0200324 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
Hans de Goede022a99d2015-08-15 13:17:49 +0200325#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200326}
327
328static void nand_clock_setup(void)
329{
330 struct sunxi_ccm_reg *const ccm =
331 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede31c21472015-08-15 11:58:03 +0200332
Karol Gugalaad008292015-07-23 14:33:01 +0200333 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
Miquel Raynalba1c98b2018-02-28 20:51:53 +0100334#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
335 defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
336 setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
337#endif
Karol Gugalaad008292015-07-23 14:33:01 +0200338 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
339}
Hans de Goedef62bfa52015-08-15 11:55:26 +0200340
341void board_nand_init(void)
342{
343 nand_pinmux_setup();
344 nand_clock_setup();
Boris Brezillon4ccae812016-06-15 21:09:23 +0200345#ifndef CONFIG_SPL_BUILD
346 sunxi_nand_init();
347#endif
Hans de Goedef62bfa52015-08-15 11:55:26 +0200348}
Karol Gugalaad008292015-07-23 14:33:01 +0200349#endif
350
Masahiro Yamada4aa2ba32017-05-09 20:31:39 +0900351#ifdef CONFIG_MMC
Ian Campbelle24ea552014-05-05 14:42:31 +0100352static void mmc_pinmux_setup(int sdc)
353{
354 unsigned int pin;
355
356 switch (sdc) {
357 case 0:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100358 /* SDC0: PF0-PF5 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100359 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100360 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
Ian Campbelle24ea552014-05-05 14:42:31 +0100361 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
362 sunxi_gpio_set_drv(pin, 2);
363 }
364 break;
365
366 case 1:
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800367#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
368 defined(CONFIG_MACH_SUN8I_R40)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500369 if (IS_ENABLED(CONFIG_MMC1_PINS_PH)) {
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100370 /* SDC1: PH22-PH-27 */
371 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
372 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
373 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
374 sunxi_gpio_set_drv(pin, 2);
375 }
376 } else {
377 /* SDC1: PG0-PG5 */
378 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
379 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
380 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
381 sunxi_gpio_set_drv(pin, 2);
382 }
383 }
384#elif defined(CONFIG_MACH_SUN5I)
385 /* SDC1: PG3-PG8 */
Hans de Goedebbff84b2014-10-03 16:44:57 +0200386 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100387 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
Ian Campbelle24ea552014-05-05 14:42:31 +0100388 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
389 sunxi_gpio_set_drv(pin, 2);
390 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100391#elif defined(CONFIG_MACH_SUN6I)
392 /* SDC1: PG0-PG5 */
393 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
394 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
395 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
396 sunxi_gpio_set_drv(pin, 2);
397 }
398#elif defined(CONFIG_MACH_SUN8I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500399 /* SDC1: PG0-PG5 */
400 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
401 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
402 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
403 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100404 }
405#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100406 break;
407
408 case 2:
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100409#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
410 /* SDC2: PC6-PC11 */
Ian Campbelle24ea552014-05-05 14:42:31 +0100411 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100412 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100413 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
414 sunxi_gpio_set_drv(pin, 2);
415 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100416#elif defined(CONFIG_MACH_SUN5I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500417 /* SDC2: PC6-PC15 */
418 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
419 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
420 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
421 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100422 }
423#elif defined(CONFIG_MACH_SUN6I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500424 /* SDC2: PC6-PC15, PC24 */
425 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
426 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
427 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
428 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100429 }
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500430
431 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
432 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
433 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800434#elif defined(CONFIG_MACH_SUN8I_R40)
435 /* SDC2: PC6-PC15, PC24 */
436 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
437 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
438 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
439 sunxi_gpio_set_drv(pin, 2);
440 }
441
442 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
443 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
444 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200445#elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100446 /* SDC2: PC5-PC6, PC8-PC16 */
447 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
448 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
Ian Campbelle24ea552014-05-05 14:42:31 +0100449 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
450 sunxi_gpio_set_drv(pin, 2);
451 }
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100452
453 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
454 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
455 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
456 sunxi_gpio_set_drv(pin, 2);
457 }
Icenowy Zheng42956f12018-07-21 16:20:29 +0800458#elif defined(CONFIG_MACH_SUN50I_H6)
459 /* SDC2: PC4-PC14 */
460 for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
461 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
462 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
463 sunxi_gpio_set_drv(pin, 2);
464 }
Andre Przywara212224e2021-04-26 00:38:04 +0100465#elif defined(CONFIG_MACH_SUN50I_H616)
466 /* SDC2: PC0-PC1, PC5-PC6, PC8-PC11, PC13-PC16 */
467 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(16); pin++) {
468 if (pin > SUNXI_GPC(1) && pin < SUNXI_GPC(5))
469 continue;
470 if (pin == SUNXI_GPC(7) || pin == SUNXI_GPC(12))
471 continue;
472 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
473 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
474 sunxi_gpio_set_drv(pin, 3);
475 }
Philipp Tomsich3ebb4562016-10-28 18:21:33 +0800476#elif defined(CONFIG_MACH_SUN9I)
477 /* SDC2: PC6-PC16 */
478 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
479 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
480 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
481 sunxi_gpio_set_drv(pin, 2);
482 }
Andre Przywara212224e2021-04-26 00:38:04 +0100483#else
484 puts("ERROR: No pinmux setup defined for MMC2!\n");
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100485#endif
486 break;
487
488 case 3:
Chen-Yu Tsai8094a4a2016-11-30 16:28:34 +0800489#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
490 defined(CONFIG_MACH_SUN8I_R40)
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100491 /* SDC3: PI4-PI9 */
492 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
493 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
494 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
495 sunxi_gpio_set_drv(pin, 2);
496 }
497#elif defined(CONFIG_MACH_SUN6I)
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500498 /* SDC3: PC6-PC15, PC24 */
499 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
500 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
501 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
502 sunxi_gpio_set_drv(pin, 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100503 }
Samuel Hollanddda9fa72021-09-12 10:28:35 -0500504
505 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
506 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
507 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100508#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100509 break;
510
511 default:
512 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
513 break;
514 }
515}
516
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900517int board_mmc_init(struct bd_info *bis)
Ian Campbelle24ea552014-05-05 14:42:31 +0100518{
Samuel Holland3ba0a252022-04-10 00:13:33 -0500519 if (!IS_ENABLED(CONFIG_UART0_PORT_F)) {
520 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
521 if (!sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT))
522 return -1;
523 }
Hans de Goedee79c7c82014-10-02 21:13:54 +0200524
Samuel Holland3ba0a252022-04-10 00:13:33 -0500525 if (CONFIG_MMC_SUNXI_SLOT_EXTRA != -1) {
526 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
527 if (!sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA))
528 return -1;
529 }
Hans de Goedee79c7c82014-10-02 21:13:54 +0200530
Ian Campbelle24ea552014-05-05 14:42:31 +0100531 return 0;
532}
Samuel Holland1011ebc2021-04-18 22:16:21 -0500533
534#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
535int mmc_get_env_dev(void)
536{
537 switch (sunxi_get_boot_device()) {
538 case BOOT_DEVICE_MMC1:
539 return 0;
540 case BOOT_DEVICE_MMC2:
541 return 1;
542 default:
543 return CONFIG_SYS_MMC_ENV_DEV;
544 }
545}
546#endif
Ian Campbelle24ea552014-05-05 14:42:31 +0100547#endif
548
Ian Campbellcba69ee2014-05-05 11:52:26 +0100549#ifdef CONFIG_SPL_BUILD
Andre Przywara57766102018-10-25 17:23:07 +0800550
551static void sunxi_spl_store_dram_size(phys_addr_t dram_size)
552{
553 struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
554
555 if (spl == INVALID_SPL_HEADER)
556 return;
557
558 /* Promote the header version for U-Boot proper, if needed. */
559 if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION)
560 spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION;
561
562 spl->dram_size = dram_size >> 20;
563}
564
Ian Campbellcba69ee2014-05-05 11:52:26 +0100565void sunxi_board_init(void)
566{
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200567 int power_failed = 0;
Ian Campbellcba69ee2014-05-05 11:52:26 +0100568
Arnaud Ferraris8f872bb2021-09-08 21:14:19 +0200569#ifdef CONFIG_LED_STATUS
570 if (IS_ENABLED(CONFIG_SPL_DRIVERS_MISC))
571 status_led_init();
572#endif
573
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100574#ifdef CONFIG_SY8106A_POWER
575 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
576#endif
577
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800578#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100579 defined CONFIG_AXP221_POWER || defined CONFIG_AXP305_POWER || \
580 defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200581 power_failed = axp_init();
582
Chris Morgan52bcc4f2022-01-21 13:37:32 +0000583 if (IS_ENABLED(CONFIG_AXP_DISABLE_BOOT_ON_POWERON) && !power_failed) {
584 u8 boot_reason;
585
586 pmic_bus_read(AXP_POWER_STATUS, &boot_reason);
587 if (boot_reason & AXP_POWER_STATUS_ALDO_IN) {
588 printf("Power on by plug-in, shutting down.\n");
589 pmic_bus_write(0x32, BIT(7));
590 }
591 }
592
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800593#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
594 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200595 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
Hans de Goede24289202014-06-13 22:55:51 +0200596#endif
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100597#if !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200598 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
599 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100600#endif
vishnupatekar95ab8fe2015-11-29 01:07:22 +0800601#if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200602 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200603#endif
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800604#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
605 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200606 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200607#endif
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200608
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800609#if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
610 defined CONFIG_AXP818_POWER
Hans de Goede6944aff2015-10-03 15:18:33 +0200611 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
612#endif
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100613#if !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200614 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
Jernej Skrabecfbd37d82021-01-11 21:11:33 +0100615#endif
616#if !defined(CONFIG_AXP152_POWER) && !defined(CONFIG_AXP305_POWER)
Hans de Goede6944aff2015-10-03 15:18:33 +0200617 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
618#endif
619#ifdef CONFIG_AXP209_POWER
620 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
621#endif
622
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800623#if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
624 defined(CONFIG_AXP818_POWER)
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800625 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
626 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800627#if !defined CONFIG_AXP809_POWER
Chen-Yu Tsai3517a272016-01-12 14:42:37 +0800628 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
629 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800630#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200631 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
632 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
633 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
634#endif
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800635
636#ifdef CONFIG_AXP818_POWER
637 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
638 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
639 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
Chen-Yu Tsai795857d2016-05-02 10:28:15 +0800640#endif
641
642#if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
Chen-Yu Tsai15278cc2016-05-02 10:28:12 +0800643 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
Chen-Yu Tsai38491d92016-03-30 00:26:48 +0800644#endif
Hans de Goede6944aff2015-10-03 15:18:33 +0200645#endif
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000646 printf("DRAM:");
647 gd->ram_size = sunxi_dram_init();
648 printf(" %d MiB\n", (int)(gd->ram_size >> 20));
649 if (!gd->ram_size)
650 hang();
651
652 sunxi_spl_store_dram_size(gd->ram_size);
Andre Przywara57766102018-10-25 17:23:07 +0800653
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200654 /*
655 * Only clock up the CPU to full speed if we are reasonably
656 * assured it's being powered with suitable core voltage
657 */
658 if (!power_failed)
Tom Rini2f8a6db2021-12-14 13:36:40 -0500659 clock_set_pll1(get_board_sys_clk());
Henrik Nordstrom14bc66b2014-06-13 22:55:50 +0200660 else
From: Karl Palsson44c214d2018-12-19 13:00:39 +0000661 printf("Failed to set core voltage! Can't set CPU frequency\n");
Ian Campbellcba69ee2014-05-05 11:52:26 +0100662}
663#endif
Jonathan Liub41d7d02014-06-14 08:59:09 +0200664
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100665#ifdef CONFIG_USB_GADGET
666int g_dnl_board_usb_cable_connected(void)
667{
Jagan Teki237050f2018-05-07 13:03:36 +0530668 struct udevice *dev;
669 struct phy phy;
670 int ret;
671
Jean-Jacques Hiblot01311622018-11-29 10:52:46 +0100672 ret = uclass_get_device(UCLASS_USB_GADGET_GENERIC, 0, &dev);
Jagan Teki237050f2018-05-07 13:03:36 +0530673 if (ret) {
674 pr_err("%s: Cannot find USB device\n", __func__);
675 return ret;
676 }
677
678 ret = generic_phy_get_by_name(dev, "usb", &phy);
679 if (ret) {
680 pr_err("failed to get %s USB PHY\n", dev->name);
681 return ret;
682 }
683
684 ret = generic_phy_init(&phy);
685 if (ret) {
Patrick Delaunayf286e372020-07-03 17:36:41 +0200686 pr_debug("failed to init %s USB PHY\n", dev->name);
Jagan Teki237050f2018-05-07 13:03:36 +0530687 return ret;
688 }
689
Andre Przywarafbd92072021-11-02 19:45:47 +0000690 return sun4i_usb_phy_vbus_detect(&phy);
Paul Kocialkowskif1df7582015-03-22 18:07:13 +0100691}
692#endif
693
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100694#ifdef CONFIG_SERIAL_TAG
695void get_board_serial(struct tag_serialnr *serialnr)
696{
697 char *serial_string;
698 unsigned long long serial;
699
Simon Glass00caae62017-08-03 12:22:12 -0600700 serial_string = env_get("serial#");
Paul Kocialkowski9f852212015-03-28 18:35:36 +0100701
702 if (serial_string) {
703 serial = simple_strtoull(serial_string, NULL, 16);
704
705 serialnr->high = (unsigned int) (serial >> 32);
706 serialnr->low = (unsigned int) (serial & 0xffffffff);
707 } else {
708 serialnr->high = 0;
709 serialnr->low = 0;
710 }
711}
712#endif
713
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200714/*
715 * Check the SPL header for the "sunxi" variant. If found: parse values
716 * that might have been passed by the loader ("fel" utility), and update
717 * the environment accordingly.
718 */
719static void parse_spl_header(const uint32_t spl_addr)
720{
Andre Przywaracff5c132018-10-25 17:23:04 +0800721 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200722
Andre Przywaracff5c132018-10-25 17:23:04 +0800723 if (spl == INVALID_SPL_HEADER)
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200724 return;
Andre Przywaracff5c132018-10-25 17:23:04 +0800725
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200726 if (!spl->fel_script_address)
727 return;
728
729 if (spl->fel_uEnv_length != 0) {
730 /*
731 * data is expected in uEnv.txt compatible format, so "env
732 * import -t" the string(s) at fel_script_address right away.
733 */
Andre Przywara5a74a392016-09-05 01:32:41 +0100734 himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
Bernhard Nortmann320e0572016-06-09 07:37:35 +0200735 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
736 return;
737 }
738 /* otherwise assume .scr format (mkimage-type script) */
Simon Glass018f5302017-08-03 12:22:10 -0600739 env_set_hex("fel_scriptaddr", spl->fel_script_address);
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200740}
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200741
Andre Heider928f4f42021-10-01 19:29:00 +0100742static bool get_unique_sid(unsigned int *sid)
743{
744 if (sunxi_get_sid(sid) != 0)
745 return false;
746
747 if (!sid[0])
748 return false;
749
750 /*
751 * The single words 1 - 3 of the SID have quite a few bits
752 * which are the same on many models, so we take a crc32
753 * of all 3 words, to get a more unique value.
754 *
755 * Note we only do this on newer SoCs as we cannot change
756 * the algorithm on older SoCs since those have been using
757 * fixed mac-addresses based on only using word 3 for a
758 * long time and changing a fixed mac-address with an
759 * u-boot update is not good.
760 */
761#if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
762 !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
763 !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
764 sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
765#endif
766
767 /* Ensure the NIC specific bytes of the mac are not all 0 */
768 if ((sid[3] & 0xffffff) == 0)
769 sid[3] |= 0x800000;
770
771 return true;
772}
773
Hans de Goedef2219612016-06-26 13:34:42 +0200774/*
775 * Note this function gets called multiple times.
776 * It must not make any changes to env variables which already exist.
777 */
778static void setup_environment(const void *fdt)
Jonathan Liub41d7d02014-06-14 08:59:09 +0200779{
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100780 char serial_string[17] = { 0 };
Hans de Goedecac5b1c2014-11-26 00:04:24 +0100781 unsigned int sid[4];
Paul Kocialkowski8c816572015-03-28 18:35:35 +0100782 uint8_t mac_addr[6];
Hans de Goedef2219612016-06-26 13:34:42 +0200783 char ethaddr[16];
Andre Heider928f4f42021-10-01 19:29:00 +0100784 int i;
Hans de Goedef2219612016-06-26 13:34:42 +0200785
Andre Heider928f4f42021-10-01 19:29:00 +0100786 if (!get_unique_sid(sid))
787 return;
Hans de Goede3f8ea3b2016-07-29 11:47:03 +0200788
Andre Heider928f4f42021-10-01 19:29:00 +0100789 for (i = 0; i < 4; i++) {
790 sprintf(ethaddr, "ethernet%d", i);
791 if (!fdt_get_alias(fdt, ethaddr))
792 continue;
Hans de Goede97322c32016-07-27 17:58:06 +0200793
Andre Heider928f4f42021-10-01 19:29:00 +0100794 if (i == 0)
795 strcpy(ethaddr, "ethaddr");
796 else
797 sprintf(ethaddr, "eth%daddr", i);
Hans de Goedef2219612016-06-26 13:34:42 +0200798
Andre Heider928f4f42021-10-01 19:29:00 +0100799 if (env_get(ethaddr))
800 continue;
Hans de Goedef2219612016-06-26 13:34:42 +0200801
Andre Heider928f4f42021-10-01 19:29:00 +0100802 /* Non OUI / registered MAC address */
803 mac_addr[0] = (i << 4) | 0x02;
804 mac_addr[1] = (sid[0] >> 0) & 0xff;
805 mac_addr[2] = (sid[3] >> 24) & 0xff;
806 mac_addr[3] = (sid[3] >> 16) & 0xff;
807 mac_addr[4] = (sid[3] >> 8) & 0xff;
808 mac_addr[5] = (sid[3] >> 0) & 0xff;
Hans de Goedef2219612016-06-26 13:34:42 +0200809
Andre Heider928f4f42021-10-01 19:29:00 +0100810 eth_env_set_enetaddr(ethaddr, mac_addr);
811 }
Hans de Goedef2219612016-06-26 13:34:42 +0200812
Andre Heider928f4f42021-10-01 19:29:00 +0100813 if (!env_get("serial#")) {
814 snprintf(serial_string, sizeof(serial_string),
815 "%08x%08x", sid[0], sid[3]);
Hans de Goedef2219612016-06-26 13:34:42 +0200816
Andre Heider928f4f42021-10-01 19:29:00 +0100817 env_set("serial#", serial_string);
Hans de Goedef2219612016-06-26 13:34:42 +0200818 }
819}
820
Hans de Goedef2219612016-06-26 13:34:42 +0200821int misc_init_r(void)
822{
Samuel Holland20f3ee32020-10-24 10:21:54 -0500823 const char *spl_dt_name;
Maxime Ripardf4c35232017-08-23 10:08:29 +0200824 uint boot;
Jonathan Liub41d7d02014-06-14 08:59:09 +0200825
Simon Glass382bee52017-08-03 12:22:09 -0600826 env_set("fel_booted", NULL);
827 env_set("fel_scriptaddr", NULL);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200828 env_set("mmc_bootdev", NULL);
Maxime Ripardf4c35232017-08-23 10:08:29 +0200829
830 boot = sunxi_get_boot_device();
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200831 /* determine if we are running in FEL mode */
Maxime Ripardf4c35232017-08-23 10:08:29 +0200832 if (boot == BOOT_DEVICE_BOARD) {
Simon Glass382bee52017-08-03 12:22:09 -0600833 env_set("fel_booted", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200834 parse_spl_header(SPL_ADDR);
Maxime Ripardde86fc32017-08-23 10:12:22 +0200835 /* or if we booted from MMC, and which one */
836 } else if (boot == BOOT_DEVICE_MMC1) {
837 env_set("mmc_bootdev", "0");
838 } else if (boot == BOOT_DEVICE_MMC2) {
839 env_set("mmc_bootdev", "1");
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200840 }
Bernhard Nortmannaf654d12015-09-17 18:52:52 +0200841
Samuel Holland20f3ee32020-10-24 10:21:54 -0500842 /* Set fdtfile to match the FIT configuration chosen in SPL. */
843 spl_dt_name = get_spl_dt_name();
844 if (spl_dt_name) {
845 char *prefix = IS_ENABLED(CONFIG_ARM64) ? "allwinner/" : "";
846 char str[64];
847
848 snprintf(str, sizeof(str), "%s%s.dtb", prefix, spl_dt_name);
849 env_set("fdtfile", str);
850 }
851
Hans de Goedef2219612016-06-26 13:34:42 +0200852 setup_environment(gd->fdt_blob);
Jonathan Liub41d7d02014-06-14 08:59:09 +0200853
Andy Shevchenko92600ed2020-12-08 17:45:31 +0200854 return 0;
855}
856
857int board_late_init(void)
858{
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800859#ifdef CONFIG_USB_ETHER
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200860 usb_ether_init();
Icenowy Zhenge6ee85a2017-09-28 22:16:38 +0800861#endif
Maxime Ripard90dd2f12017-09-06 22:25:03 +0200862
Jonathan Liub41d7d02014-06-14 08:59:09 +0200863 return 0;
864}
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200865
Andre Heider9267ff82021-10-01 19:29:00 +0100866static void bluetooth_dt_fixup(void *blob)
867{
868 /* Some devices ship with a Bluetooth controller default address.
869 * Set a valid address through the device tree.
870 */
871 uchar tmp[ETH_ALEN], bdaddr[ETH_ALEN];
872 unsigned int sid[4];
873 int i;
874
875 if (!CONFIG_BLUETOOTH_DT_DEVICE_FIXUP[0])
876 return;
877
878 if (eth_env_get_enetaddr("bdaddr", tmp)) {
879 /* Convert between the binary formats of the corresponding stacks */
880 for (i = 0; i < ETH_ALEN; ++i)
881 bdaddr[i] = tmp[ETH_ALEN - i - 1];
882 } else {
883 if (!get_unique_sid(sid))
884 return;
885
886 bdaddr[0] = ((sid[3] >> 0) & 0xff) ^ 1;
887 bdaddr[1] = (sid[3] >> 8) & 0xff;
888 bdaddr[2] = (sid[3] >> 16) & 0xff;
889 bdaddr[3] = (sid[3] >> 24) & 0xff;
890 bdaddr[4] = (sid[0] >> 0) & 0xff;
891 bdaddr[5] = 0x02;
892 }
893
894 do_fixup_by_compat(blob, CONFIG_BLUETOOTH_DT_DEVICE_FIXUP,
895 "local-bd-address", bdaddr, ETH_ALEN, 1);
896}
897
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900898int ft_board_setup(void *blob, struct bd_info *bd)
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200899{
Hans de Goeded75111a2016-03-22 22:51:52 +0100900 int __maybe_unused r;
901
Hans de Goedef2219612016-06-26 13:34:42 +0200902 /*
Icenowy Zheng2753b072021-09-11 19:39:16 +0200903 * Call setup_environment and fdt_fixup_ethernet again
904 * in case the boot fdt has ethernet aliases the u-boot
905 * copy does not have.
Hans de Goedef2219612016-06-26 13:34:42 +0200906 */
907 setup_environment(blob);
Icenowy Zheng2753b072021-09-11 19:39:16 +0200908 fdt_fixup_ethernet(blob);
Hans de Goedef2219612016-06-26 13:34:42 +0200909
Andre Heider9267ff82021-10-01 19:29:00 +0100910 bluetooth_dt_fixup(blob);
911
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200912#ifdef CONFIG_VIDEO_DT_SIMPLEFB
Hans de Goeded75111a2016-03-22 22:51:52 +0100913 r = sunxi_simplefb_setup(blob);
914 if (r)
915 return r;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200916#endif
Hans de Goeded75111a2016-03-22 22:51:52 +0100917 return 0;
Luc Verhaegen2d7a0842014-08-13 07:55:07 +0200918}
Andre Przywara9ea3c352017-04-26 01:32:44 +0100919
920#ifdef CONFIG_SPL_LOAD_FIT
Samuel Holland41530cf2020-10-24 10:21:53 -0500921
922static void set_spl_dt_name(const char *name)
923{
924 struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
925
926 if (spl == INVALID_SPL_HEADER)
927 return;
928
929 /* Promote the header version for U-Boot proper, if needed. */
930 if (spl->spl_signature[3] < SPL_DT_HEADER_VERSION)
931 spl->spl_signature[3] = SPL_DT_HEADER_VERSION;
932
933 strcpy((char *)&spl->string_pool, name);
934 spl->dt_name_offset = offsetof(struct boot_file_head, string_pool);
935}
936
Andre Przywara9ea3c352017-04-26 01:32:44 +0100937int board_fit_config_name_match(const char *name)
938{
Samuel Holland467b7e52020-10-24 10:21:50 -0500939 const char *best_dt_name = get_spl_dt_name();
Samuel Holland41530cf2020-10-24 10:21:53 -0500940 int ret;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100941
942#ifdef CONFIG_DEFAULT_DEVICE_TREE
Samuel Holland467b7e52020-10-24 10:21:50 -0500943 if (best_dt_name == NULL)
Samuel Holland2fcd7482020-10-24 10:21:49 -0500944 best_dt_name = CONFIG_DEFAULT_DEVICE_TREE;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100945#endif
946
Samuel Holland467b7e52020-10-24 10:21:50 -0500947 if (best_dt_name == NULL) {
948 /* No DT name was provided, so accept the first config. */
949 return 0;
950 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800951#ifdef CONFIG_PINE64_DT_SELECTION
Samuel Holland54ac5aa2020-10-24 10:21:51 -0500952 if (strstr(best_dt_name, "-pine64-plus")) {
953 /* Differentiate the Pine A64 boards by their DRAM size. */
954 if ((gd->ram_size == 512 * 1024 * 1024))
955 best_dt_name = "sun50i-a64-pine64";
Andre Przywara9ea3c352017-04-26 01:32:44 +0100956 }
Icenowy Zhengc6c2c852018-10-25 17:23:02 +0800957#endif
Samuel Holland8a8b73b2020-10-24 10:21:52 -0500958#ifdef CONFIG_PINEPHONE_DT_SELECTION
959 if (strstr(best_dt_name, "-pinephone")) {
960 /* Differentiate the PinePhone revisions by GPIO inputs. */
961 prcm_apb0_enable(PRCM_APB0_GATE_PIO);
962 sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_UP);
963 sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_INPUT);
964 udelay(100);
965
966 /* PL6 is pulled low by the modem on v1.2. */
967 if (gpio_get_value(SUNXI_GPL(6)) == 0)
968 best_dt_name = "sun50i-a64-pinephone-1.2";
969 else
970 best_dt_name = "sun50i-a64-pinephone-1.1";
971
972 sunxi_gpio_set_cfgpin(SUNXI_GPL(6), SUNXI_GPIO_DISABLE);
973 sunxi_gpio_set_pull(SUNXI_GPL(6), SUNXI_GPIO_PULL_DISABLE);
974 prcm_apb0_disable(PRCM_APB0_GATE_PIO);
975 }
976#endif
977
Samuel Holland41530cf2020-10-24 10:21:53 -0500978 ret = strcmp(name, best_dt_name);
979
980 /*
981 * If one of the FIT configurations matches the most accurate DT name,
982 * update the SPL header to provide that DT name to U-Boot proper.
983 */
984 if (ret == 0)
985 set_spl_dt_name(best_dt_name);
986
987 return ret;
Andre Przywara9ea3c352017-04-26 01:32:44 +0100988}
989#endif