1. eb11880 driver/ddr/fsl: Add address parity support for DDR4 UDIMM/discrete by Shengzhou Liu · 9 years ago
  2. 6c6e006 driver/ddr/fsl: Update timing config for heavy load by York Sun · 9 years ago
  3. 8a51429 driver/ddr/fsl: Update MR5 RTT park by York Sun · 9 years ago
  4. 0fb7197 driver/ddr/fsl: Update DDR4 MR6 for Vref range by York Sun · 9 years ago
  5. e368c20 drivers/ddr/fsl_ddr: Make SR_IE configurable by Joakim Tjernlund · 9 years ago
  6. 6b95be2 driver/ddr/fsl: Fix driver to support empty first slot by York Sun · 10 years ago
  7. 66869f9 drivers/ddr/fsl: Update DDR driver for DDR4 by York Sun · 10 years ago
  8. d7c865b MPC8541/MPC8555: Enable SS_EN in DDR_SDRAM_CLK_CNLT register by Curt Brune · 10 years ago
  9. dc1437a driver/ddr/fsl: Fix a typo in timing_cfg_8 calculation by York Sun · 10 years ago
  10. 03e664d driver/ddr/fsl: Add support for multiple DDR clocks by York Sun · 10 years ago
  11. 1f3402e driver/ddr/fsl: Adjust CAS to preamble override for emulator by York Sun · 10 years ago
  12. 938bbb6 driver/ddr/fsl: Fix MRC_CYC calculation for DDR3 by York Sun · 10 years ago
  13. 84baed2 driver/ddr/fsl: Adjust timing_cfg_0 to better support two DDR slots by York Sun · 10 years ago
  14. b414119 linux/kernel.h: sync min, max, min3, max3 macros with Linux by Masahiro Yamada · 10 years ago
  15. f80d647 driver/ddr/fsl: Fix DDR4 driver by York Sun · 10 years ago
  16. bb57832 driver/ddr/fsl: Fix tXP and tCKE by York Sun · 10 years ago
  17. ef87cab driver/ddr/fsl: Add support of overriding chip select write leveling by York Sun · 10 years ago
  18. d28cb67 driver/ddr/freescale: Add support of accumulate ECC by York Sun · 10 years ago
  19. 3d75ec9 driver/ddr: Fix DDR register timing_cfg_8 by York Sun · 10 years ago
  20. 9855b3b powerpc/mpc85xx: Add workaround for DDR erratum A004508 by York Sun · 10 years ago
  21. 349689b drivers/ddr: Fix possible out of bounds error by York Sun · 11 years ago
  22. 34e026f driver/ddr/fsl: Add DDR4 support to Freescale DDR driver by York Sun · 11 years ago
  23. 6b1e125 driver/ddr: Add 256 byte interleaving support by York Sun · 11 years ago
  24. 4e5b1bd driver/ddr: Change Freescale ARM DDR driver to support both big and little endian by York Sun · 11 years ago
  25. d4263b8 powerpc/mpc8xxx: Extend DDR registers' fields by York Sun · 11 years ago
  26. 9a17eb5 Driver/DDR: combine ccsr_ddr for 83xx, 85xx and 86xx by York Sun · 11 years ago
  27. 5614e71 Driver/DDR: Moving Freescale DDR driver to a common driver by York Sun · 11 years ago[Renamed (97%) from arch/powerpc/cpu/mpc8xxx/ddr/ctrl_regs.c]
  28. 7e157b0 mpc8xxx: set x2 DDR3 refresh rate if SPD config requires it by Valentin Longchamp · 11 years ago
  29. 0dd38a3 powerpc: Fix CamelCase warnings in DDR related code by Priyanka Jain · 11 years ago
  30. c45f5c0 powerpc/mpc8xxx: Fix TIMING_CFG_3[EXT_ACTTOPRE] by James Yang · 11 years ago
  31. b61e061 powerpc/mpc8xxx: Add x4 DDR device support by York Sun · 11 years ago
  32. d8556db powerpc/mpc8xxx: Set inactive csn_bnds to 0xffffffff by York Sun · 11 years ago
  33. cb93071 mpc85xx: Base emulator support by York Sun · 11 years ago
  34. 1a45966 Add GPL-2.0+ SPDX-License-Identifier to source files by Wolfgang Denk · 11 years ago
  35. 5b93394 mpc8xxx: fix DDR init value to use CONFIG_MEM_INIT_VALUE by Anatolij Gustschin · 12 years ago
  36. e76cd5d 8xxx: Change all 8*xx_DDR addresses to 8xxx by Andy Fleming · 12 years ago
  37. 2ed2e91 arch/powerpc/cpu/mpc8xxx/: sparse fixes by Kim Phillips · 12 years ago
  38. 123922b powerpc/mpc8xxx: Fix DDR driver handling quad-rank DIMMs and address calculation by York Sun · 12 years ago
  39. 57495e4 powerpc/mpc8xxx: Update DDR registers by York Sun · 12 years ago
  40. 45064ad powerpc/mpc8xxx: Fix bug for extended DDR timing by York Sun · 12 years ago
  41. a4c6650 powerpc/mpc8xxx: Enable 3-way and 4-way DDR interleaving by York Sun · 12 years ago
  42. fcea306 powerpc/mpc8xxx: Add support for cas latency 12 and above by York Sun · 12 years ago
  43. dea7f88 arch/powerpc/cpu/mpc8xxx/ddr/ctrl_regs.c: Fix GCC 4.6 build warning by Kumar Gala · 13 years ago
  44. d29d17d powerpc/mpc83xx: Migrate from spd_sdram to unified DDR driver by York Sun · 13 years ago
  45. cae7c1b powerpc/mpc8xxx: Fix DDR code for empty first DIMM slot and enable DQS_en by York Sun · 13 years ago
  46. 2bba85f powerpc/mpc8xxx: Extend CWL table by York Sun · 13 years ago
  47. 23f9670 powerpc/mpc8xxx: Allow override DDR read-to-write turnaround time by York Sun · 13 years ago
  48. c2a63f4 powerpc/8xxx: Fix typo for address hashing message by Kumar Gala · 14 years ago
  49. 5df4b0a powerpc/8xxx: Replace fsl_ddr_get_mem_data_rate with get_ddr_freq() by Kumar Gala · 14 years ago
  50. 4ca3192 powerpc/mpc8xxx: disable rcw_en bit for non-DDR3 by York Sun · 14 years ago
  51. f5b6fb7 powerpc/mpc8xxx: Fix DDR3 timing_cfg_1 and sdram_mode registers by York Sun · 14 years ago
  52. 856e4b0 powerpc/8xxx: Add additional cycle to write-to-read turnaound for DDR3 by York Sun · 14 years ago
  53. 9296683 powerpc/8xxx: Fix compile warning when build for a DDR1 or DDR2 board by Kumar Gala · 14 years ago
  54. e1fd16b mpc85xx: Enable unique mode registers and dynamic ODT for DDR3 by York Sun · 14 years ago
  55. fc0c2b6 8xxx/ddr: add support to only compute the ddr sdram size by Haiying Wang · 14 years ago
  56. 58edbc9 Disable unused chip-select for DDR controller interleaving by York Sun · 14 years ago
  57. 8d9207c Fix parameters to support RDIMM for P2020DS by York Sun · 14 years ago
  58. 5fb8a8a powerpc/8xxx: Improvement to DDR parameters by york · 14 years ago
  59. 9490ff4 powerpc/8xxx: Enable DDR3 RDIMM support by york · 14 years ago
  60. 7fd101c powerpc/8xxx: Enabled address hashing for 85xx by york · 14 years ago
  61. 5800e7a powerpc/8xxx: Enable quad-rank DIMMs. by york · 14 years ago
  62. 076bff8 powerpc/8xxx: Fix bug in memctrl interleaving & bank interleaving on cs0~cs4 by york · 14 years ago
  63. 99bac47 fsl-ddr: Add extra cycle to turnaround times by Dave Liu · 15 years ago
  64. a47a12b Move arch/ppc to arch/powerpc by Stefan Roese · 15 years ago[Renamed from arch/ppc/cpu/mpc8xxx/ddr/ctrl_regs.c]
  65. 8d1f268 ppc: Move cpu/$CPU to arch/ppc/cpu/$CPU by Peter Tyser · 15 years ago[Renamed from cpu/mpc8xxx/ddr/ctrl_regs.c]
  66. ec145e8 fsl-ddr: Fix the turnaround timing for TIMING_CFG_4 by Dave Liu · 15 years ago
  67. 3e731aa fsl-ddr: setup ODT_RD_CFG & ODT_WR_CFG when we interleave by Dave Liu · 15 years ago
  68. 1aa3d08 fsl-ddr: add override for the Rtt_Wr by Dave Liu · 15 years ago
  69. bdc9f7b fsl-ddr: add the override for write leveling by Dave Liu · 15 years ago
  70. 0a71c92 fsl-ddr: Fix power-down timing settings by Dave Liu · 15 years ago
  71. 6d8565a ppc/8xxx: Misc DDR related fixes by Kumar Gala · 15 years ago
  72. 2abbd31 ppc/8xxx: Remove ddr_pd_cntl register since it doesn't exist by Kumar Gala · 15 years ago
  73. e7563af fsl-ddr: Fix handling of >4G of memory when !CONFIG_PHYS_64BIT by Kumar Gala · 15 years ago
  74. c360cea fsl-ddr: add the DDR3 SPD infrastructure by Dave Liu · 16 years ago
  75. 6a81978 fsl-ddr: Fix two bugs in the ddr infrastructure by Dave Liu · 16 years ago
  76. 22cca7e fsl-ddr: make the self refresh idle threshold configurable by Dave Liu · 16 years ago
  77. 22ff3d0 fsl-ddr: clean up the ddr code for DDR3 controller by Dave Liu · 16 years ago
  78. 80ee3ce fsl-ddr: update the bit mask for DDR3 controller by Dave Liu · 16 years ago
  79. 1f293b4 Add debug information for DDR controller registers by Haiying Wang · 16 years ago
  80. dbbbb3a Make DDR interleaving mode work correctly by Haiying Wang · 16 years ago
  81. 302e52e Fix compiler warning in mpc8xxx ddr code by Kumar Gala · 16 years ago
  82. 58e5e9a FSL DDR: Rewrite the FSL mpc8xxx DDR controller setup code. by Kumar Gala · 16 years ago