blob: f9b22c4de277d15aa5b08cbd206214d9517c8021 [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000014#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020017#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010022#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000023#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053024#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020025#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020026#include <asm/arch/sys_proto.h>
Michal Simeke4d23182015-08-17 09:57:46 +020027#include <asm-generic/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000028
Michal Simek6889ca72015-11-30 14:14:56 +010029DECLARE_GLOBAL_DATA_PTR;
30
Michal Simek185f7d92012-09-13 20:23:34 +000031/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020049#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000050
Michal Simek185f7d92012-09-13 20:23:34 +000051#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
52#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
53#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
54#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
55
Michal Simek80243522012-10-15 14:01:23 +020056#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
57#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
58#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
59#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +053060#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x080000000 /* SGMII Enable */
61#define ZYNQ_GEM_NWCFG_PCS_SEL 0x000000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020062#ifdef CONFIG_ARM64
63#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000100000 /* Div pclk by 64, max 160MHz */
64#else
Michal Simek6777f382015-09-08 17:07:01 +020065#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020066#endif
Michal Simek185f7d92012-09-13 20:23:34 +000067
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053068#ifdef CONFIG_ARM64
69# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
70#else
71# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
72#endif
73
74#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
75 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000076 ZYNQ_GEM_NWCFG_FSREM | \
77 ZYNQ_GEM_NWCFG_MDCCLKDIV)
78
79#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
80
81#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
82/* Use full configured addressable space (8 Kb) */
83#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
84/* Use full configured addressable space (4 Kb) */
85#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
86/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
87#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
88
89#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
90 ZYNQ_GEM_DMACR_RXSIZE | \
91 ZYNQ_GEM_DMACR_TXSIZE | \
92 ZYNQ_GEM_DMACR_RXBUF)
93
Michal Simeke4d23182015-08-17 09:57:46 +020094#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
95
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +053096#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
97
Michal Simekf97d7e82013-04-22 14:41:09 +020098/* Use MII register 1 (MII status register) to detect PHY */
99#define PHY_DETECT_REG 1
100
101/* Mask used to verify certain PHY features (or register contents)
102 * in the register above:
103 * 0x1000: 10Mbps full duplex support
104 * 0x0800: 10Mbps half duplex support
105 * 0x0008: Auto-negotiation support
106 */
107#define PHY_DETECT_MASK 0x1808
108
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530109/* TX BD status masks */
110#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
111#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
112#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
113
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800114/* Clock frequencies for different speeds */
115#define ZYNQ_GEM_FREQUENCY_10 2500000UL
116#define ZYNQ_GEM_FREQUENCY_100 25000000UL
117#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
118
Michal Simek185f7d92012-09-13 20:23:34 +0000119/* Device registers */
120struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200121 u32 nwctrl; /* 0x0 - Network Control reg */
122 u32 nwcfg; /* 0x4 - Network Config reg */
123 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000124 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200125 u32 dmacr; /* 0x10 - DMA Control reg */
126 u32 txsr; /* 0x14 - TX Status reg */
127 u32 rxqbase; /* 0x18 - RX Q Base address reg */
128 u32 txqbase; /* 0x1c - TX Q Base address reg */
129 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000130 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200131 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200133 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000134 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200135 u32 hashl; /* 0x80 - Hash Low address reg */
136 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000137#define LADDR_LOW 0
138#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200139 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
140 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000141 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200142#define STAT_SIZE 44
143 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530144 u32 reserved9[20];
145 u32 pcscntrl;
146 u32 reserved7[143];
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700147 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
148 u32 reserved8[15];
149 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000150};
151
152/* BD descriptors */
153struct emac_bd {
154 u32 addr; /* Next descriptor pointer */
155 u32 status;
156};
157
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530158#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530159/* Page table entries are set to 1MB, or multiples of 1MB
160 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
161 */
162#define BD_SPACE 0x100000
163/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200164#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000165
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700166/* Setup the first free TX descriptor */
167#define TX_FREE_DESC 2
168
Michal Simek185f7d92012-09-13 20:23:34 +0000169/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
170struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530171 struct emac_bd *tx_bd;
172 struct emac_bd *rx_bd;
173 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000174 u32 rxbd_current;
175 u32 rx_first_buf;
176 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200177 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100178 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100179 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200180 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000181 struct phy_device *phydev;
Dan Murphy20671a92016-05-02 15:45:57 -0500182 int phy_of_handle;
Michal Simek185f7d92012-09-13 20:23:34 +0000183 struct mii_dev *bus;
184};
185
Michal Simek3fac2722015-11-30 10:09:43 +0100186static inline int mdio_wait(struct zynq_gem_regs *regs)
Michal Simek185f7d92012-09-13 20:23:34 +0000187{
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200188 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000189
190 /* Wait till MDIO interface is ready to accept a new transaction. */
191 while (--timeout) {
192 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
193 break;
194 WATCHDOG_RESET();
195 }
196
197 if (!timeout) {
198 printf("%s: Timeout\n", __func__);
199 return 1;
200 }
201
202 return 0;
203}
204
Michal Simekf2fc2762015-11-30 10:24:15 +0100205static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
206 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000207{
208 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100209 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000210
Michal Simek3fac2722015-11-30 10:09:43 +0100211 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000212 return 1;
213
214 /* Construct mgtcr mask for the operation */
215 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
216 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
217 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
218
219 /* Write mgtcr and wait for completion */
220 writel(mgtcr, &regs->phymntnc);
221
Michal Simek3fac2722015-11-30 10:09:43 +0100222 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000223 return 1;
224
225 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
226 *data = readl(&regs->phymntnc);
227
228 return 0;
229}
230
Michal Simekf2fc2762015-11-30 10:24:15 +0100231static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
232 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000233{
Michal Simek198e9a42015-10-07 16:34:51 +0200234 u32 ret;
235
Michal Simekf2fc2762015-11-30 10:24:15 +0100236 ret = phy_setup_op(priv, phy_addr, regnum,
237 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200238
239 if (!ret)
240 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
241 phy_addr, regnum, *val);
242
243 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000244}
245
Michal Simekf2fc2762015-11-30 10:24:15 +0100246static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
247 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000248{
Michal Simek198e9a42015-10-07 16:34:51 +0200249 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
250 regnum, data);
251
Michal Simekf2fc2762015-11-30 10:24:15 +0100252 return phy_setup_op(priv, phy_addr, regnum,
253 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000254}
255
Michal Simek6889ca72015-11-30 14:14:56 +0100256static int phy_detection(struct udevice *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200257{
258 int i;
259 u16 phyreg;
260 struct zynq_gem_priv *priv = dev->priv;
261
262 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100263 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200264 if ((phyreg != 0xFFFF) &&
265 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
266 /* Found a valid PHY address */
267 debug("Default phy address %d is valid\n",
268 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100269 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200270 } else {
271 debug("PHY address is not setup correctly %d\n",
272 priv->phyaddr);
273 priv->phyaddr = -1;
274 }
275 }
276
277 debug("detecting phy address\n");
278 if (priv->phyaddr == -1) {
279 /* detect the PHY address */
280 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100281 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200282 if ((phyreg != 0xFFFF) &&
283 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
284 /* Found a valid PHY address */
285 priv->phyaddr = i;
286 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100287 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200288 }
289 }
290 }
291 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100292 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200293}
294
Michal Simek6889ca72015-11-30 14:14:56 +0100295static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000296{
297 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100298 struct eth_pdata *pdata = dev_get_platdata(dev);
299 struct zynq_gem_priv *priv = dev_get_priv(dev);
300 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000301
302 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100303 macaddrlow = pdata->enetaddr[0];
304 macaddrlow |= pdata->enetaddr[1] << 8;
305 macaddrlow |= pdata->enetaddr[2] << 16;
306 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000307
308 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100309 macaddrhigh = pdata->enetaddr[4];
310 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000311
312 for (i = 0; i < 4; i++) {
313 writel(0, &regs->laddr[i][LADDR_LOW]);
314 writel(0, &regs->laddr[i][LADDR_HIGH]);
315 /* Do not use MATCHx register */
316 writel(0, &regs->match[i]);
317 }
318
319 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
320 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
321
322 return 0;
323}
324
Michal Simek6889ca72015-11-30 14:14:56 +0100325static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100326{
327 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100328 struct zynq_gem_priv *priv = dev_get_priv(dev);
329 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100330 const u32 supported = SUPPORTED_10baseT_Half |
331 SUPPORTED_10baseT_Full |
332 SUPPORTED_100baseT_Half |
333 SUPPORTED_100baseT_Full |
334 SUPPORTED_1000baseT_Half |
335 SUPPORTED_1000baseT_Full;
336
Michal Simekc8e29272015-11-30 13:58:36 +0100337 /* Enable only MDIO bus */
338 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
339
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530340 if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
341 ret = phy_detection(dev);
342 if (ret) {
343 printf("GEM PHY init failed\n");
344 return ret;
345 }
Michal Simek68cc3bd2015-11-30 13:54:43 +0100346 }
347
348 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
349 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100350 if (!priv->phydev)
351 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100352
353 priv->phydev->supported = supported | ADVERTISED_Pause |
354 ADVERTISED_Asym_Pause;
355 priv->phydev->advertising = priv->phydev->supported;
Dan Murphy20671a92016-05-02 15:45:57 -0500356
357 if (priv->phy_of_handle > 0)
358 priv->phydev->dev->of_offset = priv->phy_of_handle;
359
Michal Simek68cc3bd2015-11-30 13:54:43 +0100360 phy_config(priv->phydev);
361
362 return 0;
363}
364
Michal Simek6889ca72015-11-30 14:14:56 +0100365static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000366{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530367 u32 i, nwconfig;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800368 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100369 struct zynq_gem_priv *priv = dev_get_priv(dev);
370 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700371 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
372 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000373
Michal Simek05868752013-01-24 13:04:12 +0100374 if (!priv->init) {
375 /* Disable all interrupts */
376 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000377
Michal Simek05868752013-01-24 13:04:12 +0100378 /* Disable the receiver & transmitter */
379 writel(0, &regs->nwctrl);
380 writel(0, &regs->txsr);
381 writel(0, &regs->rxsr);
382 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000383
Michal Simek05868752013-01-24 13:04:12 +0100384 /* Clear the Hash registers for the mac address
385 * pointed by AddressPtr
386 */
387 writel(0x0, &regs->hashl);
388 /* Write bits [63:32] in TOP */
389 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000390
Michal Simek05868752013-01-24 13:04:12 +0100391 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200392 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100393 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000394
Michal Simek05868752013-01-24 13:04:12 +0100395 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530396 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000397
Michal Simek05868752013-01-24 13:04:12 +0100398 for (i = 0; i < RX_BUF; i++) {
399 priv->rx_bd[i].status = 0xF0000000;
400 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530401 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000402 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100403 }
404 /* WRAP bit to last BD */
405 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
406 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530407 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000408
Michal Simek05868752013-01-24 13:04:12 +0100409 /* Setup for DMA Configuration register */
410 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000411
Michal Simek05868752013-01-24 13:04:12 +0100412 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200413 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000414
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700415 /* Disable the second priority queue */
416 dummy_tx_bd->addr = 0;
417 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
418 ZYNQ_GEM_TXBUF_LAST_MASK|
419 ZYNQ_GEM_TXBUF_USED_MASK;
420
421 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
422 ZYNQ_GEM_RXBUF_NEW_MASK;
423 dummy_rx_bd->status = 0;
424 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
425 sizeof(dummy_tx_bd));
426 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
427 sizeof(dummy_rx_bd));
428
429 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
430 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
431
Michal Simek05868752013-01-24 13:04:12 +0100432 priv->init++;
433 }
434
Michal Simek64a7ead2015-11-30 13:44:49 +0100435 phy_startup(priv->phydev);
Michal Simek185f7d92012-09-13 20:23:34 +0000436
Michal Simek64a7ead2015-11-30 13:44:49 +0100437 if (!priv->phydev->link) {
438 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100439 return -1;
440 }
441
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530442 nwconfig = ZYNQ_GEM_NWCFG_INIT;
443
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530444 if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530445 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
446 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530447#ifdef CONFIG_ARM64
448 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
449 &regs->pcscntrl);
450#endif
451 }
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530452
Michal Simek64a7ead2015-11-30 13:44:49 +0100453 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200454 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530455 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200456 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800457 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200458 break;
459 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530460 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200461 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800462 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200463 break;
464 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800465 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200466 break;
467 }
David Andrey01fbf312013-04-05 17:24:24 +0200468
469 /* Change the rclk and clk only not using EMIO interface */
470 if (!priv->emio)
Michal Simek6889ca72015-11-30 14:14:56 +0100471 zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800472 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200473
474 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
475 ZYNQ_GEM_NWCTRL_TXEN_MASK);
476
Michal Simek185f7d92012-09-13 20:23:34 +0000477 return 0;
478}
479
Michal Simek6889ca72015-11-30 14:14:56 +0100480static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000481{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530482 u32 addr, size;
Michal Simek6889ca72015-11-30 14:14:56 +0100483 struct zynq_gem_priv *priv = dev_get_priv(dev);
484 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200485 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000486
Michal Simek185f7d92012-09-13 20:23:34 +0000487 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530488 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000489
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530490 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530491 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200492 ZYNQ_GEM_TXBUF_LAST_MASK;
493 /* Dummy descriptor to mark it as the last in descriptor chain */
494 current_bd->addr = 0x0;
495 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
496 ZYNQ_GEM_TXBUF_LAST_MASK|
497 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530498
Michal Simek45c07742015-08-17 09:50:09 +0200499 /* setup BD */
500 writel((ulong)priv->tx_bd, &regs->txqbase);
501
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530502 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530503 addr &= ~(ARCH_DMA_MINALIGN - 1);
504 size = roundup(len, ARCH_DMA_MINALIGN);
505 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530506
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530507 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530508 addr &= ~(ARCH_DMA_MINALIGN - 1);
509 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
510 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530511 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000512
513 /* Start transmit */
514 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
515
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530516 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530517 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
518 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000519
Michal Simeke4d23182015-08-17 09:57:46 +0200520 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +0100521 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000522}
523
524/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100525static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000526{
527 int frame_len;
Michal Simek9d9211a2015-12-09 14:26:48 +0100528 u32 addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100529 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000530 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000531
532 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100533 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000534
535 if (!(current_bd->status &
536 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
537 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100538 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000539 }
540
541 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100542 if (!frame_len) {
543 printf("%s: Zero size packet?\n", __func__);
544 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000545 }
546
Michal Simek9d9211a2015-12-09 14:26:48 +0100547 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
548 addr &= ~(ARCH_DMA_MINALIGN - 1);
549 *packetp = (uchar *)(uintptr_t)addr;
550
551 return frame_len;
552}
553
554static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
555{
556 struct zynq_gem_priv *priv = dev_get_priv(dev);
557 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
558 struct emac_bd *first_bd;
559
560 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
561 priv->rx_first_buf = priv->rxbd_current;
562 } else {
563 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
564 current_bd->status = 0xF0000000; /* FIXME */
565 }
566
567 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
568 first_bd = &priv->rx_bd[priv->rx_first_buf];
569 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
570 first_bd->status = 0xF0000000;
571 }
572
573 if ((++priv->rxbd_current) >= RX_BUF)
574 priv->rxbd_current = 0;
575
Michal Simekda872d72015-12-09 14:16:32 +0100576 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000577}
578
Michal Simek6889ca72015-11-30 14:14:56 +0100579static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000580{
Michal Simek6889ca72015-11-30 14:14:56 +0100581 struct zynq_gem_priv *priv = dev_get_priv(dev);
582 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000583
Michal Simek80243522012-10-15 14:01:23 +0200584 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
585 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000586}
587
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600588__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
589{
590 return -ENOSYS;
591}
592
593static int zynq_gem_read_rom_mac(struct udevice *dev)
594{
595 int retval;
596 struct eth_pdata *pdata = dev_get_platdata(dev);
597
598 retval = zynq_board_read_rom_ethaddr(pdata->enetaddr);
599 if (retval == -ENOSYS)
600 retval = 0;
601
602 return retval;
603}
604
Michal Simek6889ca72015-11-30 14:14:56 +0100605static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
606 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000607{
Michal Simek6889ca72015-11-30 14:14:56 +0100608 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000609 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100610 u16 val;
Michal Simek185f7d92012-09-13 20:23:34 +0000611
Michal Simek6889ca72015-11-30 14:14:56 +0100612 ret = phyread(priv, addr, reg, &val);
613 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
614 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000615}
616
Michal Simek6889ca72015-11-30 14:14:56 +0100617static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
618 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000619{
Michal Simek6889ca72015-11-30 14:14:56 +0100620 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000621
Michal Simek6889ca72015-11-30 14:14:56 +0100622 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
623 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000624}
625
Michal Simek6889ca72015-11-30 14:14:56 +0100626static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000627{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530628 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100629 struct zynq_gem_priv *priv = dev_get_priv(dev);
630 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000631
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530632 /* Align rxbuffers to ARCH_DMA_MINALIGN */
633 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
634 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
635
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530636 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530637 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200638 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
639 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530640
641 /* Initialize the bd spaces for tx and rx bd's */
642 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530643 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530644
Michal Simek6889ca72015-11-30 14:14:56 +0100645 priv->bus = mdio_alloc();
646 priv->bus->read = zynq_gem_miiphy_read;
647 priv->bus->write = zynq_gem_miiphy_write;
648 priv->bus->priv = priv;
649 strcpy(priv->bus->name, "gem");
Michal Simek185f7d92012-09-13 20:23:34 +0000650
Michal Simek6889ca72015-11-30 14:14:56 +0100651 ret = mdio_register(priv->bus);
Michal Simekc8e29272015-11-30 13:58:36 +0100652 if (ret)
653 return ret;
654
Siva Durga Prasad Paladugue76d2dc2016-03-30 12:29:49 +0530655 return zynq_phy_init(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000656}
Michal Simek6889ca72015-11-30 14:14:56 +0100657
658static int zynq_gem_remove(struct udevice *dev)
659{
660 struct zynq_gem_priv *priv = dev_get_priv(dev);
661
662 free(priv->phydev);
663 mdio_unregister(priv->bus);
664 mdio_free(priv->bus);
665
666 return 0;
667}
668
669static const struct eth_ops zynq_gem_ops = {
670 .start = zynq_gem_init,
671 .send = zynq_gem_send,
672 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100673 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100674 .stop = zynq_gem_halt,
675 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600676 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek6889ca72015-11-30 14:14:56 +0100677};
678
679static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
680{
681 struct eth_pdata *pdata = dev_get_platdata(dev);
682 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek3cdb1452015-11-30 14:17:50 +0100683 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100684
685 pdata->iobase = (phys_addr_t)dev_get_addr(dev);
686 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
687 /* Hardcode for now */
688 priv->emio = 0;
Michal Simekbcdfef72015-12-09 09:29:12 +0100689 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100690
Dan Murphy20671a92016-05-02 15:45:57 -0500691 priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob,
692 dev->of_offset, "phy-handle");
693 if (priv->phy_of_handle > 0)
694 priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
695 priv->phy_of_handle, "reg", -1);
Michal Simek6889ca72015-11-30 14:14:56 +0100696
Michal Simek3cdb1452015-11-30 14:17:50 +0100697 phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
698 if (phy_mode)
699 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
700 if (pdata->phy_interface == -1) {
701 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
702 return -EINVAL;
703 }
704 priv->interface = pdata->phy_interface;
705
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530706 priv->emio = fdtdec_get_bool(gd->fdt_blob, dev->of_offset, "xlnx,emio");
707
Michal Simek3cdb1452015-11-30 14:17:50 +0100708 printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
709 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100710
711 return 0;
712}
713
714static const struct udevice_id zynq_gem_ids[] = {
715 { .compatible = "cdns,zynqmp-gem" },
716 { .compatible = "cdns,zynq-gem" },
717 { .compatible = "cdns,gem" },
718 { }
719};
720
721U_BOOT_DRIVER(zynq_gem) = {
722 .name = "zynq_gem",
723 .id = UCLASS_ETH,
724 .of_match = zynq_gem_ids,
725 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
726 .probe = zynq_gem_probe,
727 .remove = zynq_gem_remove,
728 .ops = &zynq_gem_ops,
729 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
730 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
731};