blob: 4049e1cb94e8a5f7ca90c10d0d347174135f680f [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000014#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020017#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010022#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000023#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053024#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020025#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020026#include <asm/arch/sys_proto.h>
Michal Simeke4d23182015-08-17 09:57:46 +020027#include <asm-generic/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000028
Michal Simek6889ca72015-11-30 14:14:56 +010029DECLARE_GLOBAL_DATA_PTR;
30
Michal Simek185f7d92012-09-13 20:23:34 +000031/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020049#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000050
Michal Simek185f7d92012-09-13 20:23:34 +000051#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
52#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
53#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
54#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
55
Michal Simek80243522012-10-15 14:01:23 +020056#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
57#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
58#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
59#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +053060#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x080000000 /* SGMII Enable */
61#define ZYNQ_GEM_NWCFG_PCS_SEL 0x000000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020062#ifdef CONFIG_ARM64
63#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000100000 /* Div pclk by 64, max 160MHz */
64#else
Michal Simek6777f382015-09-08 17:07:01 +020065#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020066#endif
Michal Simek185f7d92012-09-13 20:23:34 +000067
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053068#ifdef CONFIG_ARM64
69# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
70#else
71# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
72#endif
73
74#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
75 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000076 ZYNQ_GEM_NWCFG_FSREM | \
77 ZYNQ_GEM_NWCFG_MDCCLKDIV)
78
79#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
80
81#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
82/* Use full configured addressable space (8 Kb) */
83#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
84/* Use full configured addressable space (4 Kb) */
85#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
86/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
87#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
88
89#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
90 ZYNQ_GEM_DMACR_RXSIZE | \
91 ZYNQ_GEM_DMACR_TXSIZE | \
92 ZYNQ_GEM_DMACR_RXBUF)
93
Michal Simeke4d23182015-08-17 09:57:46 +020094#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
95
Michal Simekf97d7e82013-04-22 14:41:09 +020096/* Use MII register 1 (MII status register) to detect PHY */
97#define PHY_DETECT_REG 1
98
99/* Mask used to verify certain PHY features (or register contents)
100 * in the register above:
101 * 0x1000: 10Mbps full duplex support
102 * 0x0800: 10Mbps half duplex support
103 * 0x0008: Auto-negotiation support
104 */
105#define PHY_DETECT_MASK 0x1808
106
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530107/* TX BD status masks */
108#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
109#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
110#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
111
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800112/* Clock frequencies for different speeds */
113#define ZYNQ_GEM_FREQUENCY_10 2500000UL
114#define ZYNQ_GEM_FREQUENCY_100 25000000UL
115#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
116
Michal Simek185f7d92012-09-13 20:23:34 +0000117/* Device registers */
118struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200119 u32 nwctrl; /* 0x0 - Network Control reg */
120 u32 nwcfg; /* 0x4 - Network Config reg */
121 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000122 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200123 u32 dmacr; /* 0x10 - DMA Control reg */
124 u32 txsr; /* 0x14 - TX Status reg */
125 u32 rxqbase; /* 0x18 - RX Q Base address reg */
126 u32 txqbase; /* 0x1c - TX Q Base address reg */
127 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000128 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200129 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000130 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200131 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200133 u32 hashl; /* 0x80 - Hash Low address reg */
134 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000135#define LADDR_LOW 0
136#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200137 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
138 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000139 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200140#define STAT_SIZE 44
141 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700142 u32 reserved7[164];
143 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
144 u32 reserved8[15];
145 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000146};
147
148/* BD descriptors */
149struct emac_bd {
150 u32 addr; /* Next descriptor pointer */
151 u32 status;
152};
153
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530154#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530155/* Page table entries are set to 1MB, or multiples of 1MB
156 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
157 */
158#define BD_SPACE 0x100000
159/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200160#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000161
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700162/* Setup the first free TX descriptor */
163#define TX_FREE_DESC 2
164
Michal Simek185f7d92012-09-13 20:23:34 +0000165/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
166struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530167 struct emac_bd *tx_bd;
168 struct emac_bd *rx_bd;
169 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000170 u32 rxbd_current;
171 u32 rx_first_buf;
172 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200173 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100174 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100175 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200176 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000177 struct phy_device *phydev;
178 struct mii_dev *bus;
179};
180
Michal Simek3fac2722015-11-30 10:09:43 +0100181static inline int mdio_wait(struct zynq_gem_regs *regs)
Michal Simek185f7d92012-09-13 20:23:34 +0000182{
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200183 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000184
185 /* Wait till MDIO interface is ready to accept a new transaction. */
186 while (--timeout) {
187 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
188 break;
189 WATCHDOG_RESET();
190 }
191
192 if (!timeout) {
193 printf("%s: Timeout\n", __func__);
194 return 1;
195 }
196
197 return 0;
198}
199
Michal Simekf2fc2762015-11-30 10:24:15 +0100200static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
201 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000202{
203 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100204 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000205
Michal Simek3fac2722015-11-30 10:09:43 +0100206 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000207 return 1;
208
209 /* Construct mgtcr mask for the operation */
210 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
211 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
212 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
213
214 /* Write mgtcr and wait for completion */
215 writel(mgtcr, &regs->phymntnc);
216
Michal Simek3fac2722015-11-30 10:09:43 +0100217 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000218 return 1;
219
220 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
221 *data = readl(&regs->phymntnc);
222
223 return 0;
224}
225
Michal Simekf2fc2762015-11-30 10:24:15 +0100226static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
227 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000228{
Michal Simek198e9a42015-10-07 16:34:51 +0200229 u32 ret;
230
Michal Simekf2fc2762015-11-30 10:24:15 +0100231 ret = phy_setup_op(priv, phy_addr, regnum,
232 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200233
234 if (!ret)
235 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
236 phy_addr, regnum, *val);
237
238 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000239}
240
Michal Simekf2fc2762015-11-30 10:24:15 +0100241static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
242 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000243{
Michal Simek198e9a42015-10-07 16:34:51 +0200244 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
245 regnum, data);
246
Michal Simekf2fc2762015-11-30 10:24:15 +0100247 return phy_setup_op(priv, phy_addr, regnum,
248 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000249}
250
Michal Simek6889ca72015-11-30 14:14:56 +0100251static int phy_detection(struct udevice *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200252{
253 int i;
254 u16 phyreg;
255 struct zynq_gem_priv *priv = dev->priv;
256
257 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100258 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200259 if ((phyreg != 0xFFFF) &&
260 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
261 /* Found a valid PHY address */
262 debug("Default phy address %d is valid\n",
263 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100264 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200265 } else {
266 debug("PHY address is not setup correctly %d\n",
267 priv->phyaddr);
268 priv->phyaddr = -1;
269 }
270 }
271
272 debug("detecting phy address\n");
273 if (priv->phyaddr == -1) {
274 /* detect the PHY address */
275 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100276 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200277 if ((phyreg != 0xFFFF) &&
278 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
279 /* Found a valid PHY address */
280 priv->phyaddr = i;
281 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100282 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200283 }
284 }
285 }
286 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100287 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200288}
289
Michal Simek6889ca72015-11-30 14:14:56 +0100290static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000291{
292 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100293 struct eth_pdata *pdata = dev_get_platdata(dev);
294 struct zynq_gem_priv *priv = dev_get_priv(dev);
295 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000296
297 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100298 macaddrlow = pdata->enetaddr[0];
299 macaddrlow |= pdata->enetaddr[1] << 8;
300 macaddrlow |= pdata->enetaddr[2] << 16;
301 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000302
303 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100304 macaddrhigh = pdata->enetaddr[4];
305 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000306
307 for (i = 0; i < 4; i++) {
308 writel(0, &regs->laddr[i][LADDR_LOW]);
309 writel(0, &regs->laddr[i][LADDR_HIGH]);
310 /* Do not use MATCHx register */
311 writel(0, &regs->match[i]);
312 }
313
314 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
315 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
316
317 return 0;
318}
319
Michal Simek6889ca72015-11-30 14:14:56 +0100320static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100321{
322 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100323 struct zynq_gem_priv *priv = dev_get_priv(dev);
324 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100325 const u32 supported = SUPPORTED_10baseT_Half |
326 SUPPORTED_10baseT_Full |
327 SUPPORTED_100baseT_Half |
328 SUPPORTED_100baseT_Full |
329 SUPPORTED_1000baseT_Half |
330 SUPPORTED_1000baseT_Full;
331
Michal Simekc8e29272015-11-30 13:58:36 +0100332 /* Enable only MDIO bus */
333 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
334
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530335 if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
336 ret = phy_detection(dev);
337 if (ret) {
338 printf("GEM PHY init failed\n");
339 return ret;
340 }
Michal Simek68cc3bd2015-11-30 13:54:43 +0100341 }
342
343 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
344 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100345 if (!priv->phydev)
346 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100347
348 priv->phydev->supported = supported | ADVERTISED_Pause |
349 ADVERTISED_Asym_Pause;
350 priv->phydev->advertising = priv->phydev->supported;
351 phy_config(priv->phydev);
352
353 return 0;
354}
355
Michal Simek6889ca72015-11-30 14:14:56 +0100356static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000357{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530358 u32 i, nwconfig;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800359 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100360 struct zynq_gem_priv *priv = dev_get_priv(dev);
361 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700362 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
363 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000364
Michal Simek05868752013-01-24 13:04:12 +0100365 if (!priv->init) {
366 /* Disable all interrupts */
367 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000368
Michal Simek05868752013-01-24 13:04:12 +0100369 /* Disable the receiver & transmitter */
370 writel(0, &regs->nwctrl);
371 writel(0, &regs->txsr);
372 writel(0, &regs->rxsr);
373 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000374
Michal Simek05868752013-01-24 13:04:12 +0100375 /* Clear the Hash registers for the mac address
376 * pointed by AddressPtr
377 */
378 writel(0x0, &regs->hashl);
379 /* Write bits [63:32] in TOP */
380 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000381
Michal Simek05868752013-01-24 13:04:12 +0100382 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200383 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100384 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000385
Michal Simek05868752013-01-24 13:04:12 +0100386 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530387 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000388
Michal Simek05868752013-01-24 13:04:12 +0100389 for (i = 0; i < RX_BUF; i++) {
390 priv->rx_bd[i].status = 0xF0000000;
391 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530392 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000393 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100394 }
395 /* WRAP bit to last BD */
396 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
397 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530398 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000399
Michal Simek05868752013-01-24 13:04:12 +0100400 /* Setup for DMA Configuration register */
401 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000402
Michal Simek05868752013-01-24 13:04:12 +0100403 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200404 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000405
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700406 /* Disable the second priority queue */
407 dummy_tx_bd->addr = 0;
408 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
409 ZYNQ_GEM_TXBUF_LAST_MASK|
410 ZYNQ_GEM_TXBUF_USED_MASK;
411
412 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
413 ZYNQ_GEM_RXBUF_NEW_MASK;
414 dummy_rx_bd->status = 0;
415 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
416 sizeof(dummy_tx_bd));
417 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
418 sizeof(dummy_rx_bd));
419
420 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
421 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
422
Michal Simek05868752013-01-24 13:04:12 +0100423 priv->init++;
424 }
425
Michal Simek64a7ead2015-11-30 13:44:49 +0100426 phy_startup(priv->phydev);
Michal Simek185f7d92012-09-13 20:23:34 +0000427
Michal Simek64a7ead2015-11-30 13:44:49 +0100428 if (!priv->phydev->link) {
429 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100430 return -1;
431 }
432
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530433 nwconfig = ZYNQ_GEM_NWCFG_INIT;
434
435 if (priv->interface == PHY_INTERFACE_MODE_SGMII)
436 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
437 ZYNQ_GEM_NWCFG_PCS_SEL;
438
Michal Simek64a7ead2015-11-30 13:44:49 +0100439 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200440 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530441 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200442 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800443 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200444 break;
445 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530446 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200447 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800448 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200449 break;
450 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800451 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200452 break;
453 }
David Andrey01fbf312013-04-05 17:24:24 +0200454
455 /* Change the rclk and clk only not using EMIO interface */
456 if (!priv->emio)
Michal Simek6889ca72015-11-30 14:14:56 +0100457 zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800458 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200459
460 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
461 ZYNQ_GEM_NWCTRL_TXEN_MASK);
462
Michal Simek185f7d92012-09-13 20:23:34 +0000463 return 0;
464}
465
Michal Simek6889ca72015-11-30 14:14:56 +0100466static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000467{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530468 u32 addr, size;
Michal Simek6889ca72015-11-30 14:14:56 +0100469 struct zynq_gem_priv *priv = dev_get_priv(dev);
470 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200471 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000472
Michal Simek185f7d92012-09-13 20:23:34 +0000473 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530474 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000475
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530476 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530477 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200478 ZYNQ_GEM_TXBUF_LAST_MASK;
479 /* Dummy descriptor to mark it as the last in descriptor chain */
480 current_bd->addr = 0x0;
481 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
482 ZYNQ_GEM_TXBUF_LAST_MASK|
483 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530484
Michal Simek45c07742015-08-17 09:50:09 +0200485 /* setup BD */
486 writel((ulong)priv->tx_bd, &regs->txqbase);
487
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530488 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530489 addr &= ~(ARCH_DMA_MINALIGN - 1);
490 size = roundup(len, ARCH_DMA_MINALIGN);
491 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530492
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530493 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530494 addr &= ~(ARCH_DMA_MINALIGN - 1);
495 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
496 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530497 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000498
499 /* Start transmit */
500 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
501
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530502 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530503 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
504 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000505
Michal Simeke4d23182015-08-17 09:57:46 +0200506 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +0100507 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000508}
509
510/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100511static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000512{
513 int frame_len;
Michal Simek9d9211a2015-12-09 14:26:48 +0100514 u32 addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100515 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000516 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000517
518 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100519 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000520
521 if (!(current_bd->status &
522 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
523 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100524 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000525 }
526
527 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100528 if (!frame_len) {
529 printf("%s: Zero size packet?\n", __func__);
530 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000531 }
532
Michal Simek9d9211a2015-12-09 14:26:48 +0100533 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
534 addr &= ~(ARCH_DMA_MINALIGN - 1);
535 *packetp = (uchar *)(uintptr_t)addr;
536
537 return frame_len;
538}
539
540static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
541{
542 struct zynq_gem_priv *priv = dev_get_priv(dev);
543 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
544 struct emac_bd *first_bd;
545
546 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
547 priv->rx_first_buf = priv->rxbd_current;
548 } else {
549 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
550 current_bd->status = 0xF0000000; /* FIXME */
551 }
552
553 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
554 first_bd = &priv->rx_bd[priv->rx_first_buf];
555 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
556 first_bd->status = 0xF0000000;
557 }
558
559 if ((++priv->rxbd_current) >= RX_BUF)
560 priv->rxbd_current = 0;
561
Michal Simekda872d72015-12-09 14:16:32 +0100562 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000563}
564
Michal Simek6889ca72015-11-30 14:14:56 +0100565static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000566{
Michal Simek6889ca72015-11-30 14:14:56 +0100567 struct zynq_gem_priv *priv = dev_get_priv(dev);
568 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000569
Michal Simek80243522012-10-15 14:01:23 +0200570 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
571 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000572}
573
Michal Simek6889ca72015-11-30 14:14:56 +0100574static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
575 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000576{
Michal Simek6889ca72015-11-30 14:14:56 +0100577 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000578 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100579 u16 val;
Michal Simek185f7d92012-09-13 20:23:34 +0000580
Michal Simek6889ca72015-11-30 14:14:56 +0100581 ret = phyread(priv, addr, reg, &val);
582 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
583 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000584}
585
Michal Simek6889ca72015-11-30 14:14:56 +0100586static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
587 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000588{
Michal Simek6889ca72015-11-30 14:14:56 +0100589 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000590
Michal Simek6889ca72015-11-30 14:14:56 +0100591 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
592 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000593}
594
Michal Simek6889ca72015-11-30 14:14:56 +0100595static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000596{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530597 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100598 struct zynq_gem_priv *priv = dev_get_priv(dev);
599 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000600
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530601 /* Align rxbuffers to ARCH_DMA_MINALIGN */
602 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
603 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
604
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530605 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530606 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200607 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
608 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530609
610 /* Initialize the bd spaces for tx and rx bd's */
611 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530612 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530613
Michal Simek6889ca72015-11-30 14:14:56 +0100614 priv->bus = mdio_alloc();
615 priv->bus->read = zynq_gem_miiphy_read;
616 priv->bus->write = zynq_gem_miiphy_write;
617 priv->bus->priv = priv;
618 strcpy(priv->bus->name, "gem");
Michal Simek185f7d92012-09-13 20:23:34 +0000619
Michal Simek6889ca72015-11-30 14:14:56 +0100620 ret = mdio_register(priv->bus);
Michal Simekc8e29272015-11-30 13:58:36 +0100621 if (ret)
622 return ret;
623
Michal Simek6889ca72015-11-30 14:14:56 +0100624 zynq_phy_init(dev);
625
626 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000627}
Michal Simek6889ca72015-11-30 14:14:56 +0100628
629static int zynq_gem_remove(struct udevice *dev)
630{
631 struct zynq_gem_priv *priv = dev_get_priv(dev);
632
633 free(priv->phydev);
634 mdio_unregister(priv->bus);
635 mdio_free(priv->bus);
636
637 return 0;
638}
639
640static const struct eth_ops zynq_gem_ops = {
641 .start = zynq_gem_init,
642 .send = zynq_gem_send,
643 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100644 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100645 .stop = zynq_gem_halt,
646 .write_hwaddr = zynq_gem_setup_mac,
647};
648
649static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
650{
651 struct eth_pdata *pdata = dev_get_platdata(dev);
652 struct zynq_gem_priv *priv = dev_get_priv(dev);
653 int offset = 0;
Michal Simek3cdb1452015-11-30 14:17:50 +0100654 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100655
656 pdata->iobase = (phys_addr_t)dev_get_addr(dev);
657 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
658 /* Hardcode for now */
659 priv->emio = 0;
Michal Simekbcdfef72015-12-09 09:29:12 +0100660 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100661
662 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
663 "phy-handle");
664 if (offset > 0)
Michal Simekbcdfef72015-12-09 09:29:12 +0100665 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
Michal Simek6889ca72015-11-30 14:14:56 +0100666
Michal Simek3cdb1452015-11-30 14:17:50 +0100667 phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
668 if (phy_mode)
669 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
670 if (pdata->phy_interface == -1) {
671 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
672 return -EINVAL;
673 }
674 priv->interface = pdata->phy_interface;
675
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530676 priv->emio = fdtdec_get_bool(gd->fdt_blob, dev->of_offset, "xlnx,emio");
677
Michal Simek3cdb1452015-11-30 14:17:50 +0100678 printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
679 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100680
681 return 0;
682}
683
684static const struct udevice_id zynq_gem_ids[] = {
685 { .compatible = "cdns,zynqmp-gem" },
686 { .compatible = "cdns,zynq-gem" },
687 { .compatible = "cdns,gem" },
688 { }
689};
690
691U_BOOT_DRIVER(zynq_gem) = {
692 .name = "zynq_gem",
693 .id = UCLASS_ETH,
694 .of_match = zynq_gem_ids,
695 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
696 .probe = zynq_gem_probe,
697 .remove = zynq_gem_remove,
698 .ops = &zynq_gem_ops,
699 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
700 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
701};