blob: 6deb1d8ddc56c59ebda43de19500deaf2e023058 [file] [log] [blame]
wdenke85390d2002-04-01 14:29:03 +00001/*
2 * COM1 NS16550 support
Stefan Roesea47a12b2010-04-15 16:07:28 +02003 * originally from linux source (arch/powerpc/boot/ns16550.c)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02004 * modified to use CONFIG_SYS_ISA_MEM and new defines
wdenke85390d2002-04-01 14:29:03 +00005 */
6
Simon Glassd96c2602019-12-28 10:44:58 -07007#include <clock_legacy.h>
Simon Glassfa54eb12014-09-04 16:27:32 -06008#include <common.h>
Paul Burton50fce1d2016-09-08 07:47:29 +01009#include <clk.h>
Simon Glass12e431b2014-09-04 16:27:34 -060010#include <dm.h>
11#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
wdenke85390d2002-04-01 14:29:03 +000013#include <ns16550.h>
Ley Foon Tanb051eec2018-06-14 18:45:22 +080014#include <reset.h>
Simon Glass12e431b2014-09-04 16:27:34 -060015#include <serial.h>
Simon Glass7f5ff032023-09-26 08:14:56 -060016#include <spl.h>
Ladislav Michla1b322a2010-02-01 23:34:25 +010017#include <watchdog.h>
Simon Glass401d1c42020-10-30 21:38:53 -060018#include <asm/global_data.h>
Simon Glass61b29b82020-02-03 07:36:15 -070019#include <linux/err.h>
Graeme Russ167cdad2010-04-24 00:05:46 +100020#include <linux/types.h>
21#include <asm/io.h>
wdenke85390d2002-04-01 14:29:03 +000022
Simon Glass12e431b2014-09-04 16:27:34 -060023DECLARE_GLOBAL_DATA_PTR;
24
Detlev Zundel200779e2009-04-03 11:53:01 +020025#define UART_LCRVAL UART_LCR_8N1 /* 8 data, 1 stop, no parity */
26#define UART_MCRVAL (UART_MCR_DTR | \
27 UART_MCR_RTS) /* RTS/DTR */
Simon Glass12e431b2014-09-04 16:27:34 -060028
Simon Glass2e2c5142019-09-25 08:11:14 -060029#if !CONFIG_IS_ENABLED(DM_SERIAL)
Graeme Russ167cdad2010-04-24 00:05:46 +100030#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
Simon Glassf8df9d02011-10-15 19:14:09 +000031#define serial_out(x, y) outb(x, (ulong)y)
32#define serial_in(y) inb((ulong)y)
Dave Aldridge79df1202011-09-01 22:47:14 +000033#elif defined(CONFIG_SYS_NS16550_MEM32) && (CONFIG_SYS_NS16550_REG_SIZE > 0)
Simon Glassf8df9d02011-10-15 19:14:09 +000034#define serial_out(x, y) out_be32(y, x)
35#define serial_in(y) in_be32(y)
Dave Aldridge79df1202011-09-01 22:47:14 +000036#elif defined(CONFIG_SYS_NS16550_MEM32) && (CONFIG_SYS_NS16550_REG_SIZE < 0)
Simon Glassf8df9d02011-10-15 19:14:09 +000037#define serial_out(x, y) out_le32(y, x)
38#define serial_in(y) in_le32(y)
Graeme Russ167cdad2010-04-24 00:05:46 +100039#else
Simon Glassf8df9d02011-10-15 19:14:09 +000040#define serial_out(x, y) writeb(x, y)
41#define serial_in(y) readb(y)
Graeme Russ167cdad2010-04-24 00:05:46 +100042#endif
Simon Glass12e431b2014-09-04 16:27:34 -060043#endif /* !CONFIG_DM_SERIAL */
wdenke85390d2002-04-01 14:29:03 +000044
Tom Rinif899cc12021-09-12 20:32:32 -040045#if defined(CONFIG_ARCH_KEYSTONE)
Vitaly Andrianovef509b92014-04-04 13:16:53 -040046#define UART_REG_VAL_PWREMU_MGMT_UART_DISABLE 0
47#define UART_REG_VAL_PWREMU_MGMT_UART_ENABLE ((1 << 14) | (1 << 13) | (1 << 0))
Karicheri, Muralidharand57dee52014-04-09 15:38:46 -040048#undef UART_MCRVAL
49#ifdef CONFIG_SERIAL_HW_FLOW_CONTROL
50#define UART_MCRVAL (UART_MCR_RTS | UART_MCR_AFE)
51#else
52#define UART_MCRVAL (UART_MCR_RTS)
53#endif
Vitaly Andrianovef509b92014-04-04 13:16:53 -040054#endif
55
Tom Rini6e7df1d2023-01-10 11:19:45 -050056#ifndef CFG_SYS_NS16550_IER
57#define CFG_SYS_NS16550_IER 0x00
58#endif /* CFG_SYS_NS16550_IER */
Prafulla Wadaskara160ea02010-10-27 21:58:31 +053059
Simon Glass363e6da2015-02-27 22:06:26 -070060static inline void serial_out_shift(void *addr, int shift, int value)
Simon Glass76571672015-01-26 18:27:08 -070061{
62#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
63 outb(value, (ulong)addr);
Bernhard Messerklinger78b7d372018-02-15 09:02:26 +010064#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_LITTLE_ENDIAN)
Simon Glass76571672015-01-26 18:27:08 -070065 out_le32(addr, value);
66#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_BIG_ENDIAN)
67 out_be32(addr, value);
Simon Glass90914002015-05-12 14:55:02 -060068#elif defined(CONFIG_SYS_NS16550_MEM32)
69 writel(value, addr);
Simon Glass76571672015-01-26 18:27:08 -070070#elif defined(CONFIG_SYS_BIG_ENDIAN)
71 writeb(value, addr + (1 << shift) - 1);
72#else
73 writeb(value, addr);
74#endif
75}
76
Simon Glass363e6da2015-02-27 22:06:26 -070077static inline int serial_in_shift(void *addr, int shift)
Simon Glass76571672015-01-26 18:27:08 -070078{
79#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
80 return inb((ulong)addr);
Bernhard Messerklinger78b7d372018-02-15 09:02:26 +010081#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_LITTLE_ENDIAN)
Simon Glass76571672015-01-26 18:27:08 -070082 return in_le32(addr);
83#elif defined(CONFIG_SYS_NS16550_MEM32) && defined(CONFIG_SYS_BIG_ENDIAN)
84 return in_be32(addr);
Simon Glass90914002015-05-12 14:55:02 -060085#elif defined(CONFIG_SYS_NS16550_MEM32)
86 return readl(addr);
Simon Glass76571672015-01-26 18:27:08 -070087#elif defined(CONFIG_SYS_BIG_ENDIAN)
Axel Lin20379c12015-02-28 15:55:36 +080088 return readb(addr + (1 << shift) - 1);
Simon Glass76571672015-01-26 18:27:08 -070089#else
90 return readb(addr);
91#endif
92}
93
Simon Glass2e2c5142019-09-25 08:11:14 -060094#if CONFIG_IS_ENABLED(DM_SERIAL)
Marek Vasutfa4ce722016-05-25 02:13:03 +020095
Tom Rini91092132022-11-16 13:10:28 -050096#ifndef CFG_SYS_NS16550_CLK
97#define CFG_SYS_NS16550_CLK 0
Marek Vasutfa4ce722016-05-25 02:13:03 +020098#endif
99
Simon Glass62cbde42019-12-19 17:58:18 -0700100/*
101 * Use this #ifdef for now since many platforms don't define in(), out(),
102 * out_le32(), etc. but we don't have #defines to indicate this.
103 *
104 * TODO(sjg@chromium.org): Add CONFIG options to indicate what I/O is available
105 * on a platform
106 */
107#ifdef CONFIG_NS16550_DYNAMIC
Simon Glass8a8d24b2020-12-03 16:55:23 -0700108static void serial_out_dynamic(struct ns16550_plat *plat, u8 *addr,
Simon Glass62cbde42019-12-19 17:58:18 -0700109 int value)
110{
111 if (plat->flags & NS16550_FLAG_IO) {
112 outb(value, addr);
113 } else if (plat->reg_width == 4) {
114 if (plat->flags & NS16550_FLAG_ENDIAN) {
115 if (plat->flags & NS16550_FLAG_BE)
116 out_be32(addr, value);
117 else
118 out_le32(addr, value);
119 } else {
120 writel(value, addr);
121 }
122 } else if (plat->flags & NS16550_FLAG_BE) {
123 writeb(value, addr + (1 << plat->reg_shift) - 1);
124 } else {
125 writeb(value, addr);
126 }
127}
128
Simon Glass8a8d24b2020-12-03 16:55:23 -0700129static int serial_in_dynamic(struct ns16550_plat *plat, u8 *addr)
Simon Glass62cbde42019-12-19 17:58:18 -0700130{
131 if (plat->flags & NS16550_FLAG_IO) {
132 return inb(addr);
133 } else if (plat->reg_width == 4) {
134 if (plat->flags & NS16550_FLAG_ENDIAN) {
135 if (plat->flags & NS16550_FLAG_BE)
136 return in_be32(addr);
137 else
138 return in_le32(addr);
139 } else {
140 return readl(addr);
141 }
142 } else if (plat->flags & NS16550_FLAG_BE) {
143 return readb(addr + (1 << plat->reg_shift) - 1);
144 } else {
145 return readb(addr);
146 }
147}
148#else
Simon Glass8a8d24b2020-12-03 16:55:23 -0700149static inline void serial_out_dynamic(struct ns16550_plat *plat, u8 *addr,
Simon Glass62cbde42019-12-19 17:58:18 -0700150 int value)
151{
152}
153
Simon Glass8a8d24b2020-12-03 16:55:23 -0700154static inline int serial_in_dynamic(struct ns16550_plat *plat, u8 *addr)
Simon Glass62cbde42019-12-19 17:58:18 -0700155{
156 return 0;
157}
158
159#endif /* CONFIG_NS16550_DYNAMIC */
160
Simon Glassd30c7202020-12-22 19:30:18 -0700161static void ns16550_writeb(struct ns16550 *port, int offset, int value)
Simon Glass12e431b2014-09-04 16:27:34 -0600162{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700163 struct ns16550_plat *plat = port->plat;
Simon Glass12e431b2014-09-04 16:27:34 -0600164 unsigned char *addr;
165
166 offset *= 1 << plat->reg_shift;
Simon Glass62cbde42019-12-19 17:58:18 -0700167 addr = (unsigned char *)plat->base + offset + plat->reg_offset;
Paul Burtondf8ec552016-05-17 07:43:26 +0100168
Simon Glass62cbde42019-12-19 17:58:18 -0700169 if (IS_ENABLED(CONFIG_NS16550_DYNAMIC))
170 serial_out_dynamic(plat, addr, value);
171 else
172 serial_out_shift(addr, plat->reg_shift, value);
Simon Glass12e431b2014-09-04 16:27:34 -0600173}
174
Simon Glassd30c7202020-12-22 19:30:18 -0700175static int ns16550_readb(struct ns16550 *port, int offset)
Simon Glass12e431b2014-09-04 16:27:34 -0600176{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700177 struct ns16550_plat *plat = port->plat;
Simon Glass12e431b2014-09-04 16:27:34 -0600178 unsigned char *addr;
179
180 offset *= 1 << plat->reg_shift;
Simon Glass62cbde42019-12-19 17:58:18 -0700181 addr = (unsigned char *)plat->base + offset + plat->reg_offset;
Simon Glass76571672015-01-26 18:27:08 -0700182
Simon Glass62cbde42019-12-19 17:58:18 -0700183 if (IS_ENABLED(CONFIG_NS16550_DYNAMIC))
184 return serial_in_dynamic(plat, addr);
185 else
186 return serial_in_shift(addr, plat->reg_shift);
Simon Glass12e431b2014-09-04 16:27:34 -0600187}
188
Simon Glassd30c7202020-12-22 19:30:18 -0700189static u32 ns16550_getfcr(struct ns16550 *port)
Marek Vasut65f83802016-12-01 02:06:29 +0100190{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700191 struct ns16550_plat *plat = port->plat;
Marek Vasut65f83802016-12-01 02:06:29 +0100192
193 return plat->fcr;
194}
195
Simon Glass12e431b2014-09-04 16:27:34 -0600196/* We can clean these up once everything is moved to driver model */
197#define serial_out(value, addr) \
Simon Glass363e6da2015-02-27 22:06:26 -0700198 ns16550_writeb(com_port, \
199 (unsigned char *)addr - (unsigned char *)com_port, value)
Simon Glass12e431b2014-09-04 16:27:34 -0600200#define serial_in(addr) \
Simon Glass363e6da2015-02-27 22:06:26 -0700201 ns16550_readb(com_port, \
202 (unsigned char *)addr - (unsigned char *)com_port)
Marek Vasut65f83802016-12-01 02:06:29 +0100203#else
Simon Glassd30c7202020-12-22 19:30:18 -0700204static u32 ns16550_getfcr(struct ns16550 *port)
Marek Vasut65f83802016-12-01 02:06:29 +0100205{
Heiko Schocher17fa0322017-01-18 08:05:49 +0100206 return UART_FCR_DEFVAL;
Marek Vasut65f83802016-12-01 02:06:29 +0100207}
Simon Glass12e431b2014-09-04 16:27:34 -0600208#endif
209
Simon Glassd30c7202020-12-22 19:30:18 -0700210int ns16550_calc_divisor(struct ns16550 *port, int clock, int baudrate)
Simon Glassfa54eb12014-09-04 16:27:32 -0600211{
212 const unsigned int mode_x_div = 16;
213
Simon Glass21d00432015-01-26 18:27:09 -0700214 return DIV_ROUND_CLOSEST(clock, mode_x_div * baudrate);
215}
216
Simon Glass2d6bf752020-12-22 19:30:19 -0700217static void ns16550_setbrg(struct ns16550 *com_port, int baud_divisor)
Simon Glass8bbe33c2014-09-04 16:27:33 -0600218{
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100219 /* to keep serial format, read lcr before writing BKSE */
220 int lcr_val = serial_in(&com_port->lcr) & ~UART_LCR_BKSE;
221
222 serial_out(UART_LCR_BKSE | lcr_val, &com_port->lcr);
Simon Glass8bbe33c2014-09-04 16:27:33 -0600223 serial_out(baud_divisor & 0xff, &com_port->dll);
224 serial_out((baud_divisor >> 8) & 0xff, &com_port->dlm);
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100225 serial_out(lcr_val, &com_port->lcr);
Simon Glass8bbe33c2014-09-04 16:27:33 -0600226}
227
Simon Glass2d6bf752020-12-22 19:30:19 -0700228void ns16550_init(struct ns16550 *com_port, int baud_divisor)
wdenke85390d2002-04-01 14:29:03 +0000229{
Gregoire Gentil956a8ba2014-11-10 11:04:10 -0800230#if (defined(CONFIG_SPL_BUILD) && \
231 (defined(CONFIG_OMAP34XX) || defined(CONFIG_OMAP44XX)))
Manfred Huberfd2aeac2013-03-29 02:52:36 +0000232 /*
Gregoire Gentil956a8ba2014-11-10 11:04:10 -0800233 * On some OMAP3/OMAP4 devices when UART3 is configured for boot mode
234 * before SPL starts only THRE bit is set. We have to empty the
235 * transmitter before initialization starts.
Manfred Huberfd2aeac2013-03-29 02:52:36 +0000236 */
237 if ((serial_in(&com_port->lsr) & (UART_LSR_TEMT | UART_LSR_THRE))
238 == UART_LSR_THRE) {
Simon Glass12e431b2014-09-04 16:27:34 -0600239 if (baud_divisor != -1)
Simon Glass2d6bf752020-12-22 19:30:19 -0700240 ns16550_setbrg(com_port, baud_divisor);
Patrik Dahlström1c166062019-12-21 17:25:12 +0100241 else {
242 // Re-use old baud rate divisor to flush transmit reg.
243 const int dll = serial_in(&com_port->dll);
244 const int dlm = serial_in(&com_port->dlm);
245 const int divisor = dll | (dlm << 8);
Simon Glass2d6bf752020-12-22 19:30:19 -0700246 ns16550_setbrg(com_port, divisor);
Patrik Dahlström1c166062019-12-21 17:25:12 +0100247 }
Manfred Huberfd2aeac2013-03-29 02:52:36 +0000248 serial_out(0, &com_port->mdr1);
249 }
250#endif
251
Scott Woodcb55b332012-09-18 18:19:05 -0500252 while (!(serial_in(&com_port->lsr) & UART_LSR_TEMT))
253 ;
254
Tom Rini6e7df1d2023-01-10 11:19:45 -0500255 serial_out(CFG_SYS_NS16550_IER, &com_port->ier);
Lokesh Vutla5d754192018-08-27 15:55:24 +0530256#if defined(CONFIG_ARCH_OMAP2PLUS) || defined(CONFIG_OMAP_SERIAL)
Graeme Russ167cdad2010-04-24 00:05:46 +1000257 serial_out(0x7, &com_port->mdr1); /* mode select reset TL16C750*/
wdenk945af8d2003-07-16 21:53:01 +0000258#endif
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800259
Graeme Russ167cdad2010-04-24 00:05:46 +1000260 serial_out(UART_MCRVAL, &com_port->mcr);
Marek Vasut65f83802016-12-01 02:06:29 +0100261 serial_out(ns16550_getfcr(com_port), &com_port->fcr);
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100262 /* initialize serial config to 8N1 before writing baudrate */
263 serial_out(UART_LCRVAL, &com_port->lcr);
Simon Glass12e431b2014-09-04 16:27:34 -0600264 if (baud_divisor != -1)
Simon Glass2d6bf752020-12-22 19:30:19 -0700265 ns16550_setbrg(com_port, baud_divisor);
Lokesh Vutla5d754192018-08-27 15:55:24 +0530266#if defined(CONFIG_ARCH_OMAP2PLUS) || defined(CONFIG_SOC_DA8XX) || \
267 defined(CONFIG_OMAP_SERIAL)
Simon Glassf8df9d02011-10-15 19:14:09 +0000268 /* /16 is proper to hit 115200 with 48MHz */
269 serial_out(0, &com_port->mdr1);
Tom Rini89024dd2017-05-12 22:33:16 -0400270#endif
Tom Rinif899cc12021-09-12 20:32:32 -0400271#if defined(CONFIG_ARCH_KEYSTONE)
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400272 serial_out(UART_REG_VAL_PWREMU_MGMT_UART_ENABLE, &com_port->regC);
273#endif
wdenke85390d2002-04-01 14:29:03 +0000274}
275
Tom Rini57c3afb2022-11-16 13:10:26 -0500276#if !CONFIG_IS_ENABLED(NS16550_MIN_FUNCTIONS)
Simon Glass2d6bf752020-12-22 19:30:19 -0700277void ns16550_reinit(struct ns16550 *com_port, int baud_divisor)
wdenke85390d2002-04-01 14:29:03 +0000278{
Tom Rini6e7df1d2023-01-10 11:19:45 -0500279 serial_out(CFG_SYS_NS16550_IER, &com_port->ier);
Simon Glass2d6bf752020-12-22 19:30:19 -0700280 ns16550_setbrg(com_port, 0);
Graeme Russ167cdad2010-04-24 00:05:46 +1000281 serial_out(UART_MCRVAL, &com_port->mcr);
Marek Vasut65f83802016-12-01 02:06:29 +0100282 serial_out(ns16550_getfcr(com_port), &com_port->fcr);
Simon Glass2d6bf752020-12-22 19:30:19 -0700283 ns16550_setbrg(com_port, baud_divisor);
wdenke85390d2002-04-01 14:29:03 +0000284}
Tom Rini57c3afb2022-11-16 13:10:26 -0500285#endif /* !CONFIG_IS_ENABLED(NS16550_MIN_FUNCTIONS) */
wdenke85390d2002-04-01 14:29:03 +0000286
Simon Glass2d6bf752020-12-22 19:30:19 -0700287void ns16550_putc(struct ns16550 *com_port, char c)
wdenke85390d2002-04-01 14:29:03 +0000288{
Simon Glassf8df9d02011-10-15 19:14:09 +0000289 while ((serial_in(&com_port->lsr) & UART_LSR_THRE) == 0)
290 ;
Graeme Russ167cdad2010-04-24 00:05:46 +1000291 serial_out(c, &com_port->thr);
Stefan Roese1a2d9b32010-10-12 09:39:45 +0200292
293 /*
294 * Call watchdog_reset() upon newline. This is done here in putc
295 * since the environment code uses a single puts() to print the complete
296 * environment upon "printenv". So we can't put this watchdog call
297 * in puts().
298 */
299 if (c == '\n')
Stefan Roese29caf932022-09-02 14:10:46 +0200300 schedule();
wdenke85390d2002-04-01 14:29:03 +0000301}
302
Tom Rini57c3afb2022-11-16 13:10:26 -0500303#if !CONFIG_IS_ENABLED(NS16550_MIN_FUNCTIONS)
Simon Glass2d6bf752020-12-22 19:30:19 -0700304char ns16550_getc(struct ns16550 *com_port)
wdenke85390d2002-04-01 14:29:03 +0000305{
Graeme Russ167cdad2010-04-24 00:05:46 +1000306 while ((serial_in(&com_port->lsr) & UART_LSR_DR) == 0) {
Marek Vasutf2041382012-09-15 10:25:19 +0200307#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_USB_TTY)
wdenk232c1502004-03-12 00:14:09 +0000308 extern void usbtty_poll(void);
309 usbtty_poll();
310#endif
Stefan Roese29caf932022-09-02 14:10:46 +0200311 schedule();
wdenk232c1502004-03-12 00:14:09 +0000312 }
Graeme Russ167cdad2010-04-24 00:05:46 +1000313 return serial_in(&com_port->rbr);
wdenke85390d2002-04-01 14:29:03 +0000314}
315
Simon Glass2d6bf752020-12-22 19:30:19 -0700316int ns16550_tstc(struct ns16550 *com_port)
wdenke85390d2002-04-01 14:29:03 +0000317{
Simon Glassf8df9d02011-10-15 19:14:09 +0000318 return (serial_in(&com_port->lsr) & UART_LSR_DR) != 0;
wdenke85390d2002-04-01 14:29:03 +0000319}
320
Tom Rini57c3afb2022-11-16 13:10:26 -0500321#endif /* !CONFIG_IS_ENABLED(NS16550_MIN_FUNCTIONS) */
Simon Glass12e431b2014-09-04 16:27:34 -0600322
Simon Glass21d00432015-01-26 18:27:09 -0700323#ifdef CONFIG_DEBUG_UART_NS16550
324
325#include <debug_uart.h>
326
Simon Glass97b05972015-10-18 19:51:23 -0600327static inline void _debug_uart_init(void)
Simon Glass21d00432015-01-26 18:27:09 -0700328{
Pali Rohárd2937592022-05-06 11:05:16 +0200329 struct ns16550 *com_port = (struct ns16550 *)CONFIG_VAL(DEBUG_UART_BASE);
Simon Glass21d00432015-01-26 18:27:09 -0700330 int baud_divisor;
331
Pali Rohár5e998b42022-06-23 14:13:56 +0200332 /* Wait until tx buffer is empty */
333 while (!(serial_din(&com_port->lsr) & UART_LSR_TEMT))
334 ;
335
Simon Glass21d00432015-01-26 18:27:09 -0700336 /*
337 * We copy the code from above because it is already horribly messy.
338 * Trying to refactor to nicely remove the duplication doesn't seem
339 * feasible. The better fix is to move all users of this driver to
340 * driver model.
341 */
Marek Vasut03c6f172016-05-25 02:13:16 +0200342 baud_divisor = ns16550_calc_divisor(com_port, CONFIG_DEBUG_UART_CLOCK,
343 CONFIG_BAUDRATE);
Tom Rini6e7df1d2023-01-10 11:19:45 -0500344 serial_dout(&com_port->ier, CFG_SYS_NS16550_IER);
Simon Glass6e780c72015-06-23 15:39:06 -0600345 serial_dout(&com_port->mcr, UART_MCRVAL);
Heiko Schocher17fa0322017-01-18 08:05:49 +0100346 serial_dout(&com_port->fcr, UART_FCR_DEFVAL);
Simon Glass21d00432015-01-26 18:27:09 -0700347
Simon Glass6e780c72015-06-23 15:39:06 -0600348 serial_dout(&com_port->lcr, UART_LCR_BKSE | UART_LCRVAL);
349 serial_dout(&com_port->dll, baud_divisor & 0xff);
350 serial_dout(&com_port->dlm, (baud_divisor >> 8) & 0xff);
351 serial_dout(&com_port->lcr, UART_LCRVAL);
Simon Glass21d00432015-01-26 18:27:09 -0700352}
353
Simon Glassd30c7202020-12-22 19:30:18 -0700354static inline int NS16550_read_baud_divisor(struct ns16550 *com_port)
Simon Goldschmidtc4448bd2019-01-09 20:35:31 +0100355{
356 int ret;
357
358 serial_dout(&com_port->lcr, UART_LCR_BKSE | UART_LCRVAL);
359 ret = serial_din(&com_port->dll) & 0xff;
360 ret |= (serial_din(&com_port->dlm) & 0xff) << 8;
361 serial_dout(&com_port->lcr, UART_LCRVAL);
362
363 return ret;
364}
365
Simon Glass21d00432015-01-26 18:27:09 -0700366static inline void _debug_uart_putc(int ch)
367{
Pali Rohárd2937592022-05-06 11:05:16 +0200368 struct ns16550 *com_port = (struct ns16550 *)CONFIG_VAL(DEBUG_UART_BASE);
Simon Glass21d00432015-01-26 18:27:09 -0700369
Simon Goldschmidtc4448bd2019-01-09 20:35:31 +0100370 while (!(serial_din(&com_port->lsr) & UART_LSR_THRE)) {
371#ifdef CONFIG_DEBUG_UART_NS16550_CHECK_ENABLED
372 if (!NS16550_read_baud_divisor(com_port))
373 return;
374#endif
375 }
Simon Glass6e780c72015-06-23 15:39:06 -0600376 serial_dout(&com_port->thr, ch);
Simon Glass21d00432015-01-26 18:27:09 -0700377}
378
379DEBUG_UART_FUNCS
380
381#endif
382
Simon Glass2e2c5142019-09-25 08:11:14 -0600383#if CONFIG_IS_ENABLED(DM_SERIAL)
Simon Glass12e431b2014-09-04 16:27:34 -0600384static int ns16550_serial_putc(struct udevice *dev, const char ch)
385{
Simon Glassd30c7202020-12-22 19:30:18 -0700386 struct ns16550 *const com_port = dev_get_priv(dev);
Simon Glass12e431b2014-09-04 16:27:34 -0600387
388 if (!(serial_in(&com_port->lsr) & UART_LSR_THRE))
389 return -EAGAIN;
390 serial_out(ch, &com_port->thr);
391
392 /*
393 * Call watchdog_reset() upon newline. This is done here in putc
394 * since the environment code uses a single puts() to print the complete
395 * environment upon "printenv". So we can't put this watchdog call
396 * in puts().
397 */
398 if (ch == '\n')
Stefan Roese29caf932022-09-02 14:10:46 +0200399 schedule();
Simon Glass12e431b2014-09-04 16:27:34 -0600400
401 return 0;
402}
403
404static int ns16550_serial_pending(struct udevice *dev, bool input)
405{
Simon Glassd30c7202020-12-22 19:30:18 -0700406 struct ns16550 *const com_port = dev_get_priv(dev);
Simon Glass12e431b2014-09-04 16:27:34 -0600407
408 if (input)
Mario Six4dbf9be2018-01-15 11:09:49 +0100409 return (serial_in(&com_port->lsr) & UART_LSR_DR) ? 1 : 0;
Simon Glass12e431b2014-09-04 16:27:34 -0600410 else
Mario Six4dbf9be2018-01-15 11:09:49 +0100411 return (serial_in(&com_port->lsr) & UART_LSR_THRE) ? 0 : 1;
Simon Glass12e431b2014-09-04 16:27:34 -0600412}
413
414static int ns16550_serial_getc(struct udevice *dev)
415{
Simon Glassd30c7202020-12-22 19:30:18 -0700416 struct ns16550 *const com_port = dev_get_priv(dev);
Stefan Roese7fded0c2017-08-16 17:37:15 +0200417
418 if (!(serial_in(&com_port->lsr) & UART_LSR_DR))
Simon Glass12e431b2014-09-04 16:27:34 -0600419 return -EAGAIN;
420
Stefan Roese7fded0c2017-08-16 17:37:15 +0200421 return serial_in(&com_port->rbr);
Simon Glass12e431b2014-09-04 16:27:34 -0600422}
423
424static int ns16550_serial_setbrg(struct udevice *dev, int baudrate)
425{
Simon Glassd30c7202020-12-22 19:30:18 -0700426 struct ns16550 *const com_port = dev_get_priv(dev);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700427 struct ns16550_plat *plat = com_port->plat;
Simon Glass12e431b2014-09-04 16:27:34 -0600428 int clock_divisor;
429
430 clock_divisor = ns16550_calc_divisor(com_port, plat->clock, baudrate);
431
Simon Glass2d6bf752020-12-22 19:30:19 -0700432 ns16550_setbrg(com_port, clock_divisor);
Simon Glass12e431b2014-09-04 16:27:34 -0600433
434 return 0;
435}
436
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100437static int ns16550_serial_setconfig(struct udevice *dev, uint serial_config)
438{
Simon Glassd30c7202020-12-22 19:30:18 -0700439 struct ns16550 *const com_port = dev_get_priv(dev);
Simon Goldschmidt9ad3b042018-11-02 21:28:08 +0100440 int lcr_val = UART_LCR_WLS_8;
441 uint parity = SERIAL_GET_PARITY(serial_config);
442 uint bits = SERIAL_GET_BITS(serial_config);
443 uint stop = SERIAL_GET_STOP(serial_config);
444
445 /*
446 * only parity config is implemented, check if other serial settings
447 * are the default one.
448 */
449 if (bits != SERIAL_8_BITS || stop != SERIAL_ONE_STOP)
450 return -ENOTSUPP; /* not supported in driver*/
451
452 switch (parity) {
453 case SERIAL_PAR_NONE:
454 /* no bits to add */
455 break;
456 case SERIAL_PAR_ODD:
457 lcr_val |= UART_LCR_PEN;
458 break;
459 case SERIAL_PAR_EVEN:
460 lcr_val |= UART_LCR_PEN | UART_LCR_EPS;
461 break;
462 default:
463 return -ENOTSUPP; /* not supported in driver*/
464 }
465
466 serial_out(lcr_val, &com_port->lcr);
467 return 0;
468}
469
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200470static int ns16550_serial_getinfo(struct udevice *dev,
471 struct serial_device_info *info)
472{
Simon Glassd30c7202020-12-22 19:30:18 -0700473 struct ns16550 *const com_port = dev_get_priv(dev);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700474 struct ns16550_plat *plat = com_port->plat;
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200475
Simon Glass7f5ff032023-09-26 08:14:56 -0600476 /* save code size */
477 if (!spl_in_proper())
478 return -ENOSYS;
479
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200480 info->type = SERIAL_CHIP_16550_COMPATIBLE;
481#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
482 info->addr_space = SERIAL_ADDRESS_SPACE_IO;
483#else
484 info->addr_space = SERIAL_ADDRESS_SPACE_MEMORY;
485#endif
486 info->addr = plat->base;
Simon Glassf69d3d62023-09-26 08:14:58 -0600487 info->size = plat->size;
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200488 info->reg_width = plat->reg_width;
489 info->reg_shift = plat->reg_shift;
490 info->reg_offset = plat->reg_offset;
Andy Shevchenko5db92a02020-02-27 17:21:55 +0200491 info->clock = plat->clock;
492
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200493 return 0;
494}
495
Simon Glassf69d3d62023-09-26 08:14:58 -0600496static int ns16550_serial_assign_base(struct ns16550_plat *plat,
497 fdt_addr_t base, fdt_size_t size)
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100498{
Bin Meng9e6ce622020-04-03 18:35:32 -0700499 if (base == FDT_ADDR_T_NONE)
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100500 return -EINVAL;
501
502#ifdef CONFIG_SYS_NS16550_PORT_MAPPED
Bin Meng9e6ce622020-04-03 18:35:32 -0700503 plat->base = base;
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100504#else
Bin Meng9e6ce622020-04-03 18:35:32 -0700505 plat->base = (unsigned long)map_physmem(base, 0, MAP_NOCACHE);
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100506#endif
Simon Glassf69d3d62023-09-26 08:14:58 -0600507 plat->size = size;
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100508
509 return 0;
510}
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100511
Simon Glass12e431b2014-09-04 16:27:34 -0600512int ns16550_serial_probe(struct udevice *dev)
513{
Simon Glass0fd3d912020-12-22 19:30:28 -0700514 struct ns16550_plat *plat = dev_get_plat(dev);
Simon Glassd30c7202020-12-22 19:30:18 -0700515 struct ns16550 *const com_port = dev_get_priv(dev);
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800516 struct reset_ctl_bulk reset_bulk;
Bin Meng9e6ce622020-04-03 18:35:32 -0700517 fdt_addr_t addr;
Simon Glassf69d3d62023-09-26 08:14:58 -0600518 fdt_addr_t size;
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800519 int ret;
520
Bin Meng9e6ce622020-04-03 18:35:32 -0700521 /*
522 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glasscaa4daa2020-12-03 16:55:18 -0700523 * or via a PCI bridge, assign plat->base before probing hardware.
Bin Meng9e6ce622020-04-03 18:35:32 -0700524 */
525 if (device_is_on_pci_bus(dev)) {
Simon Glassf69d3d62023-09-26 08:14:58 -0600526 addr = devfdt_get_addr_pci(dev, &size);
527 ret = ns16550_serial_assign_base(plat, addr, size);
Bin Meng9e6ce622020-04-03 18:35:32 -0700528 if (ret)
529 return ret;
530 }
Wolfgang Wallner720f9e12020-03-02 14:41:14 +0100531
Ley Foon Tanb051eec2018-06-14 18:45:22 +0800532 ret = reset_get_bulk(dev, &reset_bulk);
533 if (!ret)
534 reset_deassert_bulk(&reset_bulk);
Simon Glass12e431b2014-09-04 16:27:34 -0600535
Simon Glassc69cda22020-12-03 16:55:20 -0700536 com_port->plat = dev_get_plat(dev);
Simon Glass2d6bf752020-12-22 19:30:19 -0700537 ns16550_init(com_port, -1);
Simon Glass12e431b2014-09-04 16:27:34 -0600538
539 return 0;
540}
541
Marek Vasut79fd9282016-12-01 02:06:30 +0100542#if CONFIG_IS_ENABLED(OF_CONTROL)
543enum {
544 PORT_NS16550 = 0,
Marek Vasut0b060ee2016-12-01 02:06:31 +0100545 PORT_JZ4780,
Marek Vasut79fd9282016-12-01 02:06:30 +0100546};
547#endif
548
Simon Glass414cc152021-08-07 07:24:03 -0600549#if CONFIG_IS_ENABLED(OF_REAL)
Simon Glassd1998a92020-12-03 16:55:21 -0700550int ns16550_serial_of_to_plat(struct udevice *dev)
Simon Glass12e431b2014-09-04 16:27:34 -0600551{
Simon Glass0fd3d912020-12-22 19:30:28 -0700552 struct ns16550_plat *plat = dev_get_plat(dev);
Marek Vasut0b060ee2016-12-01 02:06:31 +0100553 const u32 port_type = dev_get_driver_data(dev);
Simon Glassf69d3d62023-09-26 08:14:58 -0600554 fdt_size_t size = 0;
Bin Meng9e6ce622020-04-03 18:35:32 -0700555 fdt_addr_t addr;
Masahiro Yamada021abf62016-09-26 20:45:27 +0900556 struct clk clk;
557 int err;
Simon Glass12e431b2014-09-04 16:27:34 -0600558
Simon Glassf69d3d62023-09-26 08:14:58 -0600559 addr = spl_in_proper() ? dev_read_addr_size(dev, &size) :
560 dev_read_addr(dev);
561 err = ns16550_serial_assign_base(plat, addr, size);
Bin Meng9e6ce622020-04-03 18:35:32 -0700562 if (err && !device_is_on_pci_bus(dev))
563 return err;
564
Philipp Tomsich3d404792017-06-07 18:46:02 +0200565 plat->reg_offset = dev_read_u32_default(dev, "reg-offset", 0);
566 plat->reg_shift = dev_read_u32_default(dev, "reg-shift", 0);
Andy Shevchenko4e720772018-11-20 23:52:35 +0200567 plat->reg_width = dev_read_u32_default(dev, "reg-io-width", 1);
Paul Burton50fce1d2016-09-08 07:47:29 +0100568
569 err = clk_get_by_index(dev, 0, &clk);
570 if (!err) {
571 err = clk_get_rate(&clk);
572 if (!IS_ERR_VALUE(err))
573 plat->clock = err;
Alexandre Courbotab895d62016-09-30 17:37:00 +0900574 } else if (err != -ENOENT && err != -ENODEV && err != -ENOSYS) {
Paul Burton50fce1d2016-09-08 07:47:29 +0100575 debug("ns16550 failed to get clock\n");
576 return err;
577 }
578
579 if (!plat->clock)
Philipp Tomsich3d404792017-06-07 18:46:02 +0200580 plat->clock = dev_read_u32_default(dev, "clock-frequency",
Tom Rini91092132022-11-16 13:10:28 -0500581 CFG_SYS_NS16550_CLK);
Bin Meng384b62c2021-02-03 22:42:25 +0800582 if (!plat->clock)
Tom Rini91092132022-11-16 13:10:28 -0500583 plat->clock = CFG_SYS_NS16550_CLK;
Thomas Chou8e62d322015-11-19 21:48:05 +0800584 if (!plat->clock) {
585 debug("ns16550 clock not defined\n");
586 return -EINVAL;
587 }
Simon Glass12e431b2014-09-04 16:27:34 -0600588
Heiko Schocher17fa0322017-01-18 08:05:49 +0100589 plat->fcr = UART_FCR_DEFVAL;
Marek Vasut0b060ee2016-12-01 02:06:31 +0100590 if (port_type == PORT_JZ4780)
591 plat->fcr |= UART_FCR_UME;
Marek Vasut65f83802016-12-01 02:06:29 +0100592
Simon Glass12e431b2014-09-04 16:27:34 -0600593 return 0;
594}
Simon Glass11c1a872014-10-22 21:37:05 -0600595#endif
Simon Glass12e431b2014-09-04 16:27:34 -0600596
597const struct dm_serial_ops ns16550_serial_ops = {
598 .putc = ns16550_serial_putc,
599 .pending = ns16550_serial_pending,
600 .getc = ns16550_serial_getc,
601 .setbrg = ns16550_serial_setbrg,
Andy Shevchenko50bf7d02018-11-20 23:52:36 +0200602 .setconfig = ns16550_serial_setconfig,
603 .getinfo = ns16550_serial_getinfo,
Simon Glass12e431b2014-09-04 16:27:34 -0600604};
Thomas Chou8e62d322015-11-19 21:48:05 +0800605
Simon Glass414cc152021-08-07 07:24:03 -0600606#if CONFIG_IS_ENABLED(OF_REAL)
Thomas Choucc4228f2015-12-14 20:45:09 +0800607/*
608 * Please consider existing compatible strings before adding a new
609 * one to keep this table compact. Or you may add a generic "ns16550"
610 * compatible string to your dts.
611 */
Thomas Chou8e62d322015-11-19 21:48:05 +0800612static const struct udevice_id ns16550_serial_ids[] = {
Marek Vasut79fd9282016-12-01 02:06:30 +0100613 { .compatible = "ns16550", .data = PORT_NS16550 },
614 { .compatible = "ns16550a", .data = PORT_NS16550 },
Marek Vasut0b060ee2016-12-01 02:06:31 +0100615 { .compatible = "ingenic,jz4780-uart", .data = PORT_JZ4780 },
Marek Vasut79fd9282016-12-01 02:06:30 +0100616 { .compatible = "nvidia,tegra20-uart", .data = PORT_NS16550 },
617 { .compatible = "snps,dw-apb-uart", .data = PORT_NS16550 },
Thomas Chou8e62d322015-11-19 21:48:05 +0800618 {}
619};
Simon Glass414cc152021-08-07 07:24:03 -0600620#endif /* OF_REAL */
Thomas Chou8e62d322015-11-19 21:48:05 +0800621
Simon Glassb7e29832015-12-13 21:36:59 -0700622#if CONFIG_IS_ENABLED(SERIAL_PRESENT)
Alexandru Gagniuc6f8c3512017-03-27 12:54:19 -0700623
624/* TODO(sjg@chromium.org): Integrate this into a macro like CONFIG_IS_ENABLED */
625#if !defined(CONFIG_TPL_BUILD) || defined(CONFIG_TPL_DM_SERIAL)
Thomas Chou8e62d322015-11-19 21:48:05 +0800626U_BOOT_DRIVER(ns16550_serial) = {
627 .name = "ns16550_serial",
628 .id = UCLASS_SERIAL,
Simon Glass414cc152021-08-07 07:24:03 -0600629#if CONFIG_IS_ENABLED(OF_REAL)
Thomas Chou8e62d322015-11-19 21:48:05 +0800630 .of_match = ns16550_serial_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700631 .of_to_plat = ns16550_serial_of_to_plat,
Simon Glass8a8d24b2020-12-03 16:55:23 -0700632 .plat_auto = sizeof(struct ns16550_plat),
Thomas Chou8e62d322015-11-19 21:48:05 +0800633#endif
Simon Glassd30c7202020-12-22 19:30:18 -0700634 .priv_auto = sizeof(struct ns16550),
Thomas Chou8e62d322015-11-19 21:48:05 +0800635 .probe = ns16550_serial_probe,
636 .ops = &ns16550_serial_ops,
Bin Meng46879192018-10-24 06:36:36 -0700637#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassb7e5a642015-12-04 08:58:38 -0700638 .flags = DM_FLAG_PRE_RELOC,
Bin Meng46879192018-10-24 06:36:36 -0700639#endif
Thomas Chou8e62d322015-11-19 21:48:05 +0800640};
Walter Lozanoaddf3582020-06-25 01:10:06 -0300641
Simon Glassbdf8fd72020-12-28 20:34:57 -0700642DM_DRIVER_ALIAS(ns16550_serial, ti_da830_uart)
Simon Glassb7e29832015-12-13 21:36:59 -0700643#endif
Alexandru Gagniuc6f8c3512017-03-27 12:54:19 -0700644#endif /* SERIAL_PRESENT */
645
Simon Glass12e431b2014-09-04 16:27:34 -0600646#endif /* CONFIG_DM_SERIAL */