blob: d49543315b92a7e44933952714211bcc25c0c7de [file] [log] [blame]
Fabio Estevam57ca4322013-04-10 09:32:58 +00001/*
2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
3 *
4 * Author: Fabio Estevam <fabio.estevam@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Fabio Estevam57ca4322013-04-10 09:32:58 +00007 */
8
9#include <asm/arch/clock.h>
10#include <asm/arch/iomux.h>
Peng Fane7d3b212015-08-17 16:11:05 +080011#include <asm/arch/crm_regs.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000012#include <asm/arch/imx-regs.h>
Peng Fane7d3b212015-08-17 16:11:05 +080013#include <asm/arch/mx6-ddr.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000014#include <asm/arch/mx6-pins.h>
15#include <asm/arch/sys_proto.h>
16#include <asm/gpio.h>
17#include <asm/imx-common/iomux-v3.h>
Peng Fanaf38bf62015-02-12 09:36:29 +080018#include <asm/imx-common/mxc_i2c.h>
Eric Nelson3acb0112014-09-30 15:40:03 -070019#include <asm/imx-common/spi.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000020#include <asm/io.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040021#include <linux/sizes.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000022#include <common.h>
23#include <fsl_esdhc.h>
Peng Fanaf38bf62015-02-12 09:36:29 +080024#include <i2c.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000025#include <mmc.h>
Fabio Estevam31f07962013-09-13 00:36:28 -030026#include <netdev.h>
Peng Fanaf38bf62015-02-12 09:36:29 +080027#include <power/pmic.h>
28#include <power/pfuze100_pmic.h>
29#include "../common/pfuze.h"
Peng Fan3b9c1a52014-11-10 08:50:41 +080030#include <usb.h>
Mateusz Kulikowskie162c6b2016-03-31 23:12:23 +020031#include <usb/ehci-ci.h>
Fabio Estevam57ca4322013-04-10 09:32:58 +000032
33DECLARE_GLOBAL_DATA_PTR;
34
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000035#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
37 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevam57ca4322013-04-10 09:32:58 +000038
Benoît Thébaudeau7e2173c2013-04-26 01:34:47 +000039#define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
40 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
41 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
Fabio Estevam57ca4322013-04-10 09:32:58 +000042
Fabio Estevam31f07962013-09-13 00:36:28 -030043#define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
44 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
45 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46
Fabio Estevam694c3bc2014-04-11 08:39:43 -030047#define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
48 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
49
Fabio Estevam16edd342015-02-28 14:25:46 -030050#define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
51 PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
52 PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
53 PAD_CTL_SRE_FAST)
54
Fabio Estevamae765f32016-03-11 10:50:22 -030055#define ETH_PHY_POWER IMX_GPIO_NR(4, 21)
Fabio Estevam31f07962013-09-13 00:36:28 -030056
Fabio Estevam57ca4322013-04-10 09:32:58 +000057int dram_init(void)
58{
Vanessa Maegima8259e9c2016-06-09 15:28:31 -030059 gd->ram_size = imx_ddr_size();
Fabio Estevam57ca4322013-04-10 09:32:58 +000060
61 return 0;
62}
63
64static iomux_v3_cfg_t const uart1_pads[] = {
65 MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
66 MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
67};
68
Ye.Li36255d62014-10-30 18:30:54 +080069static iomux_v3_cfg_t const usdhc1_pads[] = {
70 /* 8 bit SD */
71 MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
72 MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
73 MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
74 MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
75 MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
76 MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
77 MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
78 MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79 MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80 MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81
82 /*CD pin*/
83 MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
84};
85
Fabio Estevam57ca4322013-04-10 09:32:58 +000086static iomux_v3_cfg_t const usdhc2_pads[] = {
87 MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
88 MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
89 MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
90 MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
91 MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
92 MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
Ye.Li36255d62014-10-30 18:30:54 +080093
94 /*CD pin*/
95 MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
96};
97
98static iomux_v3_cfg_t const usdhc3_pads[] = {
99 MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
100 MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
101 MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
102 MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
103 MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
104 MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
105
106 /*CD pin*/
107 MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
Fabio Estevam57ca4322013-04-10 09:32:58 +0000108};
109
Fabio Estevam31f07962013-09-13 00:36:28 -0300110static iomux_v3_cfg_t const fec_pads[] = {
111 MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
112 MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
113 MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
114 MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
115 MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
116 MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
117 MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
118 MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
119 MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
120 MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
121 MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
122};
123
Fabio Estevam694c3bc2014-04-11 08:39:43 -0300124#ifdef CONFIG_MXC_SPI
125static iomux_v3_cfg_t ecspi1_pads[] = {
126 MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
127 MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
128 MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
129 MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
130};
131
Nikita Kiryanov155fa9a2014-08-20 15:08:50 +0300132int board_spi_cs_gpio(unsigned bus, unsigned cs)
133{
134 return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
135}
136
Fabio Estevam694c3bc2014-04-11 08:39:43 -0300137static void setup_spi(void)
138{
139 imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
140}
141#endif
142
Fabio Estevam57ca4322013-04-10 09:32:58 +0000143static void setup_iomux_uart(void)
144{
145 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
146}
147
Fabio Estevam31f07962013-09-13 00:36:28 -0300148static void setup_iomux_fec(void)
149{
150 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
151
Fabio Estevamae765f32016-03-11 10:50:22 -0300152 /* Power up LAN8720 PHY */
Peng Fan001cdbb2017-03-04 10:45:44 +0800153 gpio_request(ETH_PHY_POWER, "eth_pwr");
Fabio Estevamae765f32016-03-11 10:50:22 -0300154 gpio_direction_output(ETH_PHY_POWER , 1);
155 udelay(15000);
Fabio Estevam31f07962013-09-13 00:36:28 -0300156}
157
Peng Fanfb0d0422016-01-28 16:51:27 +0800158int board_mmc_get_env_dev(int devno)
159{
160 return devno;
161}
162
Peng Fan001cdbb2017-03-04 10:45:44 +0800163#ifdef CONFIG_DM_PMIC_PFUZE100
Peng Fanaf38bf62015-02-12 09:36:29 +0800164int power_init_board(void)
165{
Peng Fan001cdbb2017-03-04 10:45:44 +0800166 struct udevice *dev;
167 int ret;
168 u32 dev_id, rev_id, i;
169 u32 switch_num = 6;
170 u32 offset = PFUZE100_SW1CMODE;
Peng Fanaf38bf62015-02-12 09:36:29 +0800171
Peng Fan001cdbb2017-03-04 10:45:44 +0800172 ret = pmic_get("pfuze100", &dev);
173 if (ret == -ENODEV)
174 return 0;
Peng Fanaf38bf62015-02-12 09:36:29 +0800175
Peng Fan001cdbb2017-03-04 10:45:44 +0800176 if (ret != 0)
177 return ret;
178
179 dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
180 rev_id = pmic_reg_read(dev, PFUZE100_REVID);
181 printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
182
183 /* set SW1AB staby volatage 0.975V */
184 pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
185
186 /* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
187 pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
188
189 /* set SW1C staby volatage 0.975V */
190 pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x1b);
191
192 /* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
193 pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
194
195 /* Init mode to APS_PFM */
196 pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
197
198 for (i = 0; i < switch_num - 1; i++)
199 pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
200
201 return 0;
Peng Fanaf38bf62015-02-12 09:36:29 +0800202}
203#endif
204
Fabio Estevam31f07962013-09-13 00:36:28 -0300205#ifdef CONFIG_FEC_MXC
206int board_eth_init(bd_t *bis)
207{
Fabio Estevam31f07962013-09-13 00:36:28 -0300208 setup_iomux_fec();
209
Fabio Estevam12c20c02014-01-04 17:36:33 -0200210 return cpu_eth_init(bis);
Fabio Estevam31f07962013-09-13 00:36:28 -0300211}
212
213static int setup_fec(void)
214{
Fabio Estevam0a11d6f2014-07-09 17:59:54 -0300215 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
Fabio Estevam31f07962013-09-13 00:36:28 -0300216
217 /* clear gpr1[14], gpr1[18:17] to select anatop clock */
218 clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
219
Peng Fan6d97dc12015-08-12 17:46:50 +0800220 return enable_fec_anatop_clock(0, ENET_50MHZ);
Fabio Estevam31f07962013-09-13 00:36:28 -0300221}
222#endif
223
Peng Fan3b9c1a52014-11-10 08:50:41 +0800224#ifdef CONFIG_USB_EHCI_MX6
225#define USB_OTHERREGS_OFFSET 0x800
226#define UCTRL_PWR_POL (1 << 9)
227
228static iomux_v3_cfg_t const usb_otg_pads[] = {
229 /* OTG1 */
230 MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
Fabio Estevam16edd342015-02-28 14:25:46 -0300231 MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
Peng Fan3b9c1a52014-11-10 08:50:41 +0800232 /* OTG2 */
233 MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
234};
235
236static void setup_usb(void)
237{
238 imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
239 ARRAY_SIZE(usb_otg_pads));
240}
241
242int board_usb_phy_mode(int port)
243{
244 if (port == 1)
245 return USB_INIT_HOST;
246 else
247 return usb_phy_mode(port);
248}
249
250int board_ehci_hcd_init(int port)
251{
252 u32 *usbnc_usb_ctrl;
253
254 if (port > 1)
255 return -EINVAL;
256
257 usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
258 port * 4);
259
260 /* Set Power polarity */
261 setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
262
263 return 0;
264}
265#endif
Fabio Estevam31f07962013-09-13 00:36:28 -0300266
Fabio Estevam57ca4322013-04-10 09:32:58 +0000267int board_early_init_f(void)
268{
269 setup_iomux_uart();
Peng Fan001cdbb2017-03-04 10:45:44 +0800270
Fabio Estevam57ca4322013-04-10 09:32:58 +0000271 return 0;
272}
273
274int board_init(void)
275{
276 /* address of boot parameters */
277 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
278
Peng Fan001cdbb2017-03-04 10:45:44 +0800279#ifdef CONFIG_MXC_SPI
280 gpio_request(IMX_GPIO_NR(4, 11), "spi_cs");
281 setup_spi();
Peng Fanaf38bf62015-02-12 09:36:29 +0800282#endif
283
Fabio Estevam31f07962013-09-13 00:36:28 -0300284#ifdef CONFIG_FEC_MXC
285 setup_fec();
286#endif
Peng Fan3b9c1a52014-11-10 08:50:41 +0800287
288#ifdef CONFIG_USB_EHCI_MX6
289 setup_usb();
290#endif
291
Fabio Estevam57ca4322013-04-10 09:32:58 +0000292 return 0;
293}
294
Fabio Estevam57ca4322013-04-10 09:32:58 +0000295int checkboard(void)
296{
297 puts("Board: MX6SLEVK\n");
298
299 return 0;
300}
Peng Fane7d3b212015-08-17 16:11:05 +0800301
302#ifdef CONFIG_SPL_BUILD
303#include <spl.h>
304#include <libfdt.h>
305
Peng Fan001cdbb2017-03-04 10:45:44 +0800306#define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7)
307#define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0)
308#define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22)
309
310static struct fsl_esdhc_cfg usdhc_cfg[3] = {
311 {USDHC1_BASE_ADDR},
312 {USDHC2_BASE_ADDR, 0, 4},
313 {USDHC3_BASE_ADDR, 0, 4},
314};
315
316int board_mmc_getcd(struct mmc *mmc)
317{
318 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
319 int ret = 0;
320
321 switch (cfg->esdhc_base) {
322 case USDHC1_BASE_ADDR:
323 ret = !gpio_get_value(USDHC1_CD_GPIO);
324 break;
325 case USDHC2_BASE_ADDR:
326 ret = !gpio_get_value(USDHC2_CD_GPIO);
327 break;
328 case USDHC3_BASE_ADDR:
329 ret = !gpio_get_value(USDHC3_CD_GPIO);
330 break;
331 }
332
333 return ret;
334}
335
336int board_mmc_init(bd_t *bis)
337{
338 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
339 u32 val;
340 u32 port;
341
342 val = readl(&src_regs->sbmr1);
343
344 /* Boot from USDHC */
345 port = (val >> 11) & 0x3;
346 switch (port) {
347 case 0:
348 imx_iomux_v3_setup_multiple_pads(usdhc1_pads,
349 ARRAY_SIZE(usdhc1_pads));
350 gpio_direction_input(USDHC1_CD_GPIO);
351 usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
352 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
353 break;
354 case 1:
355 imx_iomux_v3_setup_multiple_pads(usdhc2_pads,
356 ARRAY_SIZE(usdhc2_pads));
357 gpio_direction_input(USDHC2_CD_GPIO);
358 usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
359 usdhc_cfg[0].max_bus_width = 4;
360 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
361 break;
362 case 2:
363 imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
364 ARRAY_SIZE(usdhc3_pads));
365 gpio_direction_input(USDHC3_CD_GPIO);
366 usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
367 usdhc_cfg[0].max_bus_width = 4;
368 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
369 break;
370 }
371
372 gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
373 return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
374}
375
Peng Fane7d3b212015-08-17 16:11:05 +0800376const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = {
377 .dram_sdqs0 = 0x00003030,
378 .dram_sdqs1 = 0x00003030,
379 .dram_sdqs2 = 0x00003030,
380 .dram_sdqs3 = 0x00003030,
381 .dram_dqm0 = 0x00000030,
382 .dram_dqm1 = 0x00000030,
383 .dram_dqm2 = 0x00000030,
384 .dram_dqm3 = 0x00000030,
385 .dram_cas = 0x00000030,
386 .dram_ras = 0x00000030,
387 .dram_sdclk_0 = 0x00000028,
388 .dram_reset = 0x00000030,
389 .dram_sdba2 = 0x00000000,
390 .dram_odt0 = 0x00000008,
391 .dram_odt1 = 0x00000008,
392};
393
394const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = {
395 .grp_b0ds = 0x00000030,
396 .grp_b1ds = 0x00000030,
397 .grp_b2ds = 0x00000030,
398 .grp_b3ds = 0x00000030,
399 .grp_addds = 0x00000030,
400 .grp_ctlds = 0x00000030,
401 .grp_ddrmode_ctl = 0x00020000,
402 .grp_ddrpke = 0x00000000,
403 .grp_ddrmode = 0x00020000,
404 .grp_ddr_type = 0x00080000,
405};
406
407const struct mx6_mmdc_calibration mx6_mmcd_calib = {
408 .p0_mpdgctrl0 = 0x20000000,
409 .p0_mpdgctrl1 = 0x00000000,
410 .p0_mprddlctl = 0x4241444a,
411 .p0_mpwrdlctl = 0x3030312b,
412 .mpzqlp2ctl = 0x1b4700c7,
413};
414
415static struct mx6_lpddr2_cfg mem_ddr = {
416 .mem_speed = 800,
417 .density = 4,
418 .width = 32,
419 .banks = 8,
420 .rowaddr = 14,
421 .coladdr = 10,
422 .trcd_lp = 2000,
423 .trppb_lp = 2000,
424 .trpab_lp = 2250,
425 .trasmin = 4200,
426};
427
428static void ccgr_init(void)
429{
430 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
431
432 writel(0xFFFFFFFF, &ccm->CCGR0);
433 writel(0xFFFFFFFF, &ccm->CCGR1);
434 writel(0xFFFFFFFF, &ccm->CCGR2);
435 writel(0xFFFFFFFF, &ccm->CCGR3);
436 writel(0xFFFFFFFF, &ccm->CCGR4);
437 writel(0xFFFFFFFF, &ccm->CCGR5);
438 writel(0xFFFFFFFF, &ccm->CCGR6);
439
440 writel(0x00260324, &ccm->cbcmr);
441}
442
443static void spl_dram_init(void)
444{
445 struct mx6_ddr_sysinfo sysinfo = {
446 .dsize = mem_ddr.width / 32,
447 .cs_density = 20,
448 .ncs = 2,
449 .cs1_mirror = 0,
450 .walat = 0,
451 .ralat = 2,
452 .mif3_mode = 3,
453 .bi_on = 1,
454 .rtt_wr = 0, /* LPDDR2 does not need rtt_wr rtt_nom */
455 .rtt_nom = 0,
456 .sde_to_rst = 0, /* LPDDR2 does not need this field */
457 .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
458 .ddr_type = DDR_TYPE_LPDDR2,
Fabio Estevamedf00932016-08-29 20:37:15 -0300459 .refsel = 0, /* Refresh cycles at 64KHz */
460 .refr = 3, /* 4 refresh commands per refresh cycle */
Peng Fane7d3b212015-08-17 16:11:05 +0800461 };
462 mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
463 mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
464}
465
466void board_init_f(ulong dummy)
467{
468 /* setup AIPS and disable watchdog */
469 arch_cpu_init();
470
471 ccgr_init();
472
473 /* iomux and setup of i2c */
474 board_early_init_f();
475
476 /* setup GP timer */
477 timer_init();
478
479 /* UART clocks enabled and gd valid - init serial console */
480 preloader_console_init();
481
482 /* DDR initialization */
483 spl_dram_init();
484
485 /* Clear the BSS. */
486 memset(__bss_start, 0, __bss_end - __bss_start);
487
488 /* load/boot image from boot device */
489 board_init_r(NULL, 0);
490}
Peng Fane7d3b212015-08-17 16:11:05 +0800491#endif