Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net> |
| 4 | * |
| 5 | * (C) Copyright 2007-2011 |
| 6 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> |
| 7 | * Tom Cubie <tangliang@allwinnertech.com> |
| 8 | * |
| 9 | * Some init for sunxi platform. |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 10 | */ |
| 11 | |
Simon Glass | 9edefc2 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 12 | #include <cpu_func.h> |
Simon Glass | 691d719 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 13 | #include <init.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 14 | #include <log.h> |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 15 | #include <mmc.h> |
Hans de Goede | 6620377 | 2014-06-13 22:55:49 +0200 | [diff] [blame] | 16 | #include <i2c.h> |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 17 | #include <serial.h> |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 18 | #include <spl.h> |
Andre Przywara | 207ed0a | 2022-09-06 10:36:38 +0100 | [diff] [blame] | 19 | #include <sunxi_gpio.h> |
Simon Glass | 90526e9 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 20 | #include <asm/cache.h> |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 21 | #include <asm/gpio.h> |
| 22 | #include <asm/io.h> |
| 23 | #include <asm/arch/clock.h> |
Bernhard Nortmann | af654d1 | 2015-09-17 18:52:52 +0200 | [diff] [blame] | 24 | #include <asm/arch/spl.h> |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 25 | #include <asm/arch/sys_proto.h> |
| 26 | #include <asm/arch/timer.h> |
Chen-Yu Tsai | 9236984 | 2015-08-25 10:49:19 +0800 | [diff] [blame] | 27 | #include <asm/arch/tzpc.h> |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 28 | #include <asm/arch/mmc.h> |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 29 | |
Ian Campbell | 799aff3 | 2014-07-06 20:03:20 +0100 | [diff] [blame] | 30 | #include <linux/compiler.h> |
| 31 | |
Simon Glass | 942cb0b | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 32 | struct fel_stash { |
| 33 | uint32_t sp; |
| 34 | uint32_t lr; |
Siarhei Siamashka | 840fe95 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 35 | uint32_t cpsr; |
| 36 | uint32_t sctlr; |
| 37 | uint32_t vbar; |
Simon Glass | 942cb0b | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 38 | }; |
| 39 | |
Marek Behún | 236f2ec | 2021-05-20 13:23:52 +0200 | [diff] [blame] | 40 | struct fel_stash fel_stash __section(".data"); |
Simon Glass | 942cb0b | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 41 | |
Andre Przywara | ce6912e | 2017-02-16 01:20:24 +0000 | [diff] [blame] | 42 | #ifdef CONFIG_ARM64 |
Siarhei Siamashka | d96ebc4 | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 43 | #include <asm/armv8/mmu.h> |
| 44 | |
| 45 | static struct mm_region sunxi_mem_map[] = { |
| 46 | { |
| 47 | /* SRAM, MMIO regions */ |
York Sun | cd4b0c5 | 2016-06-24 16:46:22 -0700 | [diff] [blame] | 48 | .virt = 0x0UL, |
| 49 | .phys = 0x0UL, |
Siarhei Siamashka | d96ebc4 | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 50 | .size = 0x40000000UL, |
| 51 | .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| 52 | PTE_BLOCK_NON_SHARE |
| 53 | }, { |
| 54 | /* RAM */ |
York Sun | cd4b0c5 | 2016-06-24 16:46:22 -0700 | [diff] [blame] | 55 | .virt = 0x40000000UL, |
| 56 | .phys = 0x40000000UL, |
Andre Przywara | b874785 | 2021-04-28 21:29:55 +0100 | [diff] [blame] | 57 | .size = CONFIG_SUNXI_DRAM_MAX_SIZE, |
Siarhei Siamashka | d96ebc4 | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 58 | .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) | |
| 59 | PTE_BLOCK_INNER_SHARE |
| 60 | }, { |
| 61 | /* List terminator */ |
| 62 | 0, |
| 63 | } |
| 64 | }; |
| 65 | struct mm_region *mem_map = sunxi_mem_map; |
Andre Przywara | b874785 | 2021-04-28 21:29:55 +0100 | [diff] [blame] | 66 | |
Heinrich Schuchardt | d768dd8 | 2023-08-12 20:16:58 +0200 | [diff] [blame] | 67 | phys_addr_t board_get_usable_ram_top(phys_size_t total_size) |
Andre Przywara | b874785 | 2021-04-28 21:29:55 +0100 | [diff] [blame] | 68 | { |
| 69 | /* Some devices (like the EMAC) have a 32-bit DMA limit. */ |
| 70 | if (gd->ram_top > (1ULL << 32)) |
| 71 | return 1ULL << 32; |
| 72 | |
| 73 | return gd->ram_top; |
| 74 | } |
Andre Przywara | 6453149 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 75 | #endif /* CONFIG_ARM64 */ |
Siarhei Siamashka | d96ebc4 | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 76 | |
Andre Przywara | 5bc4cd0 | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 77 | #ifdef CONFIG_SPL_BUILD |
Simon Glass | f630974 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 78 | static int gpio_init(void) |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 79 | { |
Icenowy Zheng | 5f19c93 | 2019-04-24 13:44:12 +0800 | [diff] [blame] | 80 | __maybe_unused uint val; |
Chen-Yu Tsai | ff2b47f | 2014-10-22 16:47:42 +0800 | [diff] [blame] | 81 | #if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F) |
Chen-Yu Tsai | 379feba | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 82 | #if defined(CONFIG_MACH_SUN4I) || \ |
| 83 | defined(CONFIG_MACH_SUN7I) || \ |
| 84 | defined(CONFIG_MACH_SUN8I_R40) |
Chen-Yu Tsai | ff2b47f | 2014-10-22 16:47:42 +0800 | [diff] [blame] | 85 | /* disable GPB22,23 as uart0 tx,rx to avoid conflict */ |
| 86 | sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT); |
| 87 | sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT); |
| 88 | #endif |
Andre Przywara | e26ece2 | 2022-05-06 00:34:39 +0100 | [diff] [blame] | 89 | #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || \ |
| 90 | defined(CONFIG_MACH_SUN7I) || defined(CONFIG_MACH_SUN8I_R40) || \ |
| 91 | defined(CONFIG_MACH_SUN9I) |
Chen-Yu Tsai | 6ad8c74 | 2015-06-23 19:57:23 +0800 | [diff] [blame] | 92 | sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0); |
| 93 | sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0); |
Andre Przywara | e26ece2 | 2022-05-06 00:34:39 +0100 | [diff] [blame] | 94 | #else |
| 95 | sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0); |
| 96 | sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0); |
Paul Kocialkowski | 487b327 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 97 | #endif |
Andre Przywara | e26ece2 | 2022-05-06 00:34:39 +0100 | [diff] [blame] | 98 | sunxi_gpio_set_pull(SUNXI_GPF(4), SUNXI_GPIO_PULL_UP); |
Icenowy Zheng | cfe673c | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 99 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNIV) |
| 100 | sunxi_gpio_set_cfgpin(SUNXI_GPE(0), SUNIV_GPE_UART0); |
| 101 | sunxi_gpio_set_cfgpin(SUNXI_GPE(1), SUNIV_GPE_UART0); |
| 102 | sunxi_gpio_set_pull(SUNXI_GPE(1), SUNXI_GPIO_PULL_UP); |
Chen-Yu Tsai | 379feba | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 103 | #elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \ |
| 104 | defined(CONFIG_MACH_SUN7I) || \ |
| 105 | defined(CONFIG_MACH_SUN8I_R40)) |
Paul Kocialkowski | 487b327 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 106 | sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0); |
| 107 | sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0); |
Chen-Yu Tsai | ea52094 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 108 | sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP); |
Ian Campbell | ed41e62 | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 109 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I) |
Paul Kocialkowski | 487b327 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 110 | sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0); |
| 111 | sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0); |
Chen-Yu Tsai | ea52094 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 112 | sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP); |
Ian Campbell | ed41e62 | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 113 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I) |
Paul Kocialkowski | 487b327 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 114 | sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0); |
| 115 | sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0); |
Maxime Ripard | 7711539 | 2014-10-03 20:16:28 +0800 | [diff] [blame] | 116 | sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP); |
Chen-Yu Tsai | e506889 | 2015-06-23 19:57:25 +0800 | [diff] [blame] | 117 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33) |
| 118 | sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0); |
| 119 | sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0); |
| 120 | sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP); |
Andre Przywara | 7b82a22 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 121 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5) |
Jens Kuske | 1c27b7d | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 122 | sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0); |
| 123 | sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0); |
| 124 | sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP); |
Siarhei Siamashka | d96ebc4 | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 125 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I) |
| 126 | sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0); |
| 127 | sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0); |
| 128 | sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP); |
Icenowy Zheng | 7f51a40 | 2018-07-21 16:20:28 +0800 | [diff] [blame] | 129 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6) |
| 130 | sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0); |
| 131 | sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0); |
| 132 | sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP); |
Jernej Skrabec | c13d98b | 2021-01-11 21:11:41 +0100 | [diff] [blame] | 133 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H616) |
| 134 | sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H616_GPH_UART0); |
| 135 | sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H616_GPH_UART0); |
| 136 | sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP); |
vishnupatekar | d5a3357 | 2015-11-29 01:07:20 +0800 | [diff] [blame] | 137 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T) |
| 138 | sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0); |
| 139 | sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0); |
| 140 | sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP); |
Icenowy Zheng | c199489 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 141 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S) |
| 142 | sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0); |
| 143 | sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0); |
| 144 | sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP); |
Hans de Goede | 1871a8c | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 145 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I) |
| 146 | sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0); |
| 147 | sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0); |
| 148 | sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP); |
Andre Przywara | 95168d7 | 2022-09-06 15:59:57 +0100 | [diff] [blame] | 149 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_R528) |
| 150 | sunxi_gpio_set_cfgpin(SUNXI_GPE(2), 6); |
| 151 | sunxi_gpio_set_cfgpin(SUNXI_GPE(3), 6); |
| 152 | sunxi_gpio_set_pull(SUNXI_GPE(3), SUNXI_GPIO_PULL_UP); |
Andre Przywara | 843ed98 | 2022-10-05 23:19:54 +0100 | [diff] [blame] | 153 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUNIV) |
| 154 | sunxi_gpio_set_cfgpin(SUNXI_GPA(2), SUNIV_GPE_UART0); |
| 155 | sunxi_gpio_set_cfgpin(SUNXI_GPA(3), SUNIV_GPE_UART0); |
| 156 | sunxi_gpio_set_pull(SUNXI_GPA(3), SUNXI_GPIO_PULL_UP); |
Ian Campbell | ed41e62 | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 157 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I) |
Paul Kocialkowski | 487b327 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 158 | sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1); |
| 159 | sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1); |
Chen-Yu Tsai | ea52094 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 160 | sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP); |
Angelo Dureghello | 482c1cc | 2021-10-09 14:18:59 +0200 | [diff] [blame] | 161 | #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I_H3) |
| 162 | sunxi_gpio_set_cfgpin(SUNXI_GPA(0), SUN8I_H3_GPA_UART2); |
| 163 | sunxi_gpio_set_cfgpin(SUNXI_GPA(1), SUN8I_H3_GPA_UART2); |
| 164 | sunxi_gpio_set_pull(SUNXI_GPA(1), SUNXI_GPIO_PULL_UP); |
Laurent Itti | 5cd83b11 | 2015-05-05 17:02:00 -0700 | [diff] [blame] | 165 | #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I) |
| 166 | sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2); |
| 167 | sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2); |
| 168 | sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP); |
Andre Przywara | 95168d7 | 2022-09-06 15:59:57 +0100 | [diff] [blame] | 169 | #elif CONFIG_CONS_INDEX == 4 && defined(CONFIG_MACH_SUN8I_R528) |
| 170 | sunxi_gpio_set_cfgpin(SUNXI_GPB(6), 7); |
| 171 | sunxi_gpio_set_cfgpin(SUNXI_GPB(7), 7); |
| 172 | sunxi_gpio_set_pull(SUNXI_GPB(7), SUNXI_GPIO_PULL_UP); |
Ian Campbell | ed41e62 | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 173 | #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I) |
Paul Kocialkowski | 487b327 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 174 | sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART); |
| 175 | sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART); |
Chen-Yu Tsai | c757a50 | 2014-10-22 16:47:47 +0800 | [diff] [blame] | 176 | sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP); |
Tobias Schramm | 7f4e294 | 2021-02-15 00:19:58 +0100 | [diff] [blame] | 177 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN8I) && \ |
| 178 | !defined(CONFIG_MACH_SUN8I_R40) |
| 179 | sunxi_gpio_set_cfgpin(SUNXI_GPG(6), SUN8I_GPG_UART1); |
| 180 | sunxi_gpio_set_cfgpin(SUNXI_GPG(7), SUN8I_GPG_UART1); |
| 181 | sunxi_gpio_set_pull(SUNXI_GPG(7), SUNXI_GPIO_PULL_UP); |
Hans de Goede | f84269c | 2014-06-09 11:36:58 +0200 | [diff] [blame] | 182 | #else |
| 183 | #error Unsupported console port number. Please fix pin mux settings in board.c |
| 184 | #endif |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 185 | |
Andre Przywara | 4a9e89a | 2022-10-05 17:54:19 +0100 | [diff] [blame] | 186 | /* |
| 187 | * Update PIO power bias configuration by copying the hardware |
| 188 | * detected value. |
| 189 | */ |
| 190 | if (IS_ENABLED(CONFIG_SUN50I_GEN_H6) || |
| 191 | IS_ENABLED(CONFIG_SUN50I_GEN_NCAT2)) { |
| 192 | val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL); |
| 193 | writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL); |
| 194 | } |
| 195 | if (IS_ENABLED(CONFIG_SUN50I_GEN_H6)) { |
| 196 | val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL); |
| 197 | writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL); |
| 198 | } |
Icenowy Zheng | 5f19c93 | 2019-04-24 13:44:12 +0800 | [diff] [blame] | 199 | |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 200 | return 0; |
| 201 | } |
| 202 | |
Simon Glass | 2a2ee2a | 2016-09-24 18:20:13 -0600 | [diff] [blame] | 203 | static int spl_board_load_image(struct spl_image_info *spl_image, |
| 204 | struct spl_boot_device *bootdev) |
Simon Glass | 942cb0b | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 205 | { |
| 206 | debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr); |
| 207 | return_to_fel(fel_stash.sp, fel_stash.lr); |
Nikita Kiryanov | 36afd45 | 2015-11-08 17:11:49 +0200 | [diff] [blame] | 208 | |
| 209 | return 0; |
Simon Glass | 942cb0b | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 210 | } |
Simon Glass | ebc4ef6 | 2016-11-30 15:30:50 -0700 | [diff] [blame] | 211 | SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image); |
Andre Przywara | 6453149 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 212 | #endif /* CONFIG_SPL_BUILD */ |
Simon Glass | 942cb0b | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 213 | |
Andre Przywara | ee98d76 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 214 | #define SUNXI_INVALID_BOOT_SOURCE -1 |
| 215 | |
Jesse Taube | a08b04b | 2022-02-11 19:32:33 -0500 | [diff] [blame] | 216 | static int suniv_get_boot_source(void) |
| 217 | { |
| 218 | /* Get the last function call from BootROM's stack. */ |
| 219 | u32 brom_call = *(u32 *)(uintptr_t)(fel_stash.sp - 4); |
| 220 | |
| 221 | /* translate SUNIV BootROM stack to standard SUNXI boot sources */ |
| 222 | switch (brom_call) { |
| 223 | case SUNIV_BOOTED_FROM_MMC0: |
| 224 | return SUNXI_BOOTED_FROM_MMC0; |
| 225 | case SUNIV_BOOTED_FROM_SPI: |
| 226 | return SUNXI_BOOTED_FROM_SPI; |
| 227 | case SUNIV_BOOTED_FROM_MMC1: |
| 228 | return SUNXI_BOOTED_FROM_MMC2; |
| 229 | /* SPI NAND is not supported yet. */ |
| 230 | case SUNIV_BOOTED_FROM_NAND: |
| 231 | return SUNXI_INVALID_BOOT_SOURCE; |
| 232 | } |
| 233 | /* If we get here something went wrong try to boot from FEL.*/ |
| 234 | printf("Unknown boot source from BROM: 0x%x\n", brom_call); |
| 235 | return SUNXI_INVALID_BOOT_SOURCE; |
| 236 | } |
| 237 | |
Samuel Holland | 44de13d | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 238 | static int sunxi_egon_valid(struct boot_file_head *egon_head) |
| 239 | { |
| 240 | return !memcmp(egon_head->magic, BOOT0_MAGIC, 8); /* eGON.BT0 */ |
| 241 | } |
| 242 | |
| 243 | static int sunxi_toc0_valid(struct toc0_main_info *toc0_info) |
| 244 | { |
| 245 | return !memcmp(toc0_info->name, TOC0_MAIN_INFO_NAME, 8); /* TOC0.GLH */ |
| 246 | } |
| 247 | |
Andre Przywara | ee98d76 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 248 | static int sunxi_get_boot_source(void) |
| 249 | { |
Samuel Holland | 44de13d | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 250 | struct boot_file_head *egon_head = (void *)SPL_ADDR; |
| 251 | struct toc0_main_info *toc0_info = (void *)SPL_ADDR; |
| 252 | |
Jesse Taube | a08b04b | 2022-02-11 19:32:33 -0500 | [diff] [blame] | 253 | /* |
| 254 | * On the ARMv5 SoCs, the SPL header in SRAM is overwritten by the |
| 255 | * exception vectors in U-Boot proper, so we won't find any |
| 256 | * information there. Also the FEL stash is only valid in the SPL, |
| 257 | * so we can't use that either. So if this is called from U-Boot |
| 258 | * proper, just return MMC0 as a placeholder, for now. |
| 259 | */ |
| 260 | if (IS_ENABLED(CONFIG_MACH_SUNIV) && |
| 261 | !IS_ENABLED(CONFIG_SPL_BUILD)) |
| 262 | return SUNXI_BOOTED_FROM_MMC0; |
| 263 | |
Jesse Taube | a08b04b | 2022-02-11 19:32:33 -0500 | [diff] [blame] | 264 | if (IS_ENABLED(CONFIG_MACH_SUNIV)) |
| 265 | return suniv_get_boot_source(); |
Samuel Holland | 44de13d | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 266 | if (sunxi_egon_valid(egon_head)) |
| 267 | return readb(&egon_head->boot_media); |
| 268 | if (sunxi_toc0_valid(toc0_info)) |
| 269 | return readb(&toc0_info->platform[0]); |
| 270 | |
| 271 | /* Not a valid image, so we must have been booted via FEL. */ |
| 272 | return SUNXI_INVALID_BOOT_SOURCE; |
Andre Przywara | ee98d76 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 273 | } |
| 274 | |
Hans de Goede | b56f6e2 | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 275 | /* The sunxi internal brom will try to loader external bootloader |
| 276 | * from mmc0, nand flash, mmc2. |
Hans de Goede | b56f6e2 | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 277 | */ |
Maxime Ripard | 8829076 | 2017-08-23 10:06:30 +0200 | [diff] [blame] | 278 | uint32_t sunxi_get_boot_device(void) |
Hans de Goede | b56f6e2 | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 279 | { |
Andre Przywara | ee98d76 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 280 | int boot_source = sunxi_get_boot_source(); |
Hans de Goede | ef36d9a | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 281 | |
Siarhei Siamashka | 840fe95 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 282 | /* |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 283 | * When booting from the SD card or NAND memory, the "eGON.BT0" |
| 284 | * signature is expected to be found in memory at the address 0x0004 |
| 285 | * (see the "mksunxiboot" tool, which generates this header). |
Siarhei Siamashka | 840fe95 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 286 | * |
| 287 | * When booting in the FEL mode over USB, this signature is patched in |
| 288 | * memory and replaced with something else by the 'fel' tool. This other |
| 289 | * signature is selected in such a way, that it can't be present in a |
| 290 | * valid bootable SD card image (because the BROM would refuse to |
| 291 | * execute the SPL in this case). |
| 292 | * |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 293 | * This checks for the signature and if it is not found returns to |
| 294 | * the FEL code in the BROM to wait and receive the main u-boot |
| 295 | * binary over USB. If it is found, it determines where SPL was |
| 296 | * read from. |
Siarhei Siamashka | 840fe95 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 297 | */ |
Hans de Goede | ef36d9a | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 298 | switch (boot_source) { |
Andre Przywara | ee98d76 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 299 | case SUNXI_INVALID_BOOT_SOURCE: |
| 300 | return BOOT_DEVICE_BOARD; |
Hans de Goede | ef36d9a | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 301 | case SUNXI_BOOTED_FROM_MMC0: |
Andre Przywara | 067e0b9 | 2018-12-16 02:04:58 +0000 | [diff] [blame] | 302 | case SUNXI_BOOTED_FROM_MMC0_HIGH: |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 303 | return BOOT_DEVICE_MMC1; |
Hans de Goede | ef36d9a | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 304 | case SUNXI_BOOTED_FROM_NAND: |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 305 | return BOOT_DEVICE_NAND; |
Hans de Goede | ef36d9a | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 306 | case SUNXI_BOOTED_FROM_MMC2: |
Andre Przywara | 067e0b9 | 2018-12-16 02:04:58 +0000 | [diff] [blame] | 307 | case SUNXI_BOOTED_FROM_MMC2_HIGH: |
Hans de Goede | ef36d9a | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 308 | return BOOT_DEVICE_MMC2; |
| 309 | case SUNXI_BOOTED_FROM_SPI: |
| 310 | return BOOT_DEVICE_SPI; |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 311 | } |
| 312 | |
Hans de Goede | ef36d9a | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 313 | panic("Unknown boot source %d\n", boot_source); |
Daniel Kochmański | a151403 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 314 | return -1; /* Never reached */ |
Hans de Goede | b56f6e2 | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 315 | } |
| 316 | |
Maxime Ripard | 8829076 | 2017-08-23 10:06:30 +0200 | [diff] [blame] | 317 | #ifdef CONFIG_SPL_BUILD |
Samuel Holland | 44de13d | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 318 | uint32_t sunxi_get_spl_size(void) |
Andre Przywara | c0b417b | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 319 | { |
Samuel Holland | 44de13d | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 320 | struct boot_file_head *egon_head = (void *)SPL_ADDR; |
| 321 | struct toc0_main_info *toc0_info = (void *)SPL_ADDR; |
Andre Przywara | c0b417b | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 322 | |
Samuel Holland | 44de13d | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 323 | if (sunxi_egon_valid(egon_head)) |
| 324 | return readl(&egon_head->length); |
| 325 | if (sunxi_toc0_valid(toc0_info)) |
| 326 | return readl(&toc0_info->length); |
| 327 | |
| 328 | /* Not a valid image, so use the default U-Boot offset. */ |
| 329 | return 0; |
Andre Przywara | c0b417b | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 330 | } |
| 331 | |
Andre Przywara | 7c841d8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 332 | /* |
| 333 | * The eGON SPL image can be located at 8KB or at 128KB into an SD card or |
| 334 | * an eMMC device. The boot source has bit 4 set in the latter case. |
| 335 | * By adding 120KB to the normal offset when booting from a "high" location |
| 336 | * we can support both cases. |
Andre Przywara | c0b417b | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 337 | * Also U-Boot proper is located at least 32KB after the SPL, but will |
| 338 | * immediately follow the SPL if that is bigger than that. |
Andre Przywara | 7c841d8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 339 | */ |
Marek Vasut | e936db9 | 2023-10-16 18:16:12 +0200 | [diff] [blame] | 340 | unsigned long board_spl_mmc_get_uboot_raw_sector(struct mmc *mmc, |
| 341 | unsigned long raw_sect) |
Andre Przywara | 7c841d8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 342 | { |
Andre Przywara | c0b417b | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 343 | unsigned long spl_size = sunxi_get_spl_size(); |
| 344 | unsigned long sector; |
| 345 | |
| 346 | sector = max(raw_sect, spl_size / 512); |
Andre Przywara | 7c841d8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 347 | |
| 348 | switch (sunxi_get_boot_source()) { |
| 349 | case SUNXI_BOOTED_FROM_MMC0_HIGH: |
| 350 | case SUNXI_BOOTED_FROM_MMC2_HIGH: |
| 351 | sector += (128 - 8) * 2; |
| 352 | break; |
| 353 | } |
| 354 | |
| 355 | return sector; |
| 356 | } |
| 357 | |
Maxime Ripard | 8829076 | 2017-08-23 10:06:30 +0200 | [diff] [blame] | 358 | u32 spl_boot_device(void) |
| 359 | { |
| 360 | return sunxi_get_boot_device(); |
| 361 | } |
| 362 | |
Andre Przywara | 534b82a | 2022-01-23 00:28:43 +0000 | [diff] [blame] | 363 | __weak void sunxi_sram_init(void) |
| 364 | { |
| 365 | } |
| 366 | |
Andre Przywara | b9a2e18 | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 367 | /* |
| 368 | * When booting from an eMMC boot partition, the SPL puts the same boot |
| 369 | * source code into SRAM A1 as when loading the SPL from the normal |
| 370 | * eMMC user data partition: 0x2. So to know where we have been loaded |
| 371 | * from, we repeat the BROM algorithm here: checking for a valid eGON boot |
| 372 | * image at offset 0 of a (potentially) selected boot partition. |
| 373 | * If any of the conditions is not met, it must have been the eMMC user |
| 374 | * data partition. |
| 375 | */ |
| 376 | static bool sunxi_valid_emmc_boot(struct mmc *mmc) |
| 377 | { |
| 378 | struct blk_desc *bd = mmc_get_blk_desc(mmc); |
Simon Glass | 9846390 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 379 | u32 *buffer = (void *)(uintptr_t)CONFIG_TEXT_BASE; |
Andre Przywara | b9a2e18 | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 380 | struct boot_file_head *egon_head = (void *)buffer; |
Andre Przywara | 382b837 | 2022-11-25 01:38:06 +0000 | [diff] [blame] | 381 | struct toc0_main_info *toc0_info = (void *)buffer; |
Andre Przywara | b9a2e18 | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 382 | int bootpart = EXT_CSD_EXTRACT_BOOT_PART(mmc->part_config); |
| 383 | uint32_t spl_size, emmc_checksum, chksum = 0; |
| 384 | ulong count; |
| 385 | |
| 386 | /* The BROM requires BOOT_ACK to be enabled. */ |
| 387 | if (!EXT_CSD_EXTRACT_BOOT_ACK(mmc->part_config)) |
| 388 | return false; |
| 389 | |
| 390 | /* |
| 391 | * The BOOT_BUS_CONDITION register must be 4-bit SDR, with (0x09) |
| 392 | * or without (0x01) high speed timings. |
| 393 | */ |
| 394 | if ((mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x01 && |
| 395 | (mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x09) |
| 396 | return false; |
| 397 | |
| 398 | /* Partition 0 is the user data partition, bootpart must be 1 or 2. */ |
| 399 | if (bootpart != 1 && bootpart != 2) |
| 400 | return false; |
| 401 | |
| 402 | /* Failure to switch to the boot partition is fatal. */ |
| 403 | if (mmc_switch_part(mmc, bootpart)) |
| 404 | return false; |
| 405 | |
| 406 | /* Read the first block to do some sanity checks on the eGON header. */ |
| 407 | count = blk_dread(bd, 0, 1, buffer); |
Andre Przywara | 382b837 | 2022-11-25 01:38:06 +0000 | [diff] [blame] | 408 | if (count != 1) |
| 409 | return false; |
| 410 | |
| 411 | if (sunxi_egon_valid(egon_head)) |
| 412 | spl_size = egon_head->length; |
| 413 | else if (sunxi_toc0_valid(toc0_info)) |
| 414 | spl_size = toc0_info->length; |
| 415 | else |
Andre Przywara | b9a2e18 | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 416 | return false; |
| 417 | |
| 418 | /* Read the rest of the SPL now we know it's halfway sane. */ |
Andre Przywara | b9a2e18 | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 419 | count = blk_dread(bd, 1, DIV_ROUND_UP(spl_size, bd->blksz) - 1, |
| 420 | buffer + bd->blksz / 4); |
| 421 | |
| 422 | /* Save the checksum and replace it with the "stamp value". */ |
| 423 | emmc_checksum = buffer[3]; |
| 424 | buffer[3] = 0x5f0a6c39; |
| 425 | |
| 426 | /* The checksum is a simple ignore-carry addition of all words. */ |
| 427 | for (count = 0; count < spl_size / 4; count++) |
| 428 | chksum += buffer[count]; |
| 429 | |
| 430 | debug("eMMC boot part SPL checksum: stored: 0x%08x, computed: 0x%08x\n", |
| 431 | emmc_checksum, chksum); |
| 432 | |
| 433 | return emmc_checksum == chksum; |
| 434 | } |
| 435 | |
| 436 | u32 spl_mmc_boot_mode(struct mmc *mmc, const u32 boot_device) |
| 437 | { |
| 438 | static u32 result = ~0; |
| 439 | |
| 440 | if (result != ~0) |
| 441 | return result; |
| 442 | |
| 443 | result = MMCSD_MODE_RAW; |
| 444 | if (!IS_SD(mmc) && IS_ENABLED(CONFIG_SUPPORT_EMMC_BOOT)) { |
| 445 | if (sunxi_valid_emmc_boot(mmc)) |
| 446 | result = MMCSD_MODE_EMMCBOOT; |
| 447 | else |
| 448 | mmc_switch_part(mmc, 0); |
| 449 | } |
| 450 | |
| 451 | debug("%s(): %s part\n", __func__, |
| 452 | result == MMCSD_MODE_RAW ? "user" : "boot"); |
| 453 | |
| 454 | return result; |
| 455 | } |
| 456 | |
Hans de Goede | b56f6e2 | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 457 | void board_init_f(ulong dummy) |
| 458 | { |
Andre Przywara | 534b82a | 2022-01-23 00:28:43 +0000 | [diff] [blame] | 459 | sunxi_sram_init(); |
| 460 | |
Andre Przywara | 5bc4cd0 | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 461 | /* Enable non-secure access to some peripherals */ |
| 462 | tzpc_init(); |
Andre Przywara | 5bc4cd0 | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 463 | |
| 464 | clock_init(); |
| 465 | timer_init(); |
| 466 | gpio_init(); |
Andre Przywara | 5bc4cd0 | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 467 | |
Hans de Goede | 6d0bdfd | 2015-09-13 12:31:24 +0200 | [diff] [blame] | 468 | spl_init(); |
Simon Glass | f630974 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 469 | preloader_console_init(); |
| 470 | |
Samuel Holland | ea261fd | 2021-10-08 00:17:17 -0500 | [diff] [blame] | 471 | #if CONFIG_IS_ENABLED(I2C) && CONFIG_IS_ENABLED(SYS_I2C_LEGACY) |
Simon Glass | f630974 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 472 | /* Needed early by sunxi_board_init if PMU is enabled */ |
Andre Przywara | 5bc4cd0 | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 473 | i2c_init_board(); |
Simon Glass | f630974 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 474 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
| 475 | #endif |
| 476 | sunxi_board_init(); |
Simon Glass | f630974 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 477 | } |
Andre Przywara | 6453149 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 478 | #endif /* CONFIG_SPL_BUILD */ |
Simon Glass | f630974 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 479 | |
Samuel Holland | 6e19dc8 | 2021-11-03 22:55:15 -0500 | [diff] [blame] | 480 | #if !CONFIG_IS_ENABLED(SYSRESET) |
Harald Seiler | 35b65dd | 2020-12-15 16:47:52 +0100 | [diff] [blame] | 481 | void reset_cpu(void) |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 482 | { |
Chen-Yu Tsai | 6c7ae2b | 2016-11-30 16:27:14 +0800 | [diff] [blame] | 483 | #if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40) |
Hans de Goede | c7e79de | 2014-06-09 11:36:56 +0200 | [diff] [blame] | 484 | static const struct sunxi_wdog *wdog = |
| 485 | &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog; |
| 486 | |
| 487 | /* Set the watchdog for its shortest interval (.5s) and wait */ |
| 488 | writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode); |
| 489 | writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl); |
Hans de Goede | ae5de5a | 2014-06-13 22:55:52 +0200 | [diff] [blame] | 490 | |
| 491 | while (1) { |
| 492 | /* sun5i sometimes gets stuck without this */ |
| 493 | writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode); |
| 494 | } |
Andre Przywara | 4a9e89a | 2022-10-05 17:54:19 +0100 | [diff] [blame] | 495 | #elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6) || defined(CONFIG_SUNXI_GEN_NCAT2) |
Clément Péron | 26f8e0d | 2019-04-17 19:41:05 +0200 | [diff] [blame] | 496 | #if defined(CONFIG_MACH_SUN50I_H6) |
| 497 | /* WDOG is broken for some H6 rev. use the R_WDOG instead */ |
Chen-Yu Tsai | 78c396a | 2014-10-04 20:37:28 +0800 | [diff] [blame] | 498 | static const struct sunxi_wdog *wdog = |
Clément Péron | 26f8e0d | 2019-04-17 19:41:05 +0200 | [diff] [blame] | 499 | (struct sunxi_wdog *)SUNXI_R_WDOG_BASE; |
| 500 | #else |
| 501 | static const struct sunxi_wdog *wdog = |
| 502 | ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog; |
| 503 | #endif |
Chen-Yu Tsai | 78c396a | 2014-10-04 20:37:28 +0800 | [diff] [blame] | 504 | /* Set the watchdog for its shortest interval (.5s) and wait */ |
| 505 | writel(WDT_CFG_RESET, &wdog->cfg); |
| 506 | writel(WDT_MODE_EN, &wdog->mode); |
| 507 | writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl); |
Hans de Goede | fc17543 | 2015-06-14 16:53:15 +0200 | [diff] [blame] | 508 | while (1) { } |
Chen-Yu Tsai | 78c396a | 2014-10-04 20:37:28 +0800 | [diff] [blame] | 509 | #endif |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 510 | } |
Andre Przywara | 6453149 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 511 | #endif /* CONFIG_SYSRESET */ |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 512 | |
Icenowy Zheng | 9a916b0 | 2022-10-13 21:26:44 +0800 | [diff] [blame] | 513 | #if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && defined(CONFIG_CPU_V7A) |
Ian Campbell | cba69ee | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 514 | void enable_caches(void) |
| 515 | { |
| 516 | /* Enable D-cache. I-cache is already enabled in start.S */ |
| 517 | dcache_enable(); |
| 518 | } |
| 519 | #endif |