blob: bdd9ee4c83348ec8ba018373d7c529bddb36e667 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Poonam Aggrwal18bacc22009-07-31 12:07:45 +05302 * Copyright 2004,2007-2009 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
Andy Fleming75b9d4a2008-08-31 16:33:26 -050028#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000029#include <common.h>
30#include <watchdog.h>
31#include <command.h>
Andy Fleming80522dc2008-10-30 16:51:33 -050032#include <fsl_esdhc.h>
wdenk42d1f032003-10-15 23:53:47 +000033#include <asm/cache.h>
Sergei Poselenov740280e2008-06-06 15:42:40 +020034#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000035
James Yang591933c2008-02-08 16:44:53 -060036DECLARE_GLOBAL_DATA_PTR;
37
wdenk42d1f032003-10-15 23:53:47 +000038int checkcpu (void)
39{
wdenk97d80fc2004-06-09 00:34:46 +000040 sys_info_t sysinfo;
wdenk97d80fc2004-06-09 00:34:46 +000041 uint pvr, svr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050042 uint fam;
wdenk97d80fc2004-06-09 00:34:46 +000043 uint ver;
44 uint major, minor;
Kumar Gala4dbdb762008-06-10 16:53:46 -050045 struct cpu_type *cpu;
Wolfgang Denk08ef89e2008-10-19 02:35:49 +020046 char buf1[32], buf2[32];
Kumar Galaee1e35b2008-05-29 01:21:24 -050047#ifdef CONFIG_DDR_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Jason Jinc0391112008-09-27 14:40:57 +080049 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
50 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galaee1e35b2008-05-29 01:21:24 -050051#else
52 u32 ddr_ratio = 0;
53#endif
Haiying Wang2fc7eb02009-01-15 11:58:35 -050054 int i;
wdenk42d1f032003-10-15 23:53:47 +000055
wdenk97d80fc2004-06-09 00:34:46 +000056 svr = get_svr();
wdenk97d80fc2004-06-09 00:34:46 +000057 major = SVR_MAJ(svr);
Kumar Galaef50d6c2008-08-12 11:14:19 -050058#ifdef CONFIG_MPC8536
59 major &= 0x7; /* the msb of this nibble is a mfg code */
60#endif
wdenk97d80fc2004-06-09 00:34:46 +000061 minor = SVR_MIN(svr);
62
Poonam Aggrwal0e870982009-07-31 12:08:14 +053063 if (cpu_numcores() > 1) {
Poonam Aggrwal21170c82009-09-03 19:42:40 +053064#ifndef CONFIG_MP
65 puts("Unicore software on multiprocessor system!!\n"
66 "To enable mutlticore build define CONFIG_MP\n");
67#endif
Poonam Aggrwal0e870982009-07-31 12:08:14 +053068 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
69 printf("CPU%d: ", pic->whoami);
70 } else {
71 puts("CPU: ");
72 }
Andy Fleming1ced1212008-02-06 01:19:40 -060073
Poonam Aggrwal0e870982009-07-31 12:08:14 +053074 cpu = gd->cpu;
75
Poonam Aggrwal58442dc2009-09-02 13:35:21 +053076 puts(cpu->name);
77 if (IS_E_PROCESSOR(svr))
78 puts("E");
Andy Fleming1ced1212008-02-06 01:19:40 -060079
wdenk97d80fc2004-06-09 00:34:46 +000080 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk42d1f032003-10-15 23:53:47 +000081
wdenk6c9e7892005-03-15 22:56:53 +000082 pvr = get_pvr();
Jon Loeligerd9b94f22005-07-25 14:05:07 -050083 fam = PVR_FAM(pvr);
wdenk6c9e7892005-03-15 22:56:53 +000084 ver = PVR_VER(pvr);
85 major = PVR_MAJ(pvr);
86 minor = PVR_MIN(pvr);
87
88 printf("Core: ");
Jon Loeligerd9b94f22005-07-25 14:05:07 -050089 switch (fam) {
90 case PVR_FAM(PVR_85xx):
wdenk6c9e7892005-03-15 22:56:53 +000091 puts("E500");
92 break;
93 default:
94 puts("Unknown");
95 break;
96 }
Kumar Gala0f060c32008-10-23 01:47:38 -050097
98 if (PVR_MEM(pvr) == 0x03)
99 puts("MC");
100
wdenk6c9e7892005-03-15 22:56:53 +0000101 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
102
wdenk97d80fc2004-06-09 00:34:46 +0000103 get_sys_info(&sysinfo);
104
Kumar Galab29dee32009-02-04 09:35:57 -0600105 puts("Clock Configuration:");
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530106 for (i = 0; i < cpu_numcores(); i++) {
Wolfgang Denk1bba30e2009-02-19 00:41:08 +0100107 if (!(i & 3))
108 printf ("\n ");
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500109 printf("CPU%d:%-4s MHz, ",
110 i,strmhz(buf1, sysinfo.freqProcessor[i]));
Kumar Galab29dee32009-02-04 09:35:57 -0600111 }
112 printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
Kumar Galaee1e35b2008-05-29 01:21:24 -0500113
Kumar Galad4357932007-12-07 04:59:26 -0600114 switch (ddr_ratio) {
115 case 0x0:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200116 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
117 strmhz(buf1, sysinfo.freqDDRBus/2),
118 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600119 break;
120 case 0x7:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200121 printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ",
122 strmhz(buf1, sysinfo.freqDDRBus/2),
123 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600124 break;
125 default:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200126 printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ",
127 strmhz(buf1, sysinfo.freqDDRBus/2),
128 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600129 break;
130 }
wdenk97d80fc2004-06-09 00:34:46 +0000131
Trent Piephoada591d2008-12-03 15:16:37 -0800132 if (sysinfo.freqLocalBus > LCRR_CLKDIV)
133 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
134 else
135 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
136 sysinfo.freqLocalBus);
wdenk97d80fc2004-06-09 00:34:46 +0000137
Andy Fleming1ced1212008-02-06 01:19:40 -0600138#ifdef CONFIG_CPM2
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200139 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
Andy Fleming1ced1212008-02-06 01:19:40 -0600140#endif
wdenk97d80fc2004-06-09 00:34:46 +0000141
Haiying Wangb3d7f202009-05-20 12:30:29 -0400142#ifdef CONFIG_QE
143 printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
144#endif
145
wdenk6c9e7892005-03-15 22:56:53 +0000146 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000147
148 return 0;
149}
150
151
152/* ------------------------------------------------------------------------- */
153
154int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
155{
Kumar Galac3483222009-09-08 13:46:46 -0500156/* Everything after the first generation of PQ3 parts has RSTCR */
157#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
158 defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
Sergei Poselenov793670c2008-05-08 14:17:08 +0200159 unsigned long val, msr;
160
wdenk42d1f032003-10-15 23:53:47 +0000161 /*
162 * Initiate hard reset in debug control register DBCR0
Kumar Galac3483222009-09-08 13:46:46 -0500163 * Make sure MSR[DE] = 1. This only resets the core.
wdenk42d1f032003-10-15 23:53:47 +0000164 */
Sergei Poselenov793670c2008-05-08 14:17:08 +0200165 msr = mfmsr ();
166 msr |= MSR_DE;
167 mtmsr (msr);
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400168
Sergei Poselenov793670c2008-05-08 14:17:08 +0200169 val = mfspr(DBCR0);
170 val |= 0x70000000;
171 mtspr(DBCR0,val);
Kumar Galac3483222009-09-08 13:46:46 -0500172#else
173 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
174 out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
175 udelay(100);
176#endif
Sergei Poselenov793670c2008-05-08 14:17:08 +0200177
wdenk42d1f032003-10-15 23:53:47 +0000178 return 1;
179}
180
181
182/*
183 * Get timebase clock frequency
184 */
185unsigned long get_tbclk (void)
186{
James Yang591933c2008-02-08 16:44:53 -0600187 return (gd->bus_clk + 4UL)/8UL;
wdenk42d1f032003-10-15 23:53:47 +0000188}
189
190
191#if defined(CONFIG_WATCHDOG)
192void
193watchdog_reset(void)
194{
195 int re_enable = disable_interrupts();
196 reset_85xx_watchdog();
197 if (re_enable) enable_interrupts();
198}
199
200void
201reset_85xx_watchdog(void)
202{
203 /*
204 * Clear TSR(WIS) bit by writing 1
205 */
206 unsigned long val;
Andy Fleming03b81b42007-04-23 01:44:44 -0500207 val = mfspr(SPRN_TSR);
208 val |= TSR_WIS;
209 mtspr(SPRN_TSR, val);
wdenk42d1f032003-10-15 23:53:47 +0000210}
211#endif /* CONFIG_WATCHDOG */
212
Sergei Poselenov740280e2008-06-06 15:42:40 +0200213/*
Sergei Poselenov59f63052008-08-15 15:42:11 +0200214 * Configures a UPM. The function requires the respective MxMR to be set
215 * before calling this function. "size" is the number or entries, not a sizeof.
Sergei Poselenov740280e2008-06-06 15:42:40 +0200216 */
217void upmconfig (uint upm, uint * table, uint size)
218{
219 int i, mdr, mad, old_mad = 0;
220 volatile u32 *mxmr;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200222 volatile u32 *brp,*orp;
223 volatile u8* dummy = NULL;
224 int upmmask;
225
226 switch (upm) {
227 case UPMA:
228 mxmr = &lbc->mamr;
229 upmmask = BR_MS_UPMA;
230 break;
231 case UPMB:
232 mxmr = &lbc->mbmr;
233 upmmask = BR_MS_UPMB;
234 break;
235 case UPMC:
236 mxmr = &lbc->mcmr;
237 upmmask = BR_MS_UPMC;
238 break;
239 default:
240 printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
241 hang();
242 }
243
244 /* Find the address for the dummy write transaction */
245 for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
246 i++, brp += 2, orp += 2) {
Wolfgang Denke093a242008-06-28 23:34:37 +0200247
Sergei Poselenov740280e2008-06-06 15:42:40 +0200248 /* Look for a valid BR with selected UPM */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200249 if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
250 dummy = (volatile u8*)(in_be32(brp) & BR_BA);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200251 break;
252 }
253 }
254
255 if (i == 8) {
256 printf("Error: %s() could not find matching BR\n", __FUNCTION__);
257 hang();
258 }
259
260 for (i = 0; i < size; i++) {
261 /* 1 */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200262 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200263 /* 2 */
264 out_be32(&lbc->mdr, table[i]);
265 /* 3 */
266 mdr = in_be32(&lbc->mdr);
267 /* 4 */
268 *(volatile u8 *)dummy = 0;
269 /* 5 */
270 do {
Sergei Poselenov59f63052008-08-15 15:42:11 +0200271 mad = in_be32(mxmr) & MxMR_MAD_MSK;
Sergei Poselenov740280e2008-06-06 15:42:40 +0200272 } while (mad <= old_mad && !(!mad && i == (size-1)));
273 old_mad = mad;
274 }
Sergei Poselenov59f63052008-08-15 15:42:11 +0200275 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200276}
Ben Warrendd354792008-06-23 22:57:27 -0700277
Andy Fleming80522dc2008-10-30 16:51:33 -0500278/*
279 * Initializes on-chip MMC controllers.
280 * to override, implement board_mmc_init()
281 */
282int cpu_mmc_init(bd_t *bis)
283{
284#ifdef CONFIG_FSL_ESDHC
285 return fsl_esdhc_mmc_init(bis);
286#else
287 return 0;
288#endif
289}