blob: 45e5379d566c58fbb5b1fb068206ec2a4193fe39 [file] [log] [blame]
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Glass77d2f7f2016-09-12 23:18:41 -06003config SPL_LIBCOMMON_SUPPORT
4 default y
5
Simon Glass1646eba2016-09-12 23:18:42 -06006config SPL_LIBDISK_SUPPORT
7 default y
8
Simon Glasscc4288e2016-09-12 23:18:43 -06009config SPL_LIBGENERIC_SUPPORT
10 default y
11
Simon Glass1fdf7c62016-09-12 23:18:44 -060012config SPL_MMC_SUPPORT
13 default y if DM_MMC
14
Simon Glassd6b9bd82016-09-12 23:18:48 -060015config SPL_NAND_SUPPORT
16 default y if SPL_NAND_DENALI
17
Simon Glasse00f76c2016-09-12 23:18:56 -060018config SPL_SERIAL_SUPPORT
19 default y
20
Simon Glasse404ade2016-09-12 23:18:57 -060021config SPL_SPI_FLASH_SUPPORT
Simon Glassf35ed9e2016-09-12 23:18:58 -060022 default y if SPL_SPI_SUPPORT
23
24config SPL_SPI_SUPPORT
Simon Glasse404ade2016-09-12 23:18:57 -060025 default y if DM_SPI
26
Simon Glass02e69a52016-09-12 23:19:02 -060027config SPL_WATCHDOG_SUPPORT
28 default y
29
Dalon Westergreenf0fb4fa2017-02-10 17:15:34 -080030config SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
31 default y
32
33config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
34 default 0xa2
35
Marek Vasutcd9b7312015-08-02 21:57:57 +020036config TARGET_SOCFPGA_ARRIA5
37 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060038 select TARGET_SOCFPGA_GEN5
Marek Vasutcd9b7312015-08-02 21:57:57 +020039
Ley Foon Tand89e9792017-04-26 02:44:48 +080040config TARGET_SOCFPGA_ARRIA10
41 bool
Ley Foon Tan0680f1b2017-05-03 17:13:32 +080042 select SPL_BOARD_INIT if SPL
Ley Foon Tand89e9792017-04-26 02:44:48 +080043
Marek Vasutcd9b7312015-08-02 21:57:57 +020044config TARGET_SOCFPGA_CYCLONE5
45 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060046 select TARGET_SOCFPGA_GEN5
47
48config TARGET_SOCFPGA_GEN5
49 bool
Ley Foon Tan707cd012017-04-05 17:32:51 +080050 select ALTERA_SDRAM
Marek Vasutcd9b7312015-08-02 21:57:57 +020051
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090052choice
53 prompt "Altera SOCFPGA board select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050054 optional
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090055
Ley Foon Tand89e9792017-04-26 02:44:48 +080056config TARGET_SOCFPGA_ARRIA10_SOCDK
57 bool "Altera SOCFPGA SoCDK (Arria 10)"
58 select TARGET_SOCFPGA_ARRIA10
59
Marek Vasutcd9b7312015-08-02 21:57:57 +020060config TARGET_SOCFPGA_ARRIA5_SOCDK
61 bool "Altera SOCFPGA SoCDK (Arria V)"
62 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090063
Marek Vasutcd9b7312015-08-02 21:57:57 +020064config TARGET_SOCFPGA_CYCLONE5_SOCDK
65 bool "Altera SOCFPGA SoCDK (Cyclone V)"
66 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090067
Marek Vasuta548bc52017-04-05 13:17:03 +020068config TARGET_SOCFPGA_ARIES_MCVEVK
69 bool "Aries MCVEVK (Cyclone V)"
Marek Vasutd88995a2015-08-03 01:37:28 +020070 select TARGET_SOCFPGA_CYCLONE5
71
Marek Vasut856b30d2015-11-23 17:06:27 +010072config TARGET_SOCFPGA_EBV_SOCRATES
73 bool "EBV SoCrates (Cyclone V)"
74 select TARGET_SOCFPGA_CYCLONE5
75
Pavel Machek35546f62016-06-07 12:37:23 +020076config TARGET_SOCFPGA_IS1
77 bool "IS1 (Cyclone V)"
78 select TARGET_SOCFPGA_CYCLONE5
79
Marek Vasut569a1912015-12-01 18:09:52 +010080config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
81 bool "samtec VIN|ING FPGA (Cyclone V)"
Tom Rinie5ec4812017-01-22 19:43:11 -050082 select BOARD_LATE_INIT
Marek Vasut569a1912015-12-01 18:09:52 +010083 select TARGET_SOCFPGA_CYCLONE5
84
Marek Vasutcf0a8da2016-06-08 02:57:05 +020085config TARGET_SOCFPGA_SR1500
86 bool "SR1500 (Cyclone V)"
87 select TARGET_SOCFPGA_CYCLONE5
88
Dinh Nguyen55c7a762015-09-01 17:41:52 -050089config TARGET_SOCFPGA_TERASIC_DE0_NANO
90 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
91 select TARGET_SOCFPGA_CYCLONE5
92
Dalon Westergreen6bd041f2017-04-18 08:11:16 -070093config TARGET_SOCFPGA_TERASIC_DE10_NANO
94 bool "Terasic DE10-Nano (Cyclone V)"
95 select TARGET_SOCFPGA_CYCLONE5
96
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010097config TARGET_SOCFPGA_TERASIC_DE1_SOC
98 bool "Terasic DE1-SoC (Cyclone V)"
99 select TARGET_SOCFPGA_CYCLONE5
100
Marek Vasut952caa22015-06-21 17:28:53 +0200101config TARGET_SOCFPGA_TERASIC_SOCKIT
102 bool "Terasic SoCkit (Cyclone V)"
103 select TARGET_SOCFPGA_CYCLONE5
104
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900105endchoice
106
107config SYS_BOARD
Marek Vasutf0892402015-08-10 21:24:53 +0200108 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800109 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutf0892402015-08-10 21:24:53 +0200110 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500111 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100112 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700113 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200114 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasuta548bc52017-04-05 13:17:03 +0200115 default "mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +0200116 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100117 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100118 default "sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +0100119 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900120
121config SYS_VENDOR
Marek Vasutcd9b7312015-08-02 21:57:57 +0200122 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800123 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutcd9b7312015-08-02 21:57:57 +0200124 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasuta548bc52017-04-05 13:17:03 +0200125 default "aries" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasut856b30d2015-11-23 17:06:27 +0100126 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasut569a1912015-12-01 18:09:52 +0100127 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500128 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100129 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700130 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Marek Vasut952caa22015-06-21 17:28:53 +0200131 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900132
133config SYS_SOC
134 default "socfpga"
135
136config SYS_CONFIG_NAME
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500137 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800138 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500139 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500140 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100141 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700142 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200143 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasuta548bc52017-04-05 13:17:03 +0200144 default "socfpga_mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +0200145 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100146 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100147 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +0100148 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900149
150endif