blob: 7e702c3ae854d347a7b5b447761143a52bd54c00 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming272cc702008-10-30 16:41:01 -05002/*
3 * Copyright 2008, Freescale Semiconductor, Inc
Yangbo Lu39913ac2020-06-17 18:08:58 +08004 * Copyright 2020 NXP
Andy Fleming272cc702008-10-30 16:41:01 -05005 * Andy Fleming
6 *
7 * Based vaguely on the Linux code
Andy Fleming272cc702008-10-30 16:41:01 -05008 */
9
10#include <config.h>
Simon Glasse6f6f9e2020-05-10 11:39:58 -060011#include <blk.h>
Andy Fleming272cc702008-10-30 16:41:01 -050012#include <command.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060013#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060015#include <dm/device-internal.h>
Stephen Warrend4622df2014-05-23 12:47:06 -060016#include <errno.h>
Andy Fleming272cc702008-10-30 16:41:01 -050017#include <mmc.h>
18#include <part.h>
Tom Rini03de3052024-05-20 13:35:03 -060019#include <time.h>
Simon Glasscd93d622020-05-10 11:40:13 -060020#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060021#include <linux/delay.h>
Simon Glass1e94b462023-09-14 18:21:46 -060022#include <linux/printk.h>
Peng Fan2051aef2016-10-11 15:08:43 +080023#include <power/regulator.h>
Andy Fleming272cc702008-10-30 16:41:01 -050024#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060025#include <memalign.h>
Andy Fleming272cc702008-10-30 16:41:01 -050026#include <linux/list.h>
Tom Rini03de3052024-05-20 13:35:03 -060027#include <linux/printk.h>
Rabin Vincent9b1f9422009-04-05 13:30:54 +053028#include <div64.h>
Paul Burtonda61fa52013-09-09 15:30:26 +010029#include "mmc_private.h"
Andy Fleming272cc702008-10-30 16:41:01 -050030
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +020031#define DEFAULT_CMD6_TIMEOUT_MS 500
32
Tim Harvey150481e2024-05-31 08:36:34 -070033/**
34 * names of emmc BOOT_PARTITION_ENABLE values
35 *
36 * Boot Area Partitions - name consistent with Linux
37 */
38const char *emmc_boot_part_names[] = {
39 "default", /* EMMC_BOOT_PART_DEFAULT */
40 "boot0", /* EMMC_BOOT_PART_BOOT1 */
41 "boot1", /* EMMC_BOOT_PART_BOOT2 */
42 "",
43 "",
44 "",
45 "",
46 "user", /* EMMC_BOOT_PART_USER */
47};
48
49/**
50 * names of emmc 'hardware partitions' consistent with:
51 * - value used in mmc_switch()
52 * - value used by PARTITION_CONFIG PARTITION_ACCESS field
53 *
54 * Boot Area Partitions - name consistent with Linux
55 * General Perpose Partitions - name consistent with 'mmc hwpartition' usage
56 */
57const char *emmc_hwpart_names[] = {
58 "user", /* EMMC_HWPART_DEFAULT */
59 "boot0", /* EMMC_HWPART_BOOT1 */
60 "boot1", /* EMMC_HWPART_BOOT2 */
61 "rpmb", /* EMMC_HWPART_RPMB */
62 "gp1", /* EMMC_HWPART_GP1 */
63 "gp2", /* EMMC_HWPART_GP2 */
64 "gp3", /* EMMC_HWPART_GP3 */
65 "gp4", /* EMMC_HWPART_GP4 */
66};
67
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +020068static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
Marek Vasutb5b838f2016-12-01 02:06:33 +010069
Simon Glasse7881d82017-07-29 11:35:31 -060070#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020071
Sam Protsenko6cf8a902019-08-14 22:52:51 +030072static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020073{
Loic Poulaind6ad5a02022-05-26 16:37:21 +020074 if (mmc->cfg->ops->wait_dat0)
75 return mmc->cfg->ops->wait_dat0(mmc, state, timeout_us);
76
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020077 return -ENOSYS;
78}
79
Jeroen Hofstee750121c2014-07-12 21:24:08 +020080__weak int board_mmc_getwp(struct mmc *mmc)
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000081{
82 return -1;
83}
84
85int mmc_getwp(struct mmc *mmc)
86{
87 int wp;
88
89 wp = board_mmc_getwp(mmc);
90
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000091 if (wp < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020092 if (mmc->cfg->ops->getwp)
93 wp = mmc->cfg->ops->getwp(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000094 else
95 wp = 0;
96 }
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000097
98 return wp;
99}
100
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +0200101__weak int board_mmc_getcd(struct mmc *mmc)
102{
Stefano Babic11fdade2010-02-05 15:04:43 +0100103 return -1;
104}
Simon Glass8ca51e52016-06-12 23:30:22 -0600105#endif
Stefano Babic11fdade2010-02-05 15:04:43 +0100106
Marek Vasut8635ff92012-03-15 18:41:35 +0000107#ifdef CONFIG_MMC_TRACE
Simon Glassc0c76eb2016-06-12 23:30:20 -0600108void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
109{
110 printf("CMD_SEND:%d\n", cmd->cmdidx);
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100111 printf("\t\tARG\t\t\t 0x%08x\n", cmd->cmdarg);
Simon Glassc0c76eb2016-06-12 23:30:20 -0600112}
113
114void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
115{
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000116 int i;
117 u8 *ptr;
118
Bin Meng7863ce52016-03-17 21:53:14 -0700119 if (ret) {
120 printf("\t\tRET\t\t\t %d\n", ret);
121 } else {
122 switch (cmd->resp_type) {
123 case MMC_RSP_NONE:
124 printf("\t\tMMC_RSP_NONE\n");
125 break;
126 case MMC_RSP_R1:
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100127 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700128 cmd->response[0]);
129 break;
130 case MMC_RSP_R1b:
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100131 printf("\t\tMMC_RSP_R1b\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700132 cmd->response[0]);
133 break;
134 case MMC_RSP_R2:
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100135 printf("\t\tMMC_RSP_R2\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700136 cmd->response[0]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100137 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700138 cmd->response[1]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100139 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700140 cmd->response[2]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100141 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700142 cmd->response[3]);
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000143 printf("\n");
Bin Meng7863ce52016-03-17 21:53:14 -0700144 printf("\t\t\t\t\tDUMPING DATA\n");
145 for (i = 0; i < 4; i++) {
146 int j;
147 printf("\t\t\t\t\t%03d - ", i*4);
148 ptr = (u8 *)&cmd->response[i];
149 ptr += 3;
150 for (j = 0; j < 4; j++)
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100151 printf("%02x ", *ptr--);
Bin Meng7863ce52016-03-17 21:53:14 -0700152 printf("\n");
153 }
154 break;
155 case MMC_RSP_R3:
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100156 printf("\t\tMMC_RSP_R3,4\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700157 cmd->response[0]);
158 break;
159 default:
160 printf("\t\tERROR MMC rsp not supported\n");
161 break;
Bin Meng53e8e402016-03-17 21:53:13 -0700162 }
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000163 }
Simon Glassc0c76eb2016-06-12 23:30:20 -0600164}
165
166void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
167{
168 int status;
169
170 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
171 printf("CURR STATE:%d\n", status);
172}
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000173#endif
Simon Glassc0c76eb2016-06-12 23:30:20 -0600174
Pali Rohár48467e42022-04-03 00:20:10 +0200175#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG) || CONFIG_VAL(LOGLEVEL) >= LOGL_DEBUG
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200176const char *mmc_mode_name(enum bus_mode mode)
177{
178 static const char *const names[] = {
179 [MMC_LEGACY] = "MMC legacy",
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200180 [MMC_HS] = "MMC High Speed (26MHz)",
181 [SD_HS] = "SD High Speed (50MHz)",
182 [UHS_SDR12] = "UHS SDR12 (25MHz)",
183 [UHS_SDR25] = "UHS SDR25 (50MHz)",
184 [UHS_SDR50] = "UHS SDR50 (100MHz)",
185 [UHS_SDR104] = "UHS SDR104 (208MHz)",
186 [UHS_DDR50] = "UHS DDR50 (50MHz)",
187 [MMC_HS_52] = "MMC High Speed (52MHz)",
188 [MMC_DDR_52] = "MMC DDR52 (52MHz)",
189 [MMC_HS_200] = "HS200 (200MHz)",
Peng Fan3dd26262018-08-10 14:07:54 +0800190 [MMC_HS_400] = "HS400 (200MHz)",
Peng Fan44acd492019-07-10 14:43:07 +0800191 [MMC_HS_400_ES] = "HS400ES (200MHz)",
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200192 };
193
194 if (mode >= MMC_MODES_END)
195 return "Unknown mode";
196 else
197 return names[mode];
198}
199#endif
200
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200201static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
202{
203 static const int freqs[] = {
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900204 [MMC_LEGACY] = 25000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200205 [MMC_HS] = 26000000,
206 [SD_HS] = 50000000,
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900207 [MMC_HS_52] = 52000000,
208 [MMC_DDR_52] = 52000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200209 [UHS_SDR12] = 25000000,
210 [UHS_SDR25] = 50000000,
211 [UHS_SDR50] = 100000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200212 [UHS_DDR50] = 50000000,
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100213 [UHS_SDR104] = 208000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200214 [MMC_HS_200] = 200000000,
Peng Fan3dd26262018-08-10 14:07:54 +0800215 [MMC_HS_400] = 200000000,
Peng Fan44acd492019-07-10 14:43:07 +0800216 [MMC_HS_400_ES] = 200000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200217 };
218
219 if (mode == MMC_LEGACY)
220 return mmc->legacy_speed;
221 else if (mode >= MMC_MODES_END)
222 return 0;
223 else
224 return freqs[mode];
225}
226
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200227static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
228{
229 mmc->selected_mode = mode;
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200230 mmc->tran_speed = mmc_mode2freq(mmc, mode);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200231 mmc->ddr_mode = mmc_is_mode_ddr(mode);
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900232 pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
233 mmc->tran_speed / 1000000);
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200234 return 0;
235}
236
Simon Glasse7881d82017-07-29 11:35:31 -0600237#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassc0c76eb2016-06-12 23:30:20 -0600238int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
239{
240 int ret;
241
242 mmmc_trace_before_send(mmc, cmd);
243 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
244 mmmc_trace_after_send(mmc, cmd, ret);
245
Marek Vasut8635ff92012-03-15 18:41:35 +0000246 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500247}
Simon Glass8ca51e52016-06-12 23:30:22 -0600248#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500249
Sean Andersonda129172020-10-17 08:36:27 -0400250/**
251 * mmc_send_cmd_retry() - send a command to the mmc device, retrying on error
252 *
253 * @dev: device to receive the command
254 * @cmd: command to send
255 * @data: additional data to send/receive
256 * @retries: how many times to retry; mmc_send_cmd is always called at least
257 * once
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100258 * Return: 0 if ok, -ve on error
Sean Andersonda129172020-10-17 08:36:27 -0400259 */
260static int mmc_send_cmd_retry(struct mmc *mmc, struct mmc_cmd *cmd,
261 struct mmc_data *data, uint retries)
262{
263 int ret;
264
265 do {
266 ret = mmc_send_cmd(mmc, cmd, data);
267 } while (ret && retries--);
268
269 return ret;
270}
271
272/**
273 * mmc_send_cmd_quirks() - send a command to the mmc device, retrying if a
274 * specific quirk is enabled
275 *
276 * @dev: device to receive the command
277 * @cmd: command to send
278 * @data: additional data to send/receive
279 * @quirk: retry only if this quirk is enabled
280 * @retries: how many times to retry; mmc_send_cmd is always called at least
281 * once
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100282 * Return: 0 if ok, -ve on error
Sean Andersonda129172020-10-17 08:36:27 -0400283 */
284static int mmc_send_cmd_quirks(struct mmc *mmc, struct mmc_cmd *cmd,
285 struct mmc_data *data, u32 quirk, uint retries)
286{
Simon Glass497b7c62023-02-05 15:40:16 -0700287 if (IS_ENABLED(CONFIG_MMC_QUIRKS) && mmc->quirks & quirk)
Sean Andersonda129172020-10-17 08:36:27 -0400288 return mmc_send_cmd_retry(mmc, cmd, data, retries);
289 else
290 return mmc_send_cmd(mmc, cmd, data);
291}
292
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200293int mmc_send_status(struct mmc *mmc, unsigned int *status)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000294{
295 struct mmc_cmd cmd;
Sean Andersonda129172020-10-17 08:36:27 -0400296 int ret;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000297
298 cmd.cmdidx = MMC_CMD_SEND_STATUS;
299 cmd.resp_type = MMC_RSP_R1;
Marek Vasutaaf3d412011-08-10 09:24:48 +0200300 if (!mmc_host_is_spi(mmc))
301 cmd.cmdarg = mmc->rca << 16;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000302
Sean Andersonda129172020-10-17 08:36:27 -0400303 ret = mmc_send_cmd_retry(mmc, &cmd, NULL, 4);
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200304 mmc_trace_state(mmc, &cmd);
Sean Andersonda129172020-10-17 08:36:27 -0400305 if (!ret)
306 *status = cmd.response[0];
307
308 return ret;
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200309}
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +0200310
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300311int mmc_poll_for_busy(struct mmc *mmc, int timeout_ms)
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200312{
313 unsigned int status;
314 int err;
315
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300316 err = mmc_wait_dat0(mmc, 1, timeout_ms * 1000);
Jean-Jacques Hiblotcd0b80e2019-07-02 10:53:53 +0200317 if (err != -ENOSYS)
318 return err;
319
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200320 while (1) {
321 err = mmc_send_status(mmc, &status);
322 if (err)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000323 return err;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000324
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200325 if ((status & MMC_STATUS_RDY_FOR_DATA) &&
326 (status & MMC_STATUS_CURR_STATE) !=
327 MMC_STATE_PRG)
328 break;
329
330 if (status & MMC_STATUS_MASK) {
331#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Simon Glass99b23d42024-08-22 07:54:55 -0600332 log_err("Status Error: %#08x\n", status);
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200333#endif
334 return -ECOMM;
335 }
336
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300337 if (timeout_ms-- <= 0)
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500338 break;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000339
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500340 udelay(1000);
341 }
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000342
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300343 if (timeout_ms <= 0) {
Paul Burton56196822013-09-04 16:12:25 +0100344#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Simon Glass99b23d42024-08-22 07:54:55 -0600345 log_err("Timeout waiting card ready\n");
Paul Burton56196822013-09-04 16:12:25 +0100346#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900347 return -ETIMEDOUT;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000348 }
349
350 return 0;
351}
352
Paul Burtonda61fa52013-09-09 15:30:26 +0100353int mmc_set_blocklen(struct mmc *mmc, int len)
Andy Fleming272cc702008-10-30 16:41:01 -0500354{
355 struct mmc_cmd cmd;
356
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600357 if (mmc->ddr_mode)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900358 return 0;
359
Andy Fleming272cc702008-10-30 16:41:01 -0500360 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
361 cmd.resp_type = MMC_RSP_R1;
362 cmd.cmdarg = len;
Andy Fleming272cc702008-10-30 16:41:01 -0500363
Sean Andersonda129172020-10-17 08:36:27 -0400364 return mmc_send_cmd_quirks(mmc, &cmd, NULL,
365 MMC_QUIRK_RETRY_SET_BLOCKLEN, 4);
Andy Fleming272cc702008-10-30 16:41:01 -0500366}
367
Tom Rini03de3052024-05-20 13:35:03 -0600368#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200369static const u8 tuning_blk_pattern_4bit[] = {
370 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
371 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
372 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
373 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
374 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
375 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
376 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
377 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
378};
379
380static const u8 tuning_blk_pattern_8bit[] = {
381 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
382 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
383 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
384 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
385 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
386 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
387 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
388 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
389 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
390 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
391 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
392 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
393 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
394 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
395 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
396 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
397};
398
Marek Vasuta3b27862024-02-20 09:36:23 +0100399int mmc_send_tuning(struct mmc *mmc, u32 opcode)
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200400{
401 struct mmc_cmd cmd;
402 struct mmc_data data;
403 const u8 *tuning_block_pattern;
404 int size, err;
405
406 if (mmc->bus_width == 8) {
407 tuning_block_pattern = tuning_blk_pattern_8bit;
408 size = sizeof(tuning_blk_pattern_8bit);
409 } else if (mmc->bus_width == 4) {
410 tuning_block_pattern = tuning_blk_pattern_4bit;
411 size = sizeof(tuning_blk_pattern_4bit);
412 } else {
413 return -EINVAL;
414 }
415
416 ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
417
418 cmd.cmdidx = opcode;
419 cmd.cmdarg = 0;
420 cmd.resp_type = MMC_RSP_R1;
421
422 data.dest = (void *)data_buf;
423 data.blocks = 1;
424 data.blocksize = size;
425 data.flags = MMC_DATA_READ;
426
427 err = mmc_send_cmd(mmc, &cmd, &data);
428 if (err)
429 return err;
430
431 if (memcmp(data_buf, tuning_block_pattern, size))
432 return -EIO;
433
434 return 0;
435}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100436#endif
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200437
Hai Pham0ac2cca2023-06-20 00:38:24 +0200438int mmc_send_stop_transmission(struct mmc *mmc, bool write)
439{
440 struct mmc_cmd cmd;
441
442 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
443 cmd.cmdarg = 0;
444 /*
445 * JEDEC Standard No. 84-B51 Page 126
446 * CMD12 STOP_TRANSMISSION R1/R1b[3]
447 * NOTE 3 R1 for read cases and R1b for write cases.
448 *
449 * Physical Layer Simplified Specification Version 9.00
450 * 7.3.1.3 Detailed Command Description
451 * CMD12 R1b
452 */
453 cmd.resp_type = (IS_SD(mmc) || write) ? MMC_RSP_R1b : MMC_RSP_R1;
454
455 return mmc_send_cmd(mmc, &cmd, NULL);
456}
457
Sascha Silbeff8fef52013-06-14 13:07:25 +0200458static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000459 lbaint_t blkcnt)
Andy Fleming272cc702008-10-30 16:41:01 -0500460{
461 struct mmc_cmd cmd;
462 struct mmc_data data;
463
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700464 if (blkcnt > 1)
465 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
466 else
467 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
Andy Fleming272cc702008-10-30 16:41:01 -0500468
469 if (mmc->high_capacity)
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700470 cmd.cmdarg = start;
Andy Fleming272cc702008-10-30 16:41:01 -0500471 else
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700472 cmd.cmdarg = start * mmc->read_bl_len;
Andy Fleming272cc702008-10-30 16:41:01 -0500473
474 cmd.resp_type = MMC_RSP_R1;
Andy Fleming272cc702008-10-30 16:41:01 -0500475
476 data.dest = dst;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700477 data.blocks = blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500478 data.blocksize = mmc->read_bl_len;
479 data.flags = MMC_DATA_READ;
480
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700481 if (mmc_send_cmd(mmc, &cmd, &data))
482 return 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500483
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700484 if (blkcnt > 1) {
Hai Pham0ac2cca2023-06-20 00:38:24 +0200485 if (mmc_send_stop_transmission(mmc, false)) {
Paul Burton56196822013-09-04 16:12:25 +0100486#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Simon Glass99b23d42024-08-22 07:54:55 -0600487 log_err("mmc fail to send stop cmd\n");
Paul Burton56196822013-09-04 16:12:25 +0100488#endif
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700489 return 0;
490 }
Andy Fleming272cc702008-10-30 16:41:01 -0500491 }
492
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700493 return blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500494}
495
Marek Vasut145429a2020-04-04 12:45:05 +0200496#if !CONFIG_IS_ENABLED(DM_MMC)
497static int mmc_get_b_max(struct mmc *mmc, void *dst, lbaint_t blkcnt)
498{
499 if (mmc->cfg->ops->get_b_max)
500 return mmc->cfg->ops->get_b_max(mmc, dst, blkcnt);
501 else
502 return mmc->cfg->b_max;
503}
504#endif
505
Simon Glassc4d660d2017-07-04 13:31:19 -0600506#if CONFIG_IS_ENABLED(BLK)
Simon Glass7dba0b92016-06-12 23:30:15 -0600507ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600508#else
Simon Glass7dba0b92016-06-12 23:30:15 -0600509ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
510 void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600511#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500512{
Simon Glassc4d660d2017-07-04 13:31:19 -0600513#if CONFIG_IS_ENABLED(BLK)
Simon Glasscaa4daa2020-12-03 16:55:18 -0700514 struct blk_desc *block_dev = dev_get_uclass_plat(dev);
Simon Glass33fb2112016-05-01 13:52:41 -0600515#endif
Simon Glassbcce53d2016-02-29 15:25:51 -0700516 int dev_num = block_dev->devnum;
Stephen Warren873cc1d2015-12-07 11:38:49 -0700517 int err;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700518 lbaint_t cur, blocks_todo = blkcnt;
Marek Vasut145429a2020-04-04 12:45:05 +0200519 uint b_max;
Andy Fleming272cc702008-10-30 16:41:01 -0500520
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700521 if (blkcnt == 0)
522 return 0;
523
524 struct mmc *mmc = find_mmc_device(dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500525 if (!mmc)
526 return 0;
527
Marek Vasutb5b838f2016-12-01 02:06:33 +0100528 if (CONFIG_IS_ENABLED(MMC_TINY))
529 err = mmc_switch_part(mmc, block_dev->hwpart);
530 else
531 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
532
Stephen Warren873cc1d2015-12-07 11:38:49 -0700533 if (err < 0)
534 return 0;
535
Simon Glassc40fdca2016-05-01 13:52:35 -0600536 if ((start + blkcnt) > block_dev->lba) {
Paul Burton56196822013-09-04 16:12:25 +0100537#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Simon Glass99b23d42024-08-22 07:54:55 -0600538 log_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
539 start + blkcnt, block_dev->lba);
Paul Burton56196822013-09-04 16:12:25 +0100540#endif
Lei Wend2bf29e2010-09-13 22:07:27 +0800541 return 0;
542 }
Andy Fleming272cc702008-10-30 16:41:01 -0500543
Simon Glass11692992015-06-23 15:38:50 -0600544 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900545 pr_debug("%s: Failed to set blocklen\n", __func__);
Andy Fleming272cc702008-10-30 16:41:01 -0500546 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600547 }
Andy Fleming272cc702008-10-30 16:41:01 -0500548
Marek Vasut145429a2020-04-04 12:45:05 +0200549 b_max = mmc_get_b_max(mmc, dst, blkcnt);
550
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700551 do {
Marek Vasut145429a2020-04-04 12:45:05 +0200552 cur = (blocks_todo > b_max) ? b_max : blocks_todo;
Simon Glass11692992015-06-23 15:38:50 -0600553 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900554 pr_debug("%s: Failed to read blocks\n", __func__);
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700555 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600556 }
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700557 blocks_todo -= cur;
558 start += cur;
559 dst += cur * mmc->read_bl_len;
560 } while (blocks_todo > 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500561
562 return blkcnt;
563}
564
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000565static int mmc_go_idle(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500566{
567 struct mmc_cmd cmd;
568 int err;
569
570 udelay(1000);
571
572 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
573 cmd.cmdarg = 0;
574 cmd.resp_type = MMC_RSP_NONE;
Andy Fleming272cc702008-10-30 16:41:01 -0500575
576 err = mmc_send_cmd(mmc, &cmd, NULL);
577
578 if (err)
579 return err;
580
581 udelay(2000);
582
583 return 0;
584}
585
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100586#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200587static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
588{
589 struct mmc_cmd cmd;
590 int err = 0;
591
592 /*
593 * Send CMD11 only if the request is to switch the card to
594 * 1.8V signalling.
595 */
596 if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
597 return mmc_set_signal_voltage(mmc, signal_voltage);
598
599 cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
600 cmd.cmdarg = 0;
601 cmd.resp_type = MMC_RSP_R1;
602
603 err = mmc_send_cmd(mmc, &cmd, NULL);
604 if (err)
605 return err;
606
607 if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
608 return -EIO;
609
610 /*
611 * The card should drive cmd and dat[0:3] low immediately
612 * after the response of cmd11, but wait 100 us to be sure
613 */
614 err = mmc_wait_dat0(mmc, 0, 100);
615 if (err == -ENOSYS)
616 udelay(100);
617 else if (err)
618 return -ETIMEDOUT;
619
620 /*
621 * During a signal voltage level switch, the clock must be gated
622 * for 5 ms according to the SD spec
623 */
Jaehoon Chung65117182018-01-26 19:25:29 +0900624 mmc_set_clock(mmc, mmc->clock, MMC_CLK_DISABLE);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200625
626 err = mmc_set_signal_voltage(mmc, signal_voltage);
627 if (err)
628 return err;
629
630 /* Keep clock gated for at least 10 ms, though spec only says 5 ms */
631 mdelay(10);
Jaehoon Chung65117182018-01-26 19:25:29 +0900632 mmc_set_clock(mmc, mmc->clock, MMC_CLK_ENABLE);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200633
634 /*
635 * Failure to switch is indicated by the card holding
636 * dat[0:3] low. Wait for at least 1 ms according to spec
637 */
638 err = mmc_wait_dat0(mmc, 1, 1000);
639 if (err == -ENOSYS)
640 udelay(1000);
641 else if (err)
642 return -ETIMEDOUT;
643
644 return 0;
645}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100646#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200647
648static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
Andy Fleming272cc702008-10-30 16:41:01 -0500649{
650 int timeout = 1000;
651 int err;
652 struct mmc_cmd cmd;
653
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500654 while (1) {
Andy Fleming272cc702008-10-30 16:41:01 -0500655 cmd.cmdidx = MMC_CMD_APP_CMD;
656 cmd.resp_type = MMC_RSP_R1;
657 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500658
659 err = mmc_send_cmd(mmc, &cmd, NULL);
660
661 if (err)
662 return err;
663
664 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
665 cmd.resp_type = MMC_RSP_R3;
Stefano Babic250de122010-01-20 18:20:39 +0100666
667 /*
668 * Most cards do not answer if some reserved bits
669 * in the ocr are set. However, Some controller
670 * can set bit 7 (reserved for low voltages), but
671 * how to manage low voltages SD card is not yet
672 * specified.
673 */
Thomas Choud52ebf12010-12-24 13:12:21 +0000674 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200675 (mmc->cfg->voltages & 0xff8000);
Andy Fleming272cc702008-10-30 16:41:01 -0500676
677 if (mmc->version == SD_VERSION_2)
678 cmd.cmdarg |= OCR_HCS;
679
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200680 if (uhs_en)
681 cmd.cmdarg |= OCR_S18R;
682
Andy Fleming272cc702008-10-30 16:41:01 -0500683 err = mmc_send_cmd(mmc, &cmd, NULL);
684
685 if (err)
686 return err;
687
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500688 if (cmd.response[0] & OCR_BUSY)
689 break;
Andy Fleming272cc702008-10-30 16:41:01 -0500690
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500691 if (timeout-- <= 0)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900692 return -EOPNOTSUPP;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500693
694 udelay(1000);
695 }
Andy Fleming272cc702008-10-30 16:41:01 -0500696
697 if (mmc->version != SD_VERSION_2)
698 mmc->version = SD_VERSION_1_0;
699
Thomas Choud52ebf12010-12-24 13:12:21 +0000700 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
701 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
702 cmd.resp_type = MMC_RSP_R3;
703 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000704
705 err = mmc_send_cmd(mmc, &cmd, NULL);
706
707 if (err)
708 return err;
709 }
710
Rabin Vincent998be3d2009-04-05 13:30:56 +0530711 mmc->ocr = cmd.response[0];
Andy Fleming272cc702008-10-30 16:41:01 -0500712
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100713#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200714 if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
715 == 0x41000000) {
716 err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
717 if (err)
718 return err;
719 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100720#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200721
Andy Fleming272cc702008-10-30 16:41:01 -0500722 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
723 mmc->rca = 0;
724
725 return 0;
726}
727
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500728static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
Andy Fleming272cc702008-10-30 16:41:01 -0500729{
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500730 struct mmc_cmd cmd;
Andy Fleming272cc702008-10-30 16:41:01 -0500731 int err;
732
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500733 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
734 cmd.resp_type = MMC_RSP_R3;
735 cmd.cmdarg = 0;
Rob Herring5a203972015-03-23 17:56:59 -0500736 if (use_arg && !mmc_host_is_spi(mmc))
737 cmd.cmdarg = OCR_HCS |
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200738 (mmc->cfg->voltages &
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500739 (mmc->ocr & OCR_VOLTAGE_MASK)) |
740 (mmc->ocr & OCR_ACCESS_MODE);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000741
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500742 err = mmc_send_cmd(mmc, &cmd, NULL);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000743 if (err)
744 return err;
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500745 mmc->ocr = cmd.response[0];
Che-Liang Chioue9550442012-11-28 15:21:13 +0000746 return 0;
747}
748
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200749static int mmc_send_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000750{
Che-Liang Chioue9550442012-11-28 15:21:13 +0000751 int err, i;
Haibo Chenfe959052020-06-15 17:18:12 +0800752 int timeout = 1000;
753 uint start;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000754
Andy Fleming272cc702008-10-30 16:41:01 -0500755 /* Some cards seem to need this */
756 mmc_go_idle(mmc);
757
Haibo Chenfe959052020-06-15 17:18:12 +0800758 start = get_timer(0);
Wolfgang Denk0cf207e2021-09-27 17:42:39 +0200759 /* Asking to the card its capabilities */
Haibo Chenfe959052020-06-15 17:18:12 +0800760 for (i = 0; ; i++) {
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500761 err = mmc_send_op_cond_iter(mmc, i != 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500762 if (err)
763 return err;
764
Che-Liang Chioue9550442012-11-28 15:21:13 +0000765 /* exit if not busy (flag seems to be inverted) */
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500766 if (mmc->ocr & OCR_BUSY)
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500767 break;
Haibo Chenfe959052020-06-15 17:18:12 +0800768
769 if (get_timer(start) > timeout)
770 return -ETIMEDOUT;
771 udelay(100);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000772 }
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500773 mmc->op_cond_pending = 1;
774 return 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000775}
Andy Fleming272cc702008-10-30 16:41:01 -0500776
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200777static int mmc_complete_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000778{
779 struct mmc_cmd cmd;
780 int timeout = 1000;
Vipul Kumar36332b62018-05-03 12:20:54 +0530781 ulong start;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000782 int err;
783
784 mmc->op_cond_pending = 0;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500785 if (!(mmc->ocr & OCR_BUSY)) {
Yangbo Lud188b112016-08-02 15:33:18 +0800786 /* Some cards seem to need this */
787 mmc_go_idle(mmc);
788
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500789 start = get_timer(0);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500790 while (1) {
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500791 err = mmc_send_op_cond_iter(mmc, 1);
792 if (err)
793 return err;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500794 if (mmc->ocr & OCR_BUSY)
795 break;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500796 if (get_timer(start) > timeout)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900797 return -EOPNOTSUPP;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500798 udelay(100);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500799 }
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500800 }
Andy Fleming272cc702008-10-30 16:41:01 -0500801
Thomas Choud52ebf12010-12-24 13:12:21 +0000802 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
803 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
804 cmd.resp_type = MMC_RSP_R3;
805 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000806
807 err = mmc_send_cmd(mmc, &cmd, NULL);
808
809 if (err)
810 return err;
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500811
812 mmc->ocr = cmd.response[0];
Thomas Choud52ebf12010-12-24 13:12:21 +0000813 }
814
Andy Fleming272cc702008-10-30 16:41:01 -0500815 mmc->version = MMC_VERSION_UNKNOWN;
Andy Fleming272cc702008-10-30 16:41:01 -0500816
817 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
Stephen Warrendef816a2014-01-30 16:11:12 -0700818 mmc->rca = 1;
Andy Fleming272cc702008-10-30 16:41:01 -0500819
820 return 0;
821}
822
Heinrich Schuchardt1601ea22020-03-30 07:24:17 +0200823int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
Andy Fleming272cc702008-10-30 16:41:01 -0500824{
825 struct mmc_cmd cmd;
826 struct mmc_data data;
827 int err;
828
829 /* Get the Card Status Register */
830 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
831 cmd.resp_type = MMC_RSP_R1;
832 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500833
Yoshihiro Shimodacdfd1ac2012-06-07 19:09:11 +0000834 data.dest = (char *)ext_csd;
Andy Fleming272cc702008-10-30 16:41:01 -0500835 data.blocks = 1;
Simon Glass8bfa1952013-04-03 08:54:30 +0000836 data.blocksize = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -0500837 data.flags = MMC_DATA_READ;
838
839 err = mmc_send_cmd(mmc, &cmd, &data);
840
841 return err;
842}
843
Marek Vasut68925502019-02-06 11:34:27 +0100844static int __mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value,
845 bool send_status)
Andy Fleming272cc702008-10-30 16:41:01 -0500846{
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200847 unsigned int status, start;
Andy Fleming272cc702008-10-30 16:41:01 -0500848 struct mmc_cmd cmd;
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300849 int timeout_ms = DEFAULT_CMD6_TIMEOUT_MS;
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200850 bool is_part_switch = (set == EXT_CSD_CMD_SET_NORMAL) &&
851 (index == EXT_CSD_PART_CONF);
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000852 int ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500853
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +0200854 if (mmc->gen_cmd6_time)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300855 timeout_ms = mmc->gen_cmd6_time * 10;
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +0200856
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200857 if (is_part_switch && mmc->part_switch_time)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300858 timeout_ms = mmc->part_switch_time * 10;
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200859
Andy Fleming272cc702008-10-30 16:41:01 -0500860 cmd.cmdidx = MMC_CMD_SWITCH;
861 cmd.resp_type = MMC_RSP_R1b;
862 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000863 (index << 16) |
864 (value << 8);
Andy Fleming272cc702008-10-30 16:41:01 -0500865
Sean Andersonda129172020-10-17 08:36:27 -0400866 ret = mmc_send_cmd_retry(mmc, &cmd, NULL, 3);
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200867 if (ret)
868 return ret;
869
870 start = get_timer(0);
871
872 /* poll dat0 for rdy/buys status */
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300873 ret = mmc_wait_dat0(mmc, 1, timeout_ms * 1000);
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200874 if (ret && ret != -ENOSYS)
875 return ret;
876
877 /*
Kirill Kapranov44645f82021-10-09 23:49:59 +0300878 * In cases when neiter allowed to poll by using CMD13 nor we are
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200879 * capable of polling by using mmc_wait_dat0, then rely on waiting the
880 * stated timeout to be sufficient.
881 */
Kirill Kapranov44645f82021-10-09 23:49:59 +0300882 if (ret == -ENOSYS && !send_status) {
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300883 mdelay(timeout_ms);
Haibo Chenef5ab0d2020-09-22 18:11:42 +0800884 return 0;
885 }
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200886
Marek Vasut2349ecf2022-07-15 01:58:24 +0200887 if (!send_status)
888 return 0;
889
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200890 /* Finally wait until the card is ready or indicates a failure
891 * to switch. It doesn't hurt to use CMD13 here even if send_status
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300892 * is false, because by now (after 'timeout_ms' ms) the bus should be
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200893 * reliable.
894 */
895 do {
896 ret = mmc_send_status(mmc, &status);
897
898 if (!ret && (status & MMC_STATUS_SWITCH_ERROR)) {
899 pr_debug("switch failed %d/%d/0x%x !\n", set, index,
900 value);
901 return -EIO;
Maxime Riparda9003dc2016-11-04 16:18:08 +0100902 }
Stefan Bosch8e2b0af2021-01-23 13:37:41 +0100903 if (!ret && (status & MMC_STATUS_RDY_FOR_DATA) &&
904 (status & MMC_STATUS_CURR_STATE) == MMC_STATE_TRANS)
Marek Vasut68925502019-02-06 11:34:27 +0100905 return 0;
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200906 udelay(100);
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300907 } while (get_timer(start) < timeout_ms);
Marek Vasut68925502019-02-06 11:34:27 +0100908
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200909 return -ETIMEDOUT;
Andy Fleming272cc702008-10-30 16:41:01 -0500910}
911
Marek Vasut68925502019-02-06 11:34:27 +0100912int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
913{
914 return __mmc_switch(mmc, set, index, value, true);
915}
916
Heinrich Schuchardt0469d842020-03-30 07:24:19 +0200917int mmc_boot_wp(struct mmc *mmc)
918{
919 return mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BOOT_WP, 1);
920}
921
Ying-Chun Liu (PaulLiu)19a29ff2022-04-25 21:59:02 +0800922int mmc_boot_wp_single_partition(struct mmc *mmc, int partition)
923{
924 u8 value;
925 int ret;
926
927 value = EXT_CSD_BOOT_WP_B_PWR_WP_EN;
928
929 if (partition == 0) {
930 value |= EXT_CSD_BOOT_WP_B_SEC_WP_SEL;
931 ret = mmc_switch(mmc,
932 EXT_CSD_CMD_SET_NORMAL,
933 EXT_CSD_BOOT_WP,
934 value);
935 } else if (partition == 1) {
936 value |= EXT_CSD_BOOT_WP_B_SEC_WP_SEL;
937 value |= EXT_CSD_BOOT_WP_B_PWR_WP_SEC_SEL;
938 ret = mmc_switch(mmc,
939 EXT_CSD_CMD_SET_NORMAL,
940 EXT_CSD_BOOT_WP,
941 value);
942 } else {
943 ret = mmc_boot_wp(mmc);
944 }
945
946 return ret;
947}
948
Marek Vasut62d77ce2018-04-15 00:37:11 +0200949#if !CONFIG_IS_ENABLED(MMC_TINY)
Marek Vasutb9a2a0e2019-01-03 21:19:24 +0100950static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode,
951 bool hsdowngrade)
Andy Fleming272cc702008-10-30 16:41:01 -0500952{
Andy Fleming272cc702008-10-30 16:41:01 -0500953 int err;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200954 int speed_bits;
955
956 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
957
958 switch (mode) {
959 case MMC_HS:
960 case MMC_HS_52:
961 case MMC_DDR_52:
962 speed_bits = EXT_CSD_TIMING_HS;
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200963 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100964#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200965 case MMC_HS_200:
966 speed_bits = EXT_CSD_TIMING_HS200;
967 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100968#endif
Peng Fan3dd26262018-08-10 14:07:54 +0800969#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
970 case MMC_HS_400:
971 speed_bits = EXT_CSD_TIMING_HS400;
972 break;
973#endif
Peng Fan44acd492019-07-10 14:43:07 +0800974#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
975 case MMC_HS_400_ES:
976 speed_bits = EXT_CSD_TIMING_HS400;
977 break;
978#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200979 case MMC_LEGACY:
980 speed_bits = EXT_CSD_TIMING_LEGACY;
981 break;
982 default:
983 return -EINVAL;
984 }
Marek Vasut68925502019-02-06 11:34:27 +0100985
986 err = __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
987 speed_bits, !hsdowngrade);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200988 if (err)
989 return err;
990
Marek Vasutb9a2a0e2019-01-03 21:19:24 +0100991#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
992 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
993 /*
994 * In case the eMMC is in HS200/HS400 mode and we are downgrading
995 * to HS mode, the card clock are still running much faster than
996 * the supported HS mode clock, so we can not reliably read out
997 * Extended CSD. Reconfigure the controller to run at HS mode.
998 */
999 if (hsdowngrade) {
Venkatesh Yadav Abbarapuefddda82024-04-23 11:00:57 +05301000 mmc_select_mode(mmc, MMC_HS_52);
1001 mmc_set_clock(mmc, mmc_mode2freq(mmc, MMC_HS_52), false);
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01001002 }
1003#endif
1004
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001005 if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
1006 /* Now check to see that it worked */
1007 err = mmc_send_ext_csd(mmc, test_csd);
1008 if (err)
1009 return err;
1010
1011 /* No high-speed support */
1012 if (!test_csd[EXT_CSD_HS_TIMING])
1013 return -ENOTSUPP;
1014 }
1015
1016 return 0;
1017}
1018
1019static int mmc_get_capabilities(struct mmc *mmc)
1020{
1021 u8 *ext_csd = mmc->ext_csd;
1022 char cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -05001023
Jean-Jacques Hiblot00e446f2017-11-30 17:43:56 +01001024 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05001025
Thomas Choud52ebf12010-12-24 13:12:21 +00001026 if (mmc_host_is_spi(mmc))
1027 return 0;
1028
Andy Fleming272cc702008-10-30 16:41:01 -05001029 /* Only version 4 supports high-speed */
1030 if (mmc->version < MMC_VERSION_4)
1031 return 0;
1032
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001033 if (!ext_csd) {
Simon Glass99b23d42024-08-22 07:54:55 -06001034 log_err("No ext_csd found!\n"); /* this should never happen */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001035 return -ENOTSUPP;
1036 }
1037
Andrew Gabbasovfc5b32f2014-12-25 10:22:25 -06001038 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
1039
Peng Fan3dd26262018-08-10 14:07:54 +08001040 cardtype = ext_csd[EXT_CSD_CARD_TYPE];
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001041 mmc->cardtype = cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -05001042
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001043#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001044 if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
1045 EXT_CSD_CARD_TYPE_HS200_1_8V)) {
1046 mmc->card_caps |= MMC_MODE_HS200;
1047 }
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001048#endif
Peng Fan44acd492019-07-10 14:43:07 +08001049#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT) || \
1050 CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
Peng Fan3dd26262018-08-10 14:07:54 +08001051 if (cardtype & (EXT_CSD_CARD_TYPE_HS400_1_2V |
1052 EXT_CSD_CARD_TYPE_HS400_1_8V)) {
1053 mmc->card_caps |= MMC_MODE_HS400;
1054 }
1055#endif
Jaehoon Chungd22e3d42014-05-16 13:59:54 +09001056 if (cardtype & EXT_CSD_CARD_TYPE_52) {
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001057 if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +09001058 mmc->card_caps |= MMC_MODE_DDR_52MHz;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001059 mmc->card_caps |= MMC_MODE_HS_52MHz;
Jaehoon Chungd22e3d42014-05-16 13:59:54 +09001060 }
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001061 if (cardtype & EXT_CSD_CARD_TYPE_26)
1062 mmc->card_caps |= MMC_MODE_HS;
Andy Fleming272cc702008-10-30 16:41:01 -05001063
Peng Fan44acd492019-07-10 14:43:07 +08001064#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
1065 if (ext_csd[EXT_CSD_STROBE_SUPPORT] &&
1066 (mmc->card_caps & MMC_MODE_HS400)) {
1067 mmc->card_caps |= MMC_MODE_HS400_ES;
1068 }
1069#endif
1070
Andy Fleming272cc702008-10-30 16:41:01 -05001071 return 0;
1072}
Marek Vasut62d77ce2018-04-15 00:37:11 +02001073#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001074
Stephen Warrenf866a462013-06-11 15:14:01 -06001075static int mmc_set_capacity(struct mmc *mmc, int part_num)
1076{
1077 switch (part_num) {
1078 case 0:
1079 mmc->capacity = mmc->capacity_user;
1080 break;
1081 case 1:
1082 case 2:
1083 mmc->capacity = mmc->capacity_boot;
1084 break;
1085 case 3:
1086 mmc->capacity = mmc->capacity_rpmb;
1087 break;
1088 case 4:
1089 case 5:
1090 case 6:
1091 case 7:
1092 mmc->capacity = mmc->capacity_gp[part_num - 4];
1093 break;
1094 default:
1095 return -1;
1096 }
1097
Simon Glassc40fdca2016-05-01 13:52:35 -06001098 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Stephen Warrenf866a462013-06-11 15:14:01 -06001099
1100 return 0;
1101}
1102
Simon Glass7dba0b92016-06-12 23:30:15 -06001103int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
Lei Wenbc897b12011-05-02 16:26:26 +00001104{
Stephen Warrenf866a462013-06-11 15:14:01 -06001105 int ret;
Jean-Jacques Hiblot05384772019-07-02 10:53:58 +02001106 int retry = 3;
Lei Wenbc897b12011-05-02 16:26:26 +00001107
Jean-Jacques Hiblot05384772019-07-02 10:53:58 +02001108 do {
1109 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1110 EXT_CSD_PART_CONF,
1111 (mmc->part_config & ~PART_ACCESS_MASK)
1112 | (part_num & PART_ACCESS_MASK));
1113 } while (ret && retry--);
Stephen Warrenf866a462013-06-11 15:14:01 -06001114
Peter Bigot6dc93e72014-09-02 18:31:23 -05001115 /*
1116 * Set the capacity if the switch succeeded or was intended
1117 * to return to representing the raw device.
1118 */
Stephen Warren873cc1d2015-12-07 11:38:49 -07001119 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
Peter Bigot6dc93e72014-09-02 18:31:23 -05001120 ret = mmc_set_capacity(mmc, part_num);
Simon Glassfdbb1392016-05-01 13:52:37 -06001121 mmc_get_blk_desc(mmc)->hwpart = part_num;
Stephen Warren873cc1d2015-12-07 11:38:49 -07001122 }
Peter Bigot6dc93e72014-09-02 18:31:23 -05001123
1124 return ret;
Lei Wenbc897b12011-05-02 16:26:26 +00001125}
1126
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +01001127#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001128int mmc_hwpart_config(struct mmc *mmc,
1129 const struct mmc_hwpart_conf *conf,
1130 enum mmc_hwpart_conf_mode mode)
1131{
1132 u8 part_attrs = 0;
1133 u32 enh_size_mult;
1134 u32 enh_start_addr;
1135 u32 gp_size_mult[4];
1136 u32 max_enh_size_mult;
1137 u32 tot_enh_size_mult = 0;
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001138 u8 wr_rel_set;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001139 int i, pidx, err;
1140 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1141
1142 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
1143 return -EINVAL;
1144
1145 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
Simon Glass99b23d42024-08-22 07:54:55 -06001146 log_err("eMMC >= 4.4 required for enhanced user data area\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001147 return -EMEDIUMTYPE;
1148 }
1149
1150 if (!(mmc->part_support & PART_SUPPORT)) {
Simon Glass99b23d42024-08-22 07:54:55 -06001151 log_err("Card does not support partitioning\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001152 return -EMEDIUMTYPE;
1153 }
1154
1155 if (!mmc->hc_wp_grp_size) {
Simon Glass99b23d42024-08-22 07:54:55 -06001156 log_err("Card does not define HC WP group size\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001157 return -EMEDIUMTYPE;
1158 }
1159
1160 /* check partition alignment and total enhanced size */
1161 if (conf->user.enh_size) {
1162 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
1163 conf->user.enh_start % mmc->hc_wp_grp_size) {
Simon Glass99b23d42024-08-22 07:54:55 -06001164 log_err("User data enhanced area not HC WP group size aligned\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001165 return -EINVAL;
1166 }
1167 part_attrs |= EXT_CSD_ENH_USR;
1168 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
1169 if (mmc->high_capacity) {
1170 enh_start_addr = conf->user.enh_start;
1171 } else {
1172 enh_start_addr = (conf->user.enh_start << 9);
1173 }
1174 } else {
1175 enh_size_mult = 0;
1176 enh_start_addr = 0;
1177 }
1178 tot_enh_size_mult += enh_size_mult;
1179
1180 for (pidx = 0; pidx < 4; pidx++) {
1181 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
Simon Glass99b23d42024-08-22 07:54:55 -06001182 log_err("GP%i partition not HC WP group-size aligned\n",
1183 pidx + 1);
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001184 return -EINVAL;
1185 }
1186 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
1187 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
1188 part_attrs |= EXT_CSD_ENH_GP(pidx);
1189 tot_enh_size_mult += gp_size_mult[pidx];
1190 }
1191 }
1192
1193 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
Simon Glass99b23d42024-08-22 07:54:55 -06001194 log_err("Card does not support enhanced attribute\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001195 return -EMEDIUMTYPE;
1196 }
1197
1198 err = mmc_send_ext_csd(mmc, ext_csd);
1199 if (err)
1200 return err;
1201
1202 max_enh_size_mult =
1203 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1204 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1205 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1206 if (tot_enh_size_mult > max_enh_size_mult) {
Simon Glass99b23d42024-08-22 07:54:55 -06001207 log_err("Total enhanced size exceeds maximum (%#x > %#x)\n",
1208 tot_enh_size_mult, max_enh_size_mult);
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001209 return -EMEDIUMTYPE;
1210 }
1211
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001212 /* The default value of EXT_CSD_WR_REL_SET is device
1213 * dependent, the values can only be changed if the
1214 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1215 * changed only once and before partitioning is completed. */
1216 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1217 if (conf->user.wr_rel_change) {
1218 if (conf->user.wr_rel_set)
1219 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1220 else
1221 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1222 }
1223 for (pidx = 0; pidx < 4; pidx++) {
1224 if (conf->gp_part[pidx].wr_rel_change) {
1225 if (conf->gp_part[pidx].wr_rel_set)
1226 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1227 else
1228 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1229 }
1230 }
1231
1232 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1233 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1234 puts("Card does not support host controlled partition write "
1235 "reliability settings\n");
1236 return -EMEDIUMTYPE;
1237 }
1238
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001239 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1240 EXT_CSD_PARTITION_SETTING_COMPLETED) {
Simon Glass99b23d42024-08-22 07:54:55 -06001241 log_err("Card already partitioned\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001242 return -EPERM;
1243 }
1244
1245 if (mode == MMC_HWPART_CONF_CHECK)
1246 return 0;
1247
1248 /* Partitioning requires high-capacity size definitions */
1249 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1250 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1251 EXT_CSD_ERASE_GROUP_DEF, 1);
1252
1253 if (err)
1254 return err;
1255
1256 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1257
Jaehoon Chung4af66592020-01-17 15:06:54 +09001258#if CONFIG_IS_ENABLED(MMC_WRITE)
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001259 /* update erase group size to be high-capacity */
1260 mmc->erase_grp_size =
1261 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jaehoon Chung4af66592020-01-17 15:06:54 +09001262#endif
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001263
1264 }
1265
1266 /* all OK, write the configuration */
1267 for (i = 0; i < 4; i++) {
1268 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1269 EXT_CSD_ENH_START_ADDR+i,
1270 (enh_start_addr >> (i*8)) & 0xFF);
1271 if (err)
1272 return err;
1273 }
1274 for (i = 0; i < 3; i++) {
1275 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1276 EXT_CSD_ENH_SIZE_MULT+i,
1277 (enh_size_mult >> (i*8)) & 0xFF);
1278 if (err)
1279 return err;
1280 }
1281 for (pidx = 0; pidx < 4; pidx++) {
1282 for (i = 0; i < 3; i++) {
1283 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1284 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1285 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1286 if (err)
1287 return err;
1288 }
1289 }
1290 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1291 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1292 if (err)
1293 return err;
1294
1295 if (mode == MMC_HWPART_CONF_SET)
1296 return 0;
1297
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001298 /* The WR_REL_SET is a write-once register but shall be
1299 * written before setting PART_SETTING_COMPLETED. As it is
1300 * write-once we can only write it when completing the
1301 * partitioning. */
1302 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1303 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1304 EXT_CSD_WR_REL_SET, wr_rel_set);
1305 if (err)
1306 return err;
1307 }
1308
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001309 /* Setting PART_SETTING_COMPLETED confirms the partition
1310 * configuration but it only becomes effective after power
1311 * cycle, so we do not adjust the partition related settings
1312 * in the mmc struct. */
1313
1314 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1315 EXT_CSD_PARTITION_SETTING,
1316 EXT_CSD_PARTITION_SETTING_COMPLETED);
1317 if (err)
1318 return err;
1319
1320 return 0;
1321}
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +01001322#endif
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001323
Simon Glasse7881d82017-07-29 11:35:31 -06001324#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +00001325int mmc_getcd(struct mmc *mmc)
1326{
1327 int cd;
1328
1329 cd = board_mmc_getcd(mmc);
1330
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001331 if (cd < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001332 if (mmc->cfg->ops->getcd)
1333 cd = mmc->cfg->ops->getcd(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001334 else
1335 cd = 1;
1336 }
Thierry Reding48972d92012-01-02 01:15:37 +00001337
1338 return cd;
1339}
Simon Glass8ca51e52016-06-12 23:30:22 -06001340#endif
Thierry Reding48972d92012-01-02 01:15:37 +00001341
Marek Vasut62d77ce2018-04-15 00:37:11 +02001342#if !CONFIG_IS_ENABLED(MMC_TINY)
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001343static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
Andy Fleming272cc702008-10-30 16:41:01 -05001344{
1345 struct mmc_cmd cmd;
1346 struct mmc_data data;
1347
1348 /* Switch the frequency */
1349 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1350 cmd.resp_type = MMC_RSP_R1;
1351 cmd.cmdarg = (mode << 31) | 0xffffff;
1352 cmd.cmdarg &= ~(0xf << (group * 4));
1353 cmd.cmdarg |= value << (group * 4);
Andy Fleming272cc702008-10-30 16:41:01 -05001354
1355 data.dest = (char *)resp;
1356 data.blocksize = 64;
1357 data.blocks = 1;
1358 data.flags = MMC_DATA_READ;
1359
1360 return mmc_send_cmd(mmc, &cmd, &data);
1361}
1362
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001363static int sd_get_capabilities(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001364{
1365 int err;
1366 struct mmc_cmd cmd;
Suniel Mahesh18e7c8f2017-10-05 11:32:00 +05301367 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
1368 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
Andy Fleming272cc702008-10-30 16:41:01 -05001369 struct mmc_data data;
1370 int timeout;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001371#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001372 u32 sd3_bus_mode;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001373#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001374
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301375 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05001376
Thomas Choud52ebf12010-12-24 13:12:21 +00001377 if (mmc_host_is_spi(mmc))
1378 return 0;
1379
Andy Fleming272cc702008-10-30 16:41:01 -05001380 /* Read the SCR to find out if this card supports higher speeds */
1381 cmd.cmdidx = MMC_CMD_APP_CMD;
1382 cmd.resp_type = MMC_RSP_R1;
1383 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05001384
1385 err = mmc_send_cmd(mmc, &cmd, NULL);
1386
1387 if (err)
1388 return err;
1389
1390 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1391 cmd.resp_type = MMC_RSP_R1;
1392 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05001393
Anton staaff781dd32011-10-03 13:54:59 +00001394 data.dest = (char *)scr;
Andy Fleming272cc702008-10-30 16:41:01 -05001395 data.blocksize = 8;
1396 data.blocks = 1;
1397 data.flags = MMC_DATA_READ;
1398
Sean Andersonda129172020-10-17 08:36:27 -04001399 err = mmc_send_cmd_retry(mmc, &cmd, &data, 3);
Andy Fleming272cc702008-10-30 16:41:01 -05001400
Sean Andersonda129172020-10-17 08:36:27 -04001401 if (err)
Andy Fleming272cc702008-10-30 16:41:01 -05001402 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05001403
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001404 mmc->scr[0] = __be32_to_cpu(scr[0]);
1405 mmc->scr[1] = __be32_to_cpu(scr[1]);
Andy Fleming272cc702008-10-30 16:41:01 -05001406
1407 switch ((mmc->scr[0] >> 24) & 0xf) {
Bin Meng53e8e402016-03-17 21:53:13 -07001408 case 0:
1409 mmc->version = SD_VERSION_1_0;
1410 break;
1411 case 1:
1412 mmc->version = SD_VERSION_1_10;
1413 break;
1414 case 2:
1415 mmc->version = SD_VERSION_2;
1416 if ((mmc->scr[0] >> 15) & 0x1)
1417 mmc->version = SD_VERSION_3;
1418 break;
1419 default:
1420 mmc->version = SD_VERSION_1_0;
1421 break;
Andy Fleming272cc702008-10-30 16:41:01 -05001422 }
1423
Alagu Sankarb44c7082010-05-12 15:08:24 +05301424 if (mmc->scr[0] & SD_DATA_4BIT)
1425 mmc->card_caps |= MMC_MODE_4BIT;
1426
Andy Fleming272cc702008-10-30 16:41:01 -05001427 /* Version 1.0 doesn't support switching */
1428 if (mmc->version == SD_VERSION_1_0)
1429 return 0;
1430
1431 timeout = 4;
1432 while (timeout--) {
1433 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
Anton staaff781dd32011-10-03 13:54:59 +00001434 (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001435
1436 if (err)
1437 return err;
1438
1439 /* The high-speed function is busy. Try again */
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001440 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
Andy Fleming272cc702008-10-30 16:41:01 -05001441 break;
1442 }
1443
Andy Fleming272cc702008-10-30 16:41:01 -05001444 /* If high-speed isn't supported, we return */
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001445 if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1446 mmc->card_caps |= MMC_CAP(SD_HS);
Andy Fleming272cc702008-10-30 16:41:01 -05001447
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001448#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001449 /* Version before 3.0 don't support UHS modes */
1450 if (mmc->version < SD_VERSION_3)
1451 return 0;
1452
1453 sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1454 if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1455 mmc->card_caps |= MMC_CAP(UHS_SDR104);
1456 if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1457 mmc->card_caps |= MMC_CAP(UHS_SDR50);
1458 if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1459 mmc->card_caps |= MMC_CAP(UHS_SDR25);
1460 if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1461 mmc->card_caps |= MMC_CAP(UHS_SDR12);
1462 if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1463 mmc->card_caps |= MMC_CAP(UHS_DDR50);
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001464#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001465
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001466 return 0;
1467}
1468
1469static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1470{
1471 int err;
1472
1473 ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001474 int speed;
Macpaul Lin2c3fbf42011-11-28 16:31:09 +00001475
Marek Vasutcf345762018-11-18 03:25:08 +01001476 /* SD version 1.00 and 1.01 does not support CMD 6 */
1477 if (mmc->version == SD_VERSION_1_0)
1478 return 0;
1479
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001480 switch (mode) {
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301481 case MMC_LEGACY:
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001482 speed = UHS_SDR12_BUS_SPEED;
1483 break;
1484 case SD_HS:
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001485 speed = HIGH_SPEED_BUS_SPEED;
1486 break;
1487#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1488 case UHS_SDR12:
1489 speed = UHS_SDR12_BUS_SPEED;
1490 break;
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001491 case UHS_SDR25:
1492 speed = UHS_SDR25_BUS_SPEED;
1493 break;
1494 case UHS_SDR50:
1495 speed = UHS_SDR50_BUS_SPEED;
1496 break;
1497 case UHS_DDR50:
1498 speed = UHS_DDR50_BUS_SPEED;
1499 break;
1500 case UHS_SDR104:
1501 speed = UHS_SDR104_BUS_SPEED;
1502 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001503#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001504 default:
1505 return -EINVAL;
1506 }
1507
1508 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001509 if (err)
1510 return err;
1511
Jean-Jacques Hiblota0276f32018-02-09 12:09:27 +01001512 if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001513 return -ENOTSUPP;
1514
1515 return 0;
1516}
1517
Marek Vasutec360e62018-04-15 00:36:45 +02001518static int sd_select_bus_width(struct mmc *mmc, int w)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001519{
1520 int err;
1521 struct mmc_cmd cmd;
1522
1523 if ((w != 4) && (w != 1))
1524 return -EINVAL;
1525
1526 cmd.cmdidx = MMC_CMD_APP_CMD;
1527 cmd.resp_type = MMC_RSP_R1;
1528 cmd.cmdarg = mmc->rca << 16;
1529
1530 err = mmc_send_cmd(mmc, &cmd, NULL);
1531 if (err)
1532 return err;
1533
1534 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1535 cmd.resp_type = MMC_RSP_R1;
1536 if (w == 4)
1537 cmd.cmdarg = 2;
1538 else if (w == 1)
1539 cmd.cmdarg = 0;
1540 err = mmc_send_cmd(mmc, &cmd, NULL);
1541 if (err)
1542 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05001543
1544 return 0;
1545}
Marek Vasut62d77ce2018-04-15 00:37:11 +02001546#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001547
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001548#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fan3697e592016-09-01 11:13:38 +08001549static int sd_read_ssr(struct mmc *mmc)
1550{
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001551 static const unsigned int sd_au_size[] = {
1552 0, SZ_16K / 512, SZ_32K / 512,
1553 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
1554 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
1555 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
1556 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512,
1557 SZ_64M / 512,
1558 };
Peng Fan3697e592016-09-01 11:13:38 +08001559 int err, i;
1560 struct mmc_cmd cmd;
1561 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1562 struct mmc_data data;
Peng Fan3697e592016-09-01 11:13:38 +08001563 unsigned int au, eo, et, es;
1564
1565 cmd.cmdidx = MMC_CMD_APP_CMD;
1566 cmd.resp_type = MMC_RSP_R1;
1567 cmd.cmdarg = mmc->rca << 16;
1568
Sean Andersonda129172020-10-17 08:36:27 -04001569 err = mmc_send_cmd_quirks(mmc, &cmd, NULL, MMC_QUIRK_RETRY_APP_CMD, 4);
Peng Fan3697e592016-09-01 11:13:38 +08001570 if (err)
1571 return err;
1572
1573 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1574 cmd.resp_type = MMC_RSP_R1;
1575 cmd.cmdarg = 0;
1576
Peng Fan3697e592016-09-01 11:13:38 +08001577 data.dest = (char *)ssr;
1578 data.blocksize = 64;
1579 data.blocks = 1;
1580 data.flags = MMC_DATA_READ;
1581
Sean Andersonda129172020-10-17 08:36:27 -04001582 err = mmc_send_cmd_retry(mmc, &cmd, &data, 3);
1583 if (err)
Peng Fan3697e592016-09-01 11:13:38 +08001584 return err;
Peng Fan3697e592016-09-01 11:13:38 +08001585
1586 for (i = 0; i < 16; i++)
1587 ssr[i] = be32_to_cpu(ssr[i]);
1588
1589 au = (ssr[2] >> 12) & 0xF;
1590 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1591 mmc->ssr.au = sd_au_size[au];
1592 es = (ssr[3] >> 24) & 0xFF;
1593 es |= (ssr[2] & 0xFF) << 8;
1594 et = (ssr[3] >> 18) & 0x3F;
1595 if (es && et) {
1596 eo = (ssr[3] >> 16) & 0x3;
1597 mmc->ssr.erase_timeout = (et * 1000) / es;
1598 mmc->ssr.erase_offset = eo * 1000;
1599 }
1600 } else {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001601 pr_debug("Invalid Allocation Unit Size.\n");
Peng Fan3697e592016-09-01 11:13:38 +08001602 }
1603
1604 return 0;
1605}
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001606#endif
Heinrich Schuchardtf9a86fb2024-01-04 04:49:42 +01001607/*
1608 * TRAN_SPEED bits 0:2 encode the frequency unit:
1609 * 0 = 100KHz, 1 = 1MHz, 2 = 10MHz, 3 = 100MHz, values 4 - 7 are reserved.
1610 * The values in fbase[] are divided by 10 to avoid floats in multiplier[].
1611 */
Mike Frysinger5f837c22010-10-20 01:15:53 +00001612static const int fbase[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001613 10000,
1614 100000,
1615 1000000,
1616 10000000,
Heinrich Schuchardtf9a86fb2024-01-04 04:49:42 +01001617 0, /* reserved */
1618 0, /* reserved */
1619 0, /* reserved */
1620 0, /* reserved */
Andy Fleming272cc702008-10-30 16:41:01 -05001621};
1622
1623/* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1624 * to platforms without floating point.
1625 */
Simon Glass61fe0762016-05-14 14:02:57 -06001626static const u8 multipliers[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001627 0, /* reserved */
1628 10,
1629 12,
1630 13,
1631 15,
1632 20,
1633 25,
1634 30,
1635 35,
1636 40,
1637 45,
1638 50,
1639 55,
1640 60,
1641 70,
1642 80,
1643};
1644
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001645static inline int bus_width(uint cap)
1646{
1647 if (cap == MMC_MODE_8BIT)
1648 return 8;
1649 if (cap == MMC_MODE_4BIT)
1650 return 4;
1651 if (cap == MMC_MODE_1BIT)
1652 return 1;
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001653 pr_warn("invalid bus witdh capability 0x%x\n", cap);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001654 return 0;
1655}
1656
Simon Glasse7881d82017-07-29 11:35:31 -06001657#if !CONFIG_IS_ENABLED(DM_MMC)
Tom Rini03de3052024-05-20 13:35:03 -06001658#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001659static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1660{
1661 return -ENOTSUPP;
1662}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001663#endif
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001664
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001665static int mmc_set_ios(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001666{
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001667 int ret = 0;
1668
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001669 if (mmc->cfg->ops->set_ios)
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001670 ret = mmc->cfg->ops->set_ios(mmc);
1671
1672 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05001673}
Yann Gautier3602a562019-09-19 17:56:12 +02001674
1675static int mmc_host_power_cycle(struct mmc *mmc)
1676{
1677 int ret = 0;
1678
1679 if (mmc->cfg->ops->host_power_cycle)
1680 ret = mmc->cfg->ops->host_power_cycle(mmc);
1681
1682 return ret;
1683}
Simon Glass8ca51e52016-06-12 23:30:22 -06001684#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001685
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001686int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
Andy Fleming272cc702008-10-30 16:41:01 -05001687{
Jaehoon Chungc0fafe62018-01-23 14:04:30 +09001688 if (!disable) {
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001689 if (clock > mmc->cfg->f_max)
1690 clock = mmc->cfg->f_max;
Andy Fleming272cc702008-10-30 16:41:01 -05001691
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001692 if (clock < mmc->cfg->f_min)
1693 clock = mmc->cfg->f_min;
1694 }
Andy Fleming272cc702008-10-30 16:41:01 -05001695
1696 mmc->clock = clock;
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001697 mmc->clk_disable = disable;
Andy Fleming272cc702008-10-30 16:41:01 -05001698
Jaehoon Chungd2faadb2018-01-26 19:25:30 +09001699 debug("clock is %s (%dHz)\n", disable ? "disabled" : "enabled", clock);
1700
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001701 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001702}
1703
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001704static int mmc_set_bus_width(struct mmc *mmc, uint width)
Andy Fleming272cc702008-10-30 16:41:01 -05001705{
1706 mmc->bus_width = width;
1707
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001708 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001709}
1710
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001711#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
1712/*
1713 * helper function to display the capabilities in a human
1714 * friendly manner. The capabilities include bus width and
1715 * supported modes.
1716 */
1717void mmc_dump_capabilities(const char *text, uint caps)
1718{
1719 enum bus_mode mode;
1720
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001721 pr_debug("%s: widths [", text);
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001722 if (caps & MMC_MODE_8BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001723 pr_debug("8, ");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001724 if (caps & MMC_MODE_4BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001725 pr_debug("4, ");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001726 if (caps & MMC_MODE_1BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001727 pr_debug("1, ");
1728 pr_debug("\b\b] modes [");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001729 for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
1730 if (MMC_CAP(mode) & caps)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001731 pr_debug("%s, ", mmc_mode_name(mode));
1732 pr_debug("\b\b]\n");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001733}
1734#endif
1735
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001736struct mode_width_tuning {
1737 enum bus_mode mode;
1738 uint widths;
Tom Rini03de3052024-05-20 13:35:03 -06001739#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001740 uint tuning;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001741#endif
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001742};
1743
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001744#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001745int mmc_voltage_to_mv(enum mmc_voltage voltage)
1746{
1747 switch (voltage) {
1748 case MMC_SIGNAL_VOLTAGE_000: return 0;
1749 case MMC_SIGNAL_VOLTAGE_330: return 3300;
1750 case MMC_SIGNAL_VOLTAGE_180: return 1800;
1751 case MMC_SIGNAL_VOLTAGE_120: return 1200;
1752 }
1753 return -EINVAL;
1754}
1755
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001756static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1757{
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001758 int err;
1759
1760 if (mmc->signal_voltage == signal_voltage)
1761 return 0;
1762
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001763 mmc->signal_voltage = signal_voltage;
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001764 err = mmc_set_ios(mmc);
1765 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001766 pr_debug("unable to set voltage (err %d)\n", err);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001767
1768 return err;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001769}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001770#else
1771static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1772{
1773 return 0;
1774}
1775#endif
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001776
Marek Vasut62d77ce2018-04-15 00:37:11 +02001777#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001778static const struct mode_width_tuning sd_modes_by_pref[] = {
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001779#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Tom Rini03de3052024-05-20 13:35:03 -06001780#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001781 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001782 .mode = UHS_SDR104,
1783 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1784 .tuning = MMC_CMD_SEND_TUNING_BLOCK
1785 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001786#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001787 {
1788 .mode = UHS_SDR50,
1789 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1790 },
1791 {
1792 .mode = UHS_DDR50,
1793 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1794 },
1795 {
1796 .mode = UHS_SDR25,
1797 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1798 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001799#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001800 {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001801 .mode = SD_HS,
1802 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1803 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001804#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001805 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001806 .mode = UHS_SDR12,
1807 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1808 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001809#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001810 {
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301811 .mode = MMC_LEGACY,
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001812 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1813 }
1814};
1815
1816#define for_each_sd_mode_by_pref(caps, mwt) \
1817 for (mwt = sd_modes_by_pref;\
1818 mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1819 mwt++) \
1820 if (caps & MMC_CAP(mwt->mode))
1821
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02001822static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001823{
1824 int err;
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001825 uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1826 const struct mode_width_tuning *mwt;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001827#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001828 bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001829#else
1830 bool uhs_en = false;
1831#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001832 uint caps;
1833
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001834#ifdef DEBUG
1835 mmc_dump_capabilities("sd card", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001836 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001837#endif
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001838
Anup Patelf49ff792019-07-08 04:10:43 +00001839 if (mmc_host_is_spi(mmc)) {
1840 mmc_set_bus_width(mmc, 1);
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301841 mmc_select_mode(mmc, MMC_LEGACY);
Anup Patelf49ff792019-07-08 04:10:43 +00001842 mmc_set_clock(mmc, mmc->tran_speed, MMC_CLK_ENABLE);
Pragnesh Patel810bc132020-06-29 15:17:26 +05301843#if CONFIG_IS_ENABLED(MMC_WRITE)
1844 err = sd_read_ssr(mmc);
1845 if (err)
1846 pr_warn("unable to read ssr\n");
1847#endif
Anup Patelf49ff792019-07-08 04:10:43 +00001848 return 0;
1849 }
1850
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001851 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001852 caps = card_caps & mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001853
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001854 if (!uhs_en)
1855 caps &= ~UHS_CAPS;
1856
1857 for_each_sd_mode_by_pref(caps, mwt) {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001858 uint *w;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001859
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001860 for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001861 if (*w & caps & mwt->widths) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001862 pr_debug("trying mode %s width %d (at %d MHz)\n",
1863 mmc_mode_name(mwt->mode),
1864 bus_width(*w),
1865 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001866
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001867 /* configure the bus width (card + host) */
1868 err = sd_select_bus_width(mmc, bus_width(*w));
1869 if (err)
1870 goto error;
1871 mmc_set_bus_width(mmc, bus_width(*w));
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001872
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001873 /* configure the bus mode (card) */
1874 err = sd_set_card_speed(mmc, mwt->mode);
1875 if (err)
1876 goto error;
1877
1878 /* configure the bus mode (host) */
1879 mmc_select_mode(mmc, mwt->mode);
Jaehoon Chung65117182018-01-26 19:25:29 +09001880 mmc_set_clock(mmc, mmc->tran_speed,
1881 MMC_CLK_ENABLE);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001882
Tom Rini03de3052024-05-20 13:35:03 -06001883#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001884 /* execute tuning if needed */
1885 if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1886 err = mmc_execute_tuning(mmc,
1887 mwt->tuning);
1888 if (err) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001889 pr_debug("tuning failed\n");
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001890 goto error;
1891 }
1892 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001893#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001894
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001895#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001896 err = sd_read_ssr(mmc);
Peng Fan0a4c2b02018-03-05 16:20:40 +08001897 if (err)
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001898 pr_warn("unable to read ssr\n");
1899#endif
1900 if (!err)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001901 return 0;
1902
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001903error:
1904 /* revert to a safer bus speed */
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301905 mmc_select_mode(mmc, MMC_LEGACY);
Jaehoon Chung65117182018-01-26 19:25:29 +09001906 mmc_set_clock(mmc, mmc->tran_speed,
1907 MMC_CLK_ENABLE);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001908 }
1909 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001910 }
1911
Simon Glass99b23d42024-08-22 07:54:55 -06001912 log_err("unable to select a mode\n");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001913 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001914}
1915
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001916/*
1917 * read the compare the part of ext csd that is constant.
1918 * This can be used to check that the transfer is working
1919 * as expected.
1920 */
1921static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
1922{
1923 int err;
1924 const u8 *ext_csd = mmc->ext_csd;
1925 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1926
Jean-Jacques Hiblot1de06b92017-11-30 17:43:58 +01001927 if (mmc->version < MMC_VERSION_4)
1928 return 0;
1929
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001930 err = mmc_send_ext_csd(mmc, test_csd);
1931 if (err)
1932 return err;
1933
1934 /* Only compare read only fields */
1935 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1936 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1937 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1938 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1939 ext_csd[EXT_CSD_REV]
1940 == test_csd[EXT_CSD_REV] &&
1941 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1942 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1943 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1944 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1945 return 0;
1946
1947 return -EBADMSG;
1948}
1949
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001950#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001951static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1952 uint32_t allowed_mask)
1953{
1954 u32 card_mask = 0;
1955
1956 switch (mode) {
Peng Fan44acd492019-07-10 14:43:07 +08001957 case MMC_HS_400_ES:
Peng Fan3dd26262018-08-10 14:07:54 +08001958 case MMC_HS_400:
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001959 case MMC_HS_200:
Peng Fan3dd26262018-08-10 14:07:54 +08001960 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_8V |
1961 EXT_CSD_CARD_TYPE_HS400_1_8V))
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001962 card_mask |= MMC_SIGNAL_VOLTAGE_180;
Peng Fan3dd26262018-08-10 14:07:54 +08001963 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
1964 EXT_CSD_CARD_TYPE_HS400_1_2V))
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001965 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1966 break;
1967 case MMC_DDR_52:
1968 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1969 card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1970 MMC_SIGNAL_VOLTAGE_180;
1971 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1972 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1973 break;
1974 default:
1975 card_mask |= MMC_SIGNAL_VOLTAGE_330;
1976 break;
1977 }
1978
1979 while (card_mask & allowed_mask) {
1980 enum mmc_voltage best_match;
1981
1982 best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1983 if (!mmc_set_signal_voltage(mmc, best_match))
1984 return 0;
1985
1986 allowed_mask &= ~best_match;
1987 }
1988
1989 return -ENOTSUPP;
1990}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001991#else
1992static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1993 uint32_t allowed_mask)
1994{
1995 return 0;
1996}
1997#endif
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001998
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001999static const struct mode_width_tuning mmc_modes_by_pref[] = {
Peng Fan44acd492019-07-10 14:43:07 +08002000#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
2001 {
2002 .mode = MMC_HS_400_ES,
2003 .widths = MMC_MODE_8BIT,
2004 },
2005#endif
Peng Fan3dd26262018-08-10 14:07:54 +08002006#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
2007 {
2008 .mode = MMC_HS_400,
2009 .widths = MMC_MODE_8BIT,
2010 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
2011 },
2012#endif
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01002013#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002014 {
2015 .mode = MMC_HS_200,
2016 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002017 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002018 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01002019#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002020 {
2021 .mode = MMC_DDR_52,
2022 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
2023 },
2024 {
2025 .mode = MMC_HS_52,
2026 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
2027 },
2028 {
2029 .mode = MMC_HS,
2030 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
2031 },
2032 {
2033 .mode = MMC_LEGACY,
2034 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
2035 }
2036};
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002037
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002038#define for_each_mmc_mode_by_pref(caps, mwt) \
2039 for (mwt = mmc_modes_by_pref;\
2040 mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
2041 mwt++) \
2042 if (caps & MMC_CAP(mwt->mode))
2043
2044static const struct ext_csd_bus_width {
2045 uint cap;
2046 bool is_ddr;
2047 uint ext_csd_bits;
2048} ext_csd_bus_width[] = {
2049 {MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
2050 {MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
2051 {MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
2052 {MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
2053 {MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
2054};
2055
Peng Fan3dd26262018-08-10 14:07:54 +08002056#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
2057static int mmc_select_hs400(struct mmc *mmc)
2058{
2059 int err;
2060
2061 /* Set timing to HS200 for tuning */
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002062 err = mmc_set_card_speed(mmc, MMC_HS_200, false);
Peng Fan3dd26262018-08-10 14:07:54 +08002063 if (err)
2064 return err;
2065
2066 /* configure the bus mode (host) */
2067 mmc_select_mode(mmc, MMC_HS_200);
2068 mmc_set_clock(mmc, mmc->tran_speed, false);
2069
2070 /* execute tuning if needed */
Marek Vasutd1343522024-02-24 23:32:09 +01002071 mmc->hs400_tuning = true;
Peng Fan3dd26262018-08-10 14:07:54 +08002072 err = mmc_execute_tuning(mmc, MMC_CMD_SEND_TUNING_BLOCK_HS200);
Marek Vasutd1343522024-02-24 23:32:09 +01002073 mmc->hs400_tuning = false;
Peng Fan3dd26262018-08-10 14:07:54 +08002074 if (err) {
2075 debug("tuning failed\n");
2076 return err;
2077 }
2078
2079 /* Set back to HS */
Venkatesh Yadav Abbarapuefddda82024-04-23 11:00:57 +05302080 mmc_set_card_speed(mmc, MMC_HS_52, true);
Peng Fan3dd26262018-08-10 14:07:54 +08002081
Yangbo Lud271e102020-09-01 16:58:04 +08002082 err = mmc_hs400_prepare_ddr(mmc);
2083 if (err)
2084 return err;
2085
Peng Fan3dd26262018-08-10 14:07:54 +08002086 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
2087 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG);
2088 if (err)
2089 return err;
2090
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002091 err = mmc_set_card_speed(mmc, MMC_HS_400, false);
Peng Fan3dd26262018-08-10 14:07:54 +08002092 if (err)
2093 return err;
2094
2095 mmc_select_mode(mmc, MMC_HS_400);
2096 err = mmc_set_clock(mmc, mmc->tran_speed, false);
2097 if (err)
2098 return err;
2099
2100 return 0;
2101}
2102#else
2103static int mmc_select_hs400(struct mmc *mmc)
2104{
2105 return -ENOTSUPP;
2106}
2107#endif
2108
Peng Fan44acd492019-07-10 14:43:07 +08002109#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
2110#if !CONFIG_IS_ENABLED(DM_MMC)
2111static int mmc_set_enhanced_strobe(struct mmc *mmc)
2112{
2113 return -ENOTSUPP;
2114}
2115#endif
2116static int mmc_select_hs400es(struct mmc *mmc)
2117{
2118 int err;
2119
2120 err = mmc_set_card_speed(mmc, MMC_HS, true);
2121 if (err)
2122 return err;
2123
2124 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
2125 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG |
2126 EXT_CSD_BUS_WIDTH_STROBE);
2127 if (err) {
2128 printf("switch to bus width for hs400 failed\n");
2129 return err;
2130 }
2131 /* TODO: driver strength */
2132 err = mmc_set_card_speed(mmc, MMC_HS_400_ES, false);
2133 if (err)
2134 return err;
2135
2136 mmc_select_mode(mmc, MMC_HS_400_ES);
2137 err = mmc_set_clock(mmc, mmc->tran_speed, false);
2138 if (err)
2139 return err;
2140
2141 return mmc_set_enhanced_strobe(mmc);
2142}
2143#else
2144static int mmc_select_hs400es(struct mmc *mmc)
2145{
2146 return -ENOTSUPP;
2147}
2148#endif
2149
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002150#define for_each_supported_width(caps, ddr, ecbv) \
2151 for (ecbv = ext_csd_bus_width;\
2152 ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
2153 ecbv++) \
2154 if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
2155
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002156static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002157{
Jaehoon Chung52ff04a2020-12-04 06:36:00 +09002158 int err = 0;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002159 const struct mode_width_tuning *mwt;
2160 const struct ext_csd_bus_width *ecbw;
2161
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01002162#ifdef DEBUG
2163 mmc_dump_capabilities("mmc", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01002164 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01002165#endif
2166
Anup Patelf49ff792019-07-08 04:10:43 +00002167 if (mmc_host_is_spi(mmc)) {
2168 mmc_set_bus_width(mmc, 1);
2169 mmc_select_mode(mmc, MMC_LEGACY);
2170 mmc_set_clock(mmc, mmc->tran_speed, MMC_CLK_ENABLE);
2171 return 0;
2172 }
2173
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002174 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01002175 card_caps &= mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002176
2177 /* Only version 4 of MMC supports wider bus widths */
2178 if (mmc->version < MMC_VERSION_4)
2179 return 0;
2180
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002181 if (!mmc->ext_csd) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002182 pr_debug("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002183 return -ENOTSUPP;
2184 }
2185
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002186#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
Ye Lifb8c2e82021-08-17 17:20:34 +08002187 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT) || \
2188 CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002189 /*
2190 * In case the eMMC is in HS200/HS400 mode, downgrade to HS mode
2191 * before doing anything else, since a transition from either of
2192 * the HS200/HS400 mode directly to legacy mode is not supported.
2193 */
2194 if (mmc->selected_mode == MMC_HS_200 ||
Ye Lifb8c2e82021-08-17 17:20:34 +08002195 mmc->selected_mode == MMC_HS_400 ||
2196 mmc->selected_mode == MMC_HS_400_ES)
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002197 mmc_set_card_speed(mmc, MMC_HS, true);
2198 else
2199#endif
2200 mmc_set_clock(mmc, mmc->legacy_speed, MMC_CLK_ENABLE);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002201
2202 for_each_mmc_mode_by_pref(card_caps, mwt) {
2203 for_each_supported_width(card_caps & mwt->widths,
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002204 mmc_is_mode_ddr(mwt->mode), ecbw) {
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002205 enum mmc_voltage old_voltage;
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002206 pr_debug("trying mode %s width %d (at %d MHz)\n",
2207 mmc_mode_name(mwt->mode),
2208 bus_width(ecbw->cap),
2209 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002210 old_voltage = mmc->signal_voltage;
2211 err = mmc_set_lowest_voltage(mmc, mwt->mode,
2212 MMC_ALL_SIGNAL_VOLTAGE);
2213 if (err)
2214 continue;
2215
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002216 /* configure the bus width (card + host) */
2217 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2218 EXT_CSD_BUS_WIDTH,
2219 ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
2220 if (err)
2221 goto error;
2222 mmc_set_bus_width(mmc, bus_width(ecbw->cap));
2223
Peng Fan3dd26262018-08-10 14:07:54 +08002224 if (mwt->mode == MMC_HS_400) {
2225 err = mmc_select_hs400(mmc);
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002226 if (err) {
Peng Fan3dd26262018-08-10 14:07:54 +08002227 printf("Select HS400 failed %d\n", err);
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002228 goto error;
2229 }
Peng Fan44acd492019-07-10 14:43:07 +08002230 } else if (mwt->mode == MMC_HS_400_ES) {
2231 err = mmc_select_hs400es(mmc);
2232 if (err) {
2233 printf("Select HS400ES failed %d\n",
2234 err);
2235 goto error;
2236 }
Peng Fan3dd26262018-08-10 14:07:54 +08002237 } else {
2238 /* configure the bus speed (card) */
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002239 err = mmc_set_card_speed(mmc, mwt->mode, false);
Peng Fan3dd26262018-08-10 14:07:54 +08002240 if (err)
2241 goto error;
2242
2243 /*
2244 * configure the bus width AND the ddr mode
2245 * (card). The host side will be taken care
2246 * of in the next step
2247 */
2248 if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
2249 err = mmc_switch(mmc,
2250 EXT_CSD_CMD_SET_NORMAL,
2251 EXT_CSD_BUS_WIDTH,
2252 ecbw->ext_csd_bits);
2253 if (err)
2254 goto error;
2255 }
2256
2257 /* configure the bus mode (host) */
2258 mmc_select_mode(mmc, mwt->mode);
2259 mmc_set_clock(mmc, mmc->tran_speed,
2260 MMC_CLK_ENABLE);
Tom Rini03de3052024-05-20 13:35:03 -06002261#if CONFIG_IS_ENABLED(MMC_SUPPORTS_TUNING)
Peng Fan3dd26262018-08-10 14:07:54 +08002262
2263 /* execute tuning if needed */
2264 if (mwt->tuning) {
2265 err = mmc_execute_tuning(mmc,
2266 mwt->tuning);
2267 if (err) {
Jaehoon Chung58896452020-11-17 07:04:59 +09002268 pr_debug("tuning failed : %d\n", err);
Peng Fan3dd26262018-08-10 14:07:54 +08002269 goto error;
2270 }
2271 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01002272#endif
Peng Fan3dd26262018-08-10 14:07:54 +08002273 }
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002274
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002275 /* do a transfer to check the configuration */
2276 err = mmc_read_and_compare_ext_csd(mmc);
2277 if (!err)
2278 return 0;
2279error:
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002280 mmc_set_signal_voltage(mmc, old_voltage);
Naoki Hayama64dbd862020-10-12 18:35:22 +09002281 /* if an error occurred, revert to a safer bus mode */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002282 mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2283 EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
2284 mmc_select_mode(mmc, MMC_LEGACY);
Valentine Barshak50dee4f2023-06-10 13:22:33 +02002285 mmc_set_clock(mmc, mmc->legacy_speed, MMC_CLK_ENABLE);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002286 mmc_set_bus_width(mmc, 1);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002287 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002288 }
2289
Simon Glass99b23d42024-08-22 07:54:55 -06002290 log_err("unable to select a mode: %d\n", err);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002291
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002292 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002293}
Marek Vasut27ba82c2024-03-17 04:01:22 +01002294#else
2295static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
2296{
2297 return 0;
2298};
2299
2300static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
2301{
2302 return 0;
2303};
Marek Vasut62d77ce2018-04-15 00:37:11 +02002304#endif
2305
2306#if CONFIG_IS_ENABLED(MMC_TINY)
2307DEFINE_CACHE_ALIGN_BUFFER(u8, ext_csd_bkup, MMC_MAX_BLOCK_LEN);
2308#endif
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002309
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002310static int mmc_startup_v4(struct mmc *mmc)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002311{
2312 int err, i;
2313 u64 capacity;
2314 bool has_parts = false;
2315 bool part_completed;
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002316 static const u32 mmc_versions[] = {
2317 MMC_VERSION_4,
2318 MMC_VERSION_4_1,
2319 MMC_VERSION_4_2,
2320 MMC_VERSION_4_3,
Jean-Jacques Hiblotace1bed2018-02-09 12:09:28 +01002321 MMC_VERSION_4_4,
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002322 MMC_VERSION_4_41,
2323 MMC_VERSION_4_5,
2324 MMC_VERSION_5_0,
2325 MMC_VERSION_5_1
2326 };
2327
Marek Vasut62d77ce2018-04-15 00:37:11 +02002328#if CONFIG_IS_ENABLED(MMC_TINY)
2329 u8 *ext_csd = ext_csd_bkup;
2330
2331 if (IS_SD(mmc) || mmc->version < MMC_VERSION_4)
2332 return 0;
2333
2334 if (!mmc->ext_csd)
Sam Edwards229d6892023-05-18 13:47:07 -06002335 memset(ext_csd_bkup, 0, MMC_MAX_BLOCK_LEN);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002336
2337 err = mmc_send_ext_csd(mmc, ext_csd);
2338 if (err)
2339 goto error;
2340
2341 /* store the ext csd for future reference */
2342 if (!mmc->ext_csd)
2343 mmc->ext_csd = ext_csd;
2344#else
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002345 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002346
2347 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
2348 return 0;
2349
2350 /* check ext_csd version and capacity */
2351 err = mmc_send_ext_csd(mmc, ext_csd);
2352 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002353 goto error;
2354
2355 /* store the ext csd for future reference */
2356 if (!mmc->ext_csd)
2357 mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
2358 if (!mmc->ext_csd)
2359 return -ENOMEM;
2360 memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002361#endif
Alexander Kochetkov76584e32018-02-20 14:35:55 +03002362 if (ext_csd[EXT_CSD_REV] >= ARRAY_SIZE(mmc_versions))
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002363 return -EINVAL;
2364
2365 mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
2366
2367 if (mmc->version >= MMC_VERSION_4_2) {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002368 /*
2369 * According to the JEDEC Standard, the value of
2370 * ext_csd's capacity is valid if the value is more
2371 * than 2GB
2372 */
2373 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
2374 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
2375 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
2376 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
2377 capacity *= MMC_MAX_BLOCK_LEN;
2378 if ((capacity >> 20) > 2 * 1024)
2379 mmc->capacity_user = capacity;
2380 }
2381
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +02002382 if (mmc->version >= MMC_VERSION_4_5)
2383 mmc->gen_cmd6_time = ext_csd[EXT_CSD_GENERIC_CMD6_TIME];
2384
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002385 /* The partition data may be non-zero but it is only
2386 * effective if PARTITION_SETTING_COMPLETED is set in
2387 * EXT_CSD, so ignore any data if this bit is not set,
2388 * except for enabling the high-capacity group size
2389 * definition (see below).
2390 */
2391 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
2392 EXT_CSD_PARTITION_SETTING_COMPLETED);
2393
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +02002394 mmc->part_switch_time = ext_csd[EXT_CSD_PART_SWITCH_TIME];
2395 /* Some eMMC set the value too low so set a minimum */
2396 if (mmc->part_switch_time < MMC_MIN_PART_SWITCH_TIME && mmc->part_switch_time)
2397 mmc->part_switch_time = MMC_MIN_PART_SWITCH_TIME;
2398
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002399 /* store the partition info of emmc */
2400 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2401 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2402 ext_csd[EXT_CSD_BOOT_MULT])
2403 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2404 if (part_completed &&
2405 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2406 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2407
2408 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2409
2410 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2411
2412 for (i = 0; i < 4; i++) {
2413 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2414 uint mult = (ext_csd[idx + 2] << 16) +
2415 (ext_csd[idx + 1] << 8) + ext_csd[idx];
2416 if (mult)
2417 has_parts = true;
2418 if (!part_completed)
2419 continue;
2420 mmc->capacity_gp[i] = mult;
2421 mmc->capacity_gp[i] *=
2422 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2423 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2424 mmc->capacity_gp[i] <<= 19;
2425 }
2426
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002427#ifndef CONFIG_SPL_BUILD
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002428 if (part_completed) {
2429 mmc->enh_user_size =
2430 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2431 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2432 ext_csd[EXT_CSD_ENH_SIZE_MULT];
2433 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2434 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2435 mmc->enh_user_size <<= 19;
2436 mmc->enh_user_start =
2437 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2438 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2439 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2440 ext_csd[EXT_CSD_ENH_START_ADDR];
2441 if (mmc->high_capacity)
2442 mmc->enh_user_start <<= 9;
2443 }
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002444#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002445
2446 /*
2447 * Host needs to enable ERASE_GRP_DEF bit if device is
2448 * partitioned. This bit will be lost every time after a reset
2449 * or power off. This will affect erase size.
2450 */
2451 if (part_completed)
2452 has_parts = true;
2453 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2454 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2455 has_parts = true;
2456 if (has_parts) {
2457 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2458 EXT_CSD_ERASE_GROUP_DEF, 1);
2459
2460 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002461 goto error;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002462
2463 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2464 }
2465
2466 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002467#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002468 /* Read out group size from ext_csd */
2469 mmc->erase_grp_size =
2470 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002471#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002472 /*
2473 * if high capacity and partition setting completed
2474 * SEC_COUNT is valid even if it is smaller than 2 GiB
2475 * JEDEC Standard JESD84-B45, 6.2.4
2476 */
2477 if (mmc->high_capacity && part_completed) {
2478 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2479 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2480 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2481 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2482 capacity *= MMC_MAX_BLOCK_LEN;
2483 mmc->capacity_user = capacity;
2484 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002485 }
2486#if CONFIG_IS_ENABLED(MMC_WRITE)
2487 else {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002488 /* Calculate the group size from the csd value. */
2489 int erase_gsz, erase_gmul;
2490
2491 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2492 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2493 mmc->erase_grp_size = (erase_gsz + 1)
2494 * (erase_gmul + 1);
2495 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002496#endif
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002497#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002498 mmc->hc_wp_grp_size = 1024
2499 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2500 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002501#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002502
2503 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2504
Loic Poulaineeb739a2023-01-26 10:24:17 +01002505 mmc->can_trim =
2506 !!(ext_csd[EXT_CSD_SEC_FEATURE] & EXT_CSD_SEC_FEATURE_TRIM_EN);
2507
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002508 return 0;
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002509error:
2510 if (mmc->ext_csd) {
Marek Vasut62d77ce2018-04-15 00:37:11 +02002511#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002512 free(mmc->ext_csd);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002513#endif
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002514 mmc->ext_csd = NULL;
2515 }
2516 return err;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002517}
2518
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002519static int mmc_startup(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002520{
Stephen Warrenf866a462013-06-11 15:14:01 -06002521 int err, i;
Andy Fleming272cc702008-10-30 16:41:01 -05002522 uint mult, freq;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002523 u64 cmult, csize;
Andy Fleming272cc702008-10-30 16:41:01 -05002524 struct mmc_cmd cmd;
Simon Glassc40fdca2016-05-01 13:52:35 -06002525 struct blk_desc *bdesc;
Andy Fleming272cc702008-10-30 16:41:01 -05002526
Thomas Choud52ebf12010-12-24 13:12:21 +00002527#ifdef CONFIG_MMC_SPI_CRC_ON
2528 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2529 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2530 cmd.resp_type = MMC_RSP_R1;
2531 cmd.cmdarg = 1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002532 err = mmc_send_cmd(mmc, &cmd, NULL);
Thomas Choud52ebf12010-12-24 13:12:21 +00002533 if (err)
2534 return err;
2535 }
2536#endif
2537
Andy Fleming272cc702008-10-30 16:41:01 -05002538 /* Put the Card in Identify Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002539 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2540 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
Andy Fleming272cc702008-10-30 16:41:01 -05002541 cmd.resp_type = MMC_RSP_R2;
2542 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002543
Sean Andersonda129172020-10-17 08:36:27 -04002544 err = mmc_send_cmd_quirks(mmc, &cmd, NULL, MMC_QUIRK_RETRY_SEND_CID, 4);
Andy Fleming272cc702008-10-30 16:41:01 -05002545 if (err)
2546 return err;
2547
2548 memcpy(mmc->cid, cmd.response, 16);
2549
2550 /*
2551 * For MMC cards, set the Relative Address.
2552 * For SD cards, get the Relatvie Address.
2553 * This also puts the cards into Standby State
2554 */
Thomas Choud52ebf12010-12-24 13:12:21 +00002555 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2556 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2557 cmd.cmdarg = mmc->rca << 16;
2558 cmd.resp_type = MMC_RSP_R6;
Andy Fleming272cc702008-10-30 16:41:01 -05002559
Thomas Choud52ebf12010-12-24 13:12:21 +00002560 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002561
Thomas Choud52ebf12010-12-24 13:12:21 +00002562 if (err)
2563 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05002564
Thomas Choud52ebf12010-12-24 13:12:21 +00002565 if (IS_SD(mmc))
2566 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2567 }
Andy Fleming272cc702008-10-30 16:41:01 -05002568
2569 /* Get the Card-Specific Data */
2570 cmd.cmdidx = MMC_CMD_SEND_CSD;
2571 cmd.resp_type = MMC_RSP_R2;
2572 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05002573
2574 err = mmc_send_cmd(mmc, &cmd, NULL);
2575
2576 if (err)
2577 return err;
2578
Rabin Vincent998be3d2009-04-05 13:30:56 +05302579 mmc->csd[0] = cmd.response[0];
2580 mmc->csd[1] = cmd.response[1];
2581 mmc->csd[2] = cmd.response[2];
2582 mmc->csd[3] = cmd.response[3];
Andy Fleming272cc702008-10-30 16:41:01 -05002583
2584 if (mmc->version == MMC_VERSION_UNKNOWN) {
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302585 int version = (cmd.response[0] >> 26) & 0xf;
Andy Fleming272cc702008-10-30 16:41:01 -05002586
2587 switch (version) {
Bin Meng53e8e402016-03-17 21:53:13 -07002588 case 0:
2589 mmc->version = MMC_VERSION_1_2;
2590 break;
2591 case 1:
2592 mmc->version = MMC_VERSION_1_4;
2593 break;
2594 case 2:
2595 mmc->version = MMC_VERSION_2_2;
2596 break;
2597 case 3:
2598 mmc->version = MMC_VERSION_3;
2599 break;
2600 case 4:
2601 mmc->version = MMC_VERSION_4;
2602 break;
2603 default:
2604 mmc->version = MMC_VERSION_1_2;
2605 break;
Andy Fleming272cc702008-10-30 16:41:01 -05002606 }
2607 }
2608
2609 /* divide frequency by 10, since the mults are 10x bigger */
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302610 freq = fbase[(cmd.response[0] & 0x7)];
2611 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
Andy Fleming272cc702008-10-30 16:41:01 -05002612
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002613 mmc->legacy_speed = freq * mult;
Heinrich Schuchardtf9a86fb2024-01-04 04:49:42 +01002614 if (!mmc->legacy_speed)
2615 log_debug("TRAN_SPEED: reserved value");
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002616 mmc_select_mode(mmc, MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05002617
Markus Niebelab711882013-12-16 13:40:46 +01002618 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
Rabin Vincent998be3d2009-04-05 13:30:56 +05302619 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002620#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Fleming272cc702008-10-30 16:41:01 -05002621
2622 if (IS_SD(mmc))
2623 mmc->write_bl_len = mmc->read_bl_len;
2624 else
Rabin Vincent998be3d2009-04-05 13:30:56 +05302625 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002626#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002627
2628 if (mmc->high_capacity) {
2629 csize = (mmc->csd[1] & 0x3f) << 16
2630 | (mmc->csd[2] & 0xffff0000) >> 16;
2631 cmult = 8;
2632 } else {
2633 csize = (mmc->csd[1] & 0x3ff) << 2
2634 | (mmc->csd[2] & 0xc0000000) >> 30;
2635 cmult = (mmc->csd[2] & 0x00038000) >> 15;
2636 }
2637
Stephen Warrenf866a462013-06-11 15:14:01 -06002638 mmc->capacity_user = (csize + 1) << (cmult + 2);
2639 mmc->capacity_user *= mmc->read_bl_len;
2640 mmc->capacity_boot = 0;
2641 mmc->capacity_rpmb = 0;
2642 for (i = 0; i < 4; i++)
2643 mmc->capacity_gp[i] = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002644
Simon Glass8bfa1952013-04-03 08:54:30 +00002645 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
2646 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -05002647
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002648#if CONFIG_IS_ENABLED(MMC_WRITE)
Simon Glass8bfa1952013-04-03 08:54:30 +00002649 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
2650 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002651#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002652
Markus Niebelab711882013-12-16 13:40:46 +01002653 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2654 cmd.cmdidx = MMC_CMD_SET_DSR;
2655 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2656 cmd.resp_type = MMC_RSP_NONE;
2657 if (mmc_send_cmd(mmc, &cmd, NULL))
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002658 pr_warn("MMC: SET_DSR failed\n");
Markus Niebelab711882013-12-16 13:40:46 +01002659 }
2660
Andy Fleming272cc702008-10-30 16:41:01 -05002661 /* Select the card, and put it into Transfer Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002662 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2663 cmd.cmdidx = MMC_CMD_SELECT_CARD;
Ajay Bhargavfe8f7062011-10-05 03:13:23 +00002664 cmd.resp_type = MMC_RSP_R1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002665 cmd.cmdarg = mmc->rca << 16;
Thomas Choud52ebf12010-12-24 13:12:21 +00002666 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002667
Thomas Choud52ebf12010-12-24 13:12:21 +00002668 if (err)
2669 return err;
2670 }
Andy Fleming272cc702008-10-30 16:41:01 -05002671
Lei Wene6f99a52011-06-22 17:03:31 +00002672 /*
2673 * For SD, its erase group is always one sector
2674 */
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002675#if CONFIG_IS_ENABLED(MMC_WRITE)
Lei Wene6f99a52011-06-22 17:03:31 +00002676 mmc->erase_grp_size = 1;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002677#endif
Lei Wenbc897b12011-05-02 16:26:26 +00002678 mmc->part_config = MMCPART_NOAVAILABLE;
Lei Wenbc897b12011-05-02 16:26:26 +00002679
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002680 err = mmc_startup_v4(mmc);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002681 if (err)
2682 return err;
Sukumar Ghoraid23e2c02010-09-20 18:29:29 +05302683
Simon Glassc40fdca2016-05-01 13:52:35 -06002684 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
Stephen Warrenf866a462013-06-11 15:14:01 -06002685 if (err)
2686 return err;
2687
Marek Vasut62d77ce2018-04-15 00:37:11 +02002688#if CONFIG_IS_ENABLED(MMC_TINY)
2689 mmc_set_clock(mmc, mmc->legacy_speed, false);
Faiz Abbase8d5dde2020-02-26 13:44:32 +05302690 mmc_select_mode(mmc, MMC_LEGACY);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002691 mmc_set_bus_width(mmc, 1);
2692#else
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002693 if (IS_SD(mmc)) {
2694 err = sd_get_capabilities(mmc);
2695 if (err)
2696 return err;
2697 err = sd_select_mode_and_width(mmc, mmc->card_caps);
2698 } else {
2699 err = mmc_get_capabilities(mmc);
2700 if (err)
2701 return err;
Masahiro Yamada8adf50e2020-01-23 14:31:12 +09002702 err = mmc_select_mode_and_width(mmc, mmc->card_caps);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002703 }
Marek Vasut62d77ce2018-04-15 00:37:11 +02002704#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002705 if (err)
2706 return err;
2707
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002708 mmc->best_mode = mmc->selected_mode;
Jaehoon Chungad5fd922012-03-26 21:16:03 +00002709
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002710 /* Fix the block length for DDR mode */
2711 if (mmc->ddr_mode) {
2712 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002713#if CONFIG_IS_ENABLED(MMC_WRITE)
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002714 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002715#endif
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002716 }
2717
Andy Fleming272cc702008-10-30 16:41:01 -05002718 /* fill in device description */
Simon Glassc40fdca2016-05-01 13:52:35 -06002719 bdesc = mmc_get_blk_desc(mmc);
2720 bdesc->lun = 0;
2721 bdesc->hwpart = 0;
2722 bdesc->type = 0;
2723 bdesc->blksz = mmc->read_bl_len;
2724 bdesc->log2blksz = LOG2(bdesc->blksz);
2725 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Sjoerd Simonsfc011f62015-12-04 23:27:40 +01002726#if !defined(CONFIG_SPL_BUILD) || \
2727 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
Simon Glass27084c02019-09-25 08:56:27 -06002728 !CONFIG_IS_ENABLED(USE_TINY_PRINTF))
Simon Glassc40fdca2016-05-01 13:52:35 -06002729 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
Taylor Huttbabce5f2012-10-20 17:15:59 +00002730 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2731 (mmc->cid[3] >> 16) & 0xffff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002732 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002733 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2734 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2735 (mmc->cid[2] >> 24) & 0xff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002736 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002737 (mmc->cid[2] >> 16) & 0xf);
Paul Burton56196822013-09-04 16:12:25 +01002738#else
Simon Glassc40fdca2016-05-01 13:52:35 -06002739 bdesc->vendor[0] = 0;
2740 bdesc->product[0] = 0;
2741 bdesc->revision[0] = 0;
Paul Burton56196822013-09-04 16:12:25 +01002742#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002743
Andre Przywaraeef05fd2018-12-17 10:05:45 +00002744#if !defined(CONFIG_DM_MMC) && (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT))
2745 part_init(bdesc);
2746#endif
2747
Andy Fleming272cc702008-10-30 16:41:01 -05002748 return 0;
2749}
2750
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002751static int mmc_send_if_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002752{
2753 struct mmc_cmd cmd;
2754 int err;
2755
2756 cmd.cmdidx = SD_CMD_SEND_IF_COND;
2757 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002758 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
Andy Fleming272cc702008-10-30 16:41:01 -05002759 cmd.resp_type = MMC_RSP_R7;
Andy Fleming272cc702008-10-30 16:41:01 -05002760
2761 err = mmc_send_cmd(mmc, &cmd, NULL);
2762
2763 if (err)
2764 return err;
2765
Rabin Vincent998be3d2009-04-05 13:30:56 +05302766 if ((cmd.response[0] & 0xff) != 0xaa)
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002767 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002768 else
2769 mmc->version = SD_VERSION_2;
2770
2771 return 0;
2772}
2773
Simon Glassc4d660d2017-07-04 13:31:19 -06002774#if !CONFIG_IS_ENABLED(DM_MMC)
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002775/* board-specific MMC power initializations. */
2776__weak void board_mmc_power_init(void)
2777{
2778}
Simon Glass05cbeb72017-04-22 19:10:56 -06002779#endif
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002780
Peng Fan2051aef2016-10-11 15:08:43 +08002781static int mmc_power_init(struct mmc *mmc)
2782{
Simon Glassc4d660d2017-07-04 13:31:19 -06002783#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002784#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan2051aef2016-10-11 15:08:43 +08002785 int ret;
2786
2787 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002788 &mmc->vmmc_supply);
2789 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002790 pr_debug("%s: No vmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002791
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002792 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
2793 &mmc->vqmmc_supply);
2794 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002795 pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002796#endif
Simon Glass05cbeb72017-04-22 19:10:56 -06002797#else /* !CONFIG_DM_MMC */
2798 /*
2799 * Driver model should use a regulator, as above, rather than calling
2800 * out to board code.
2801 */
2802 board_mmc_power_init();
2803#endif
Peng Fan2051aef2016-10-11 15:08:43 +08002804 return 0;
2805}
2806
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002807/*
2808 * put the host in the initial state:
2809 * - turn on Vdd (card power supply)
2810 * - configure the bus width and clock to minimal values
2811 */
2812static void mmc_set_initial_state(struct mmc *mmc)
2813{
2814 int err;
2815
2816 /* First try to set 3.3V. If it fails set to 1.8V */
2817 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2818 if (err != 0)
2819 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2820 if (err != 0)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002821 pr_warn("mmc: failed to set signal voltage\n");
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002822
2823 mmc_select_mode(mmc, MMC_LEGACY);
2824 mmc_set_bus_width(mmc, 1);
Jaehoon Chung65117182018-01-26 19:25:29 +09002825 mmc_set_clock(mmc, 0, MMC_CLK_ENABLE);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002826}
2827
2828static int mmc_power_on(struct mmc *mmc)
2829{
2830#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2831 if (mmc->vmmc_supply) {
Jonas Karlman9a2e9cc2023-07-19 21:20:59 +00002832 int ret = regulator_set_enable_if_allowed(mmc->vmmc_supply,
2833 true);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002834
Jonas Karlman9a2e9cc2023-07-19 21:20:59 +00002835 if (ret && ret != -ENOSYS) {
Jaehoon Chung58896452020-11-17 07:04:59 +09002836 printf("Error enabling VMMC supply : %d\n", ret);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002837 return ret;
2838 }
2839 }
2840#endif
2841 return 0;
2842}
2843
2844static int mmc_power_off(struct mmc *mmc)
2845{
Jaehoon Chung65117182018-01-26 19:25:29 +09002846 mmc_set_clock(mmc, 0, MMC_CLK_DISABLE);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002847#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2848 if (mmc->vmmc_supply) {
Jonas Karlman9a2e9cc2023-07-19 21:20:59 +00002849 int ret = regulator_set_enable_if_allowed(mmc->vmmc_supply,
2850 false);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002851
Jonas Karlman9a2e9cc2023-07-19 21:20:59 +00002852 if (ret && ret != -ENOSYS) {
Jaehoon Chung58896452020-11-17 07:04:59 +09002853 pr_debug("Error disabling VMMC supply : %d\n", ret);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002854 return ret;
2855 }
2856 }
2857#endif
2858 return 0;
2859}
2860
2861static int mmc_power_cycle(struct mmc *mmc)
2862{
2863 int ret;
2864
2865 ret = mmc_power_off(mmc);
2866 if (ret)
2867 return ret;
Yann Gautier3602a562019-09-19 17:56:12 +02002868
2869 ret = mmc_host_power_cycle(mmc);
2870 if (ret)
2871 return ret;
2872
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002873 /*
2874 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2875 * to be on the safer side.
2876 */
2877 udelay(2000);
2878 return mmc_power_on(mmc);
2879}
2880
Pali Rohára4c577f2021-07-14 16:37:29 +02002881int mmc_get_op_cond(struct mmc *mmc, bool quiet)
Andy Fleming272cc702008-10-30 16:41:01 -05002882{
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002883 bool uhs_en = supports_uhs(mmc->cfg->host_caps);
Macpaul Linafd59322011-11-14 23:35:39 +00002884 int err;
Andy Fleming272cc702008-10-30 16:41:01 -05002885
Lei Wenbc897b12011-05-02 16:26:26 +00002886 if (mmc->has_init)
2887 return 0;
2888
Peng Fan2051aef2016-10-11 15:08:43 +08002889 err = mmc_power_init(mmc);
2890 if (err)
2891 return err;
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002892
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002893#ifdef CONFIG_MMC_QUIRKS
2894 mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
Joel Johnsond4a5fa32020-01-11 09:08:14 -07002895 MMC_QUIRK_RETRY_SEND_CID |
2896 MMC_QUIRK_RETRY_APP_CMD;
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002897#endif
2898
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002899 err = mmc_power_cycle(mmc);
2900 if (err) {
2901 /*
2902 * if power cycling is not supported, we should not try
2903 * to use the UHS modes, because we wouldn't be able to
2904 * recover from an error during the UHS initialization.
2905 */
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002906 pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002907 uhs_en = false;
2908 mmc->host_caps &= ~UHS_CAPS;
2909 err = mmc_power_on(mmc);
2910 }
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002911 if (err)
2912 return err;
2913
Simon Glasse7881d82017-07-29 11:35:31 -06002914#if CONFIG_IS_ENABLED(DM_MMC)
Yangbo Lu390f9bd2020-09-01 16:57:59 +08002915 /*
2916 * Re-initialization is needed to clear old configuration for
2917 * mmc rescan.
2918 */
2919 err = mmc_reinit(mmc);
Simon Glass8ca51e52016-06-12 23:30:22 -06002920#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +02002921 /* made sure it's not NULL earlier */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002922 err = mmc->cfg->ops->init(mmc);
Yangbo Lu390f9bd2020-09-01 16:57:59 +08002923#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002924 if (err)
2925 return err;
Andrew Gabbasov786e8f82014-12-01 06:59:09 -06002926 mmc->ddr_mode = 0;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02002927
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002928retry:
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002929 mmc_set_initial_state(mmc);
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +02002930
Andy Fleming272cc702008-10-30 16:41:01 -05002931 /* Reset the Card */
2932 err = mmc_go_idle(mmc);
2933
2934 if (err)
2935 return err;
2936
Marcel Ziswilerf5624b12019-05-20 02:44:53 +02002937 /* The internal partition reset to user partition(0) at every CMD0 */
Simon Glassc40fdca2016-05-01 13:52:35 -06002938 mmc_get_blk_desc(mmc)->hwpart = 0;
Lei Wenbc897b12011-05-02 16:26:26 +00002939
Andy Fleming272cc702008-10-30 16:41:01 -05002940 /* Test for SD version 2 */
Macpaul Linafd59322011-11-14 23:35:39 +00002941 err = mmc_send_if_cond(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05002942
Andy Fleming272cc702008-10-30 16:41:01 -05002943 /* Now try to get the SD card's operating condition */
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002944 err = sd_send_op_cond(mmc, uhs_en);
2945 if (err && uhs_en) {
2946 uhs_en = false;
2947 mmc_power_cycle(mmc);
2948 goto retry;
2949 }
Andy Fleming272cc702008-10-30 16:41:01 -05002950
2951 /* If the command timed out, we check for an MMC card */
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002952 if (err == -ETIMEDOUT) {
Andy Fleming272cc702008-10-30 16:41:01 -05002953 err = mmc_send_op_cond(mmc);
2954
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002955 if (err) {
Paul Burton56196822013-09-04 16:12:25 +01002956#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Pali Rohára4c577f2021-07-14 16:37:29 +02002957 if (!quiet)
Simon Glass99b23d42024-08-22 07:54:55 -06002958 log_err("Card did not respond to voltage select! : %d\n",
2959 err);
Paul Burton56196822013-09-04 16:12:25 +01002960#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002961 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002962 }
2963 }
2964
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002965 return err;
2966}
2967
2968int mmc_start_init(struct mmc *mmc)
2969{
2970 bool no_card;
2971 int err = 0;
2972
2973 /*
2974 * all hosts are capable of 1 bit bus-width and able to use the legacy
2975 * timings.
2976 */
Faiz Abbase8d5dde2020-02-26 13:44:32 +05302977 mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(MMC_LEGACY) |
Aswath Govindraju19f7a342021-08-13 23:04:41 +05302978 MMC_MODE_1BIT;
2979
2980 if (IS_ENABLED(CONFIG_MMC_SPEED_MODE_SET)) {
2981 if (mmc->user_speed_mode != MMC_MODES_END) {
2982 int i;
2983 /* set host caps */
2984 if (mmc->host_caps & MMC_CAP(mmc->user_speed_mode)) {
2985 /* Remove all existing speed capabilities */
2986 for (i = MMC_LEGACY; i < MMC_MODES_END; i++)
2987 mmc->host_caps &= ~MMC_CAP(i);
2988 mmc->host_caps |= (MMC_CAP(mmc->user_speed_mode)
2989 | MMC_CAP(MMC_LEGACY) |
2990 MMC_MODE_1BIT);
2991 } else {
Simon Glass99b23d42024-08-22 07:54:55 -06002992 log_err("bus_mode requested is not supported\n");
Aswath Govindraju19f7a342021-08-13 23:04:41 +05302993 return -EINVAL;
2994 }
2995 }
2996 }
Faiz Abbas32860bd2020-02-26 13:44:30 +05302997#if CONFIG_IS_ENABLED(DM_MMC)
2998 mmc_deferred_probe(mmc);
2999#endif
Jon Nettleton6c09eba2018-06-11 15:26:19 +03003000#if !defined(CONFIG_MMC_BROKEN_CD)
Jon Nettleton6c09eba2018-06-11 15:26:19 +03003001 no_card = mmc_getcd(mmc) == 0;
3002#else
3003 no_card = 0;
3004#endif
3005#if !CONFIG_IS_ENABLED(DM_MMC)
Baruch Siachfea39392019-07-22 15:52:12 +03003006 /* we pretend there's no card when init is NULL */
Jon Nettleton6c09eba2018-06-11 15:26:19 +03003007 no_card = no_card || (mmc->cfg->ops->init == NULL);
3008#endif
3009 if (no_card) {
3010 mmc->has_init = 0;
3011#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Simon Glass99b23d42024-08-22 07:54:55 -06003012 log_err("MMC: no card present\n");
Jon Nettleton6c09eba2018-06-11 15:26:19 +03003013#endif
3014 return -ENOMEDIUM;
3015 }
3016
Pali Rohára4c577f2021-07-14 16:37:29 +02003017 err = mmc_get_op_cond(mmc, false);
Jon Nettleton6c09eba2018-06-11 15:26:19 +03003018
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05003019 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00003020 mmc->init_in_progress = 1;
3021
3022 return err;
3023}
3024
3025static int mmc_complete_init(struct mmc *mmc)
3026{
3027 int err = 0;
3028
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05003029 mmc->init_in_progress = 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +00003030 if (mmc->op_cond_pending)
3031 err = mmc_complete_op_cond(mmc);
3032
3033 if (!err)
3034 err = mmc_startup(mmc);
Lei Wenbc897b12011-05-02 16:26:26 +00003035 if (err)
3036 mmc->has_init = 0;
3037 else
3038 mmc->has_init = 1;
Che-Liang Chioue9550442012-11-28 15:21:13 +00003039 return err;
3040}
3041
3042int mmc_init(struct mmc *mmc)
3043{
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05003044 int err = 0;
Vipul Kumar36332b62018-05-03 12:20:54 +05303045 __maybe_unused ulong start;
Simon Glassc4d660d2017-07-04 13:31:19 -06003046#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass33fb2112016-05-01 13:52:41 -06003047 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
Che-Liang Chioue9550442012-11-28 15:21:13 +00003048
Simon Glass33fb2112016-05-01 13:52:41 -06003049 upriv->mmc = mmc;
3050#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00003051 if (mmc->has_init)
3052 return 0;
Mateusz Zalegad803fea2014-04-29 20:15:30 +02003053
3054 start = get_timer(0);
3055
Che-Liang Chioue9550442012-11-28 15:21:13 +00003056 if (!mmc->init_in_progress)
3057 err = mmc_start_init(mmc);
3058
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05003059 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00003060 err = mmc_complete_init(mmc);
Jagan Teki919b4852017-01-10 11:18:43 +01003061 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09003062 pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
Jagan Teki919b4852017-01-10 11:18:43 +01003063
Lei Wenbc897b12011-05-02 16:26:26 +00003064 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05003065}
3066
Marek Vasutfceea992019-01-29 04:45:51 +01003067int mmc_deinit(struct mmc *mmc)
3068{
3069 u32 caps_filtered;
3070
Marek Vasut27ba82c2024-03-17 04:01:22 +01003071 if (!CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) &&
3072 !CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) &&
3073 !CONFIG_IS_ENABLED(MMC_HS400_SUPPORT))
3074 return 0;
3075
Marek Vasutfceea992019-01-29 04:45:51 +01003076 if (!mmc->has_init)
3077 return 0;
3078
3079 if (IS_SD(mmc)) {
3080 caps_filtered = mmc->card_caps &
3081 ~(MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) |
3082 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_DDR50) |
3083 MMC_CAP(UHS_SDR104));
3084
3085 return sd_select_mode_and_width(mmc, caps_filtered);
3086 } else {
3087 caps_filtered = mmc->card_caps &
Ye Lifb8c2e82021-08-17 17:20:34 +08003088 ~(MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_HS_400) | MMC_CAP(MMC_HS_400_ES));
Marek Vasutfceea992019-01-29 04:45:51 +01003089
3090 return mmc_select_mode_and_width(mmc, caps_filtered);
3091 }
3092}
Marek Vasutfceea992019-01-29 04:45:51 +01003093
Markus Niebelab711882013-12-16 13:40:46 +01003094int mmc_set_dsr(struct mmc *mmc, u16 val)
3095{
3096 mmc->dsr = val;
3097 return 0;
3098}
3099
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02003100/* CPU-specific MMC initializations */
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003101__weak int cpu_mmc_init(struct bd_info *bis)
Andy Fleming272cc702008-10-30 16:41:01 -05003102{
3103 return -1;
3104}
3105
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02003106/* board-specific MMC initializations. */
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003107__weak int board_mmc_init(struct bd_info *bis)
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02003108{
3109 return -1;
3110}
Andy Fleming272cc702008-10-30 16:41:01 -05003111
Che-Liang Chioue9550442012-11-28 15:21:13 +00003112void mmc_set_preinit(struct mmc *mmc, int preinit)
3113{
3114 mmc->preinit = preinit;
3115}
3116
Faiz Abbas8a856db2018-02-12 19:35:24 +05303117#if CONFIG_IS_ENABLED(DM_MMC)
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003118static int mmc_probe(struct bd_info *bis)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003119{
Simon Glass4a1db6d2015-12-29 05:22:49 -07003120 int ret, i;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003121 struct uclass *uc;
Simon Glass4a1db6d2015-12-29 05:22:49 -07003122 struct udevice *dev;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003123
3124 ret = uclass_get(UCLASS_MMC, &uc);
3125 if (ret)
3126 return ret;
3127
Simon Glass4a1db6d2015-12-29 05:22:49 -07003128 /*
3129 * Try to add them in sequence order. Really with driver model we
3130 * should allow holes, but the current MMC list does not allow that.
3131 * So if we request 0, 1, 3 we will get 0, 1, 2.
3132 */
3133 for (i = 0; ; i++) {
3134 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
3135 if (ret == -ENODEV)
3136 break;
3137 }
3138 uclass_foreach_dev(dev, uc) {
3139 ret = device_probe(dev);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003140 if (ret)
Simon Glass99b23d42024-08-22 07:54:55 -06003141 log_err("%s - probe failed: %d\n", dev->name, ret);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003142 }
3143
3144 return 0;
3145}
3146#else
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003147static int mmc_probe(struct bd_info *bis)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003148{
3149 if (board_mmc_init(bis) < 0)
3150 cpu_mmc_init(bis);
3151
3152 return 0;
3153}
3154#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00003155
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003156int mmc_initialize(struct bd_info *bis)
Andy Fleming272cc702008-10-30 16:41:01 -05003157{
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02003158 static int initialized = 0;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003159 int ret;
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02003160 if (initialized) /* Avoid initializing mmc multiple times */
3161 return 0;
3162 initialized = 1;
3163
Simon Glassc4d660d2017-07-04 13:31:19 -06003164#if !CONFIG_IS_ENABLED(BLK)
Marek Vasutb5b838f2016-12-01 02:06:33 +01003165#if !CONFIG_IS_ENABLED(MMC_TINY)
Simon Glassc40fdca2016-05-01 13:52:35 -06003166 mmc_list_init();
3167#endif
Marek Vasutb5b838f2016-12-01 02:06:33 +01003168#endif
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003169 ret = mmc_probe(bis);
3170 if (ret)
3171 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05003172
Ying Zhangbb0dc102013-08-16 15:16:11 +08003173#ifndef CONFIG_SPL_BUILD
Andy Fleming272cc702008-10-30 16:41:01 -05003174 print_mmc_devices(',');
Ying Zhangbb0dc102013-08-16 15:16:11 +08003175#endif
Andy Fleming272cc702008-10-30 16:41:01 -05003176
Simon Glassc40fdca2016-05-01 13:52:35 -06003177 mmc_do_preinit();
Andy Fleming272cc702008-10-30 16:41:01 -05003178 return 0;
3179}
Tomas Melincd3d4882016-11-25 11:01:03 +02003180
Lokesh Vutla80f02012019-09-09 14:40:36 +05303181#if CONFIG_IS_ENABLED(DM_MMC)
3182int mmc_init_device(int num)
3183{
3184 struct udevice *dev;
3185 struct mmc *m;
3186 int ret;
3187
Aswath Govindraju2153a082021-03-25 12:48:47 +05303188 if (uclass_get_device_by_seq(UCLASS_MMC, num, &dev)) {
3189 ret = uclass_get_device(UCLASS_MMC, num, &dev);
3190 if (ret)
3191 return ret;
3192 }
Lokesh Vutla80f02012019-09-09 14:40:36 +05303193
3194 m = mmc_get_mmc_dev(dev);
3195 if (!m)
3196 return 0;
Venkatesh Yadav Abbarapu337af542022-09-29 10:22:49 +05303197
3198 /* Initialising user set speed mode */
3199 m->user_speed_mode = MMC_MODES_END;
3200
Lokesh Vutla80f02012019-09-09 14:40:36 +05303201 if (m->preinit)
3202 mmc_start_init(m);
3203
3204 return 0;
3205}
3206#endif
3207
Tomas Melincd3d4882016-11-25 11:01:03 +02003208#ifdef CONFIG_CMD_BKOPS_ENABLE
Marek Vasutcf1f7352023-01-05 15:19:08 +01003209int mmc_set_bkops_enable(struct mmc *mmc, bool autobkops, bool enable)
Tomas Melincd3d4882016-11-25 11:01:03 +02003210{
3211 int err;
Marek Vasutcf1f7352023-01-05 15:19:08 +01003212 u32 bit = autobkops ? BIT(1) : BIT(0);
Tomas Melincd3d4882016-11-25 11:01:03 +02003213 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
3214
3215 err = mmc_send_ext_csd(mmc, ext_csd);
3216 if (err) {
3217 puts("Could not get ext_csd register values\n");
3218 return err;
3219 }
3220
3221 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
3222 puts("Background operations not supported on device\n");
3223 return -EMEDIUMTYPE;
3224 }
3225
Marek Vasutcf1f7352023-01-05 15:19:08 +01003226 if (enable && (ext_csd[EXT_CSD_BKOPS_EN] & bit)) {
Tomas Melincd3d4882016-11-25 11:01:03 +02003227 puts("Background operations already enabled\n");
3228 return 0;
3229 }
3230
Marek Vasutcf1f7352023-01-05 15:19:08 +01003231 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN,
3232 enable ? bit : 0);
Tomas Melincd3d4882016-11-25 11:01:03 +02003233 if (err) {
Marek Vasutcf1f7352023-01-05 15:19:08 +01003234 printf("Failed to %sable manual background operations\n",
3235 enable ? "en" : "dis");
Tomas Melincd3d4882016-11-25 11:01:03 +02003236 return err;
3237 }
3238
Marek Vasutcf1f7352023-01-05 15:19:08 +01003239 printf("%sabled %s background operations\n",
3240 enable ? "En" : "Dis", autobkops ? "auto" : "manual");
Tomas Melincd3d4882016-11-25 11:01:03 +02003241
3242 return 0;
3243}
3244#endif
David Woodhouse4dee3f72020-08-04 10:05:46 +01003245
3246__weak int mmc_get_env_dev(void)
3247{
3248#ifdef CONFIG_SYS_MMC_ENV_DEV
3249 return CONFIG_SYS_MMC_ENV_DEV;
3250#else
3251 return 0;
3252#endif
3253}