blob: 17a6fe6d3d92e73a27424112686ce3833982c21b [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadadd840582014-07-30 14:08:14 +09007choice
Simon Glassa66ad672017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
33 bool "64-bit"
34 select X86_64
Simon Glassa66ad672017-01-16 07:03:43 -070035 select SPL
36 select SPL_SEPARATE_BSS
37 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
43endchoice
44
45config X86_64
46 bool
47
48config SPL_X86_64
49 bool
50 depends on SPL
51
52choice
Bin Meng65c4ac02015-04-27 23:22:24 +080053 prompt "Mainboard vendor"
Bin Meng99a309f2015-05-07 21:34:09 +080054 default VENDOR_EMULATION
Masahiro Yamadadd840582014-07-30 14:08:14 +090055
George McCollister215099a2016-06-21 12:07:33 -050056config VENDOR_ADVANTECH
57 bool "advantech"
58
Stefan Roese82ceba22016-03-16 08:48:21 +010059config VENDOR_CONGATEC
60 bool "congatec"
61
Bin Meng65c4ac02015-04-27 23:22:24 +080062config VENDOR_COREBOOT
63 bool "coreboot"
Simon Glass8ef07572014-11-12 22:42:07 -070064
Stefan Roeseb1ad6c62016-08-15 13:50:49 +020065config VENDOR_DFI
66 bool "dfi"
67
Ben Stoltz3dcdd172015-08-04 12:33:46 -060068config VENDOR_EFI
69 bool "efi"
70
Bin Menga65b25d2015-05-07 21:34:08 +080071config VENDOR_EMULATION
72 bool "emulation"
73
Bin Meng65c4ac02015-04-27 23:22:24 +080074config VENDOR_GOOGLE
75 bool "Google"
Masahiro Yamadadd840582014-07-30 14:08:14 +090076
Bin Meng65c4ac02015-04-27 23:22:24 +080077config VENDOR_INTEL
78 bool "Intel"
Bin Mengef46bea2015-02-02 22:35:29 +080079
Masahiro Yamadadd840582014-07-30 14:08:14 +090080endchoice
81
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030082# subarchitectures-specific options below
83config INTEL_MID
84 bool "Intel MID platform support"
Felipe Balbibb416462017-04-01 16:21:33 +030085 select REGMAP
86 select SYSCON
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030087 help
88 Select to build a U-Boot capable of supporting Intel MID
89 (Mobile Internet Device) platform systems which do not have
90 the PCI legacy interfaces.
91
92 If you are building for a PC class system say N here.
93
94 Intel MID platforms are based on an Intel processor and
95 chipset which consume less power than most of the x86
96 derivatives.
97
Bin Meng65c4ac02015-04-27 23:22:24 +080098# board-specific options below
George McCollister215099a2016-06-21 12:07:33 -050099source "board/advantech/Kconfig"
Stefan Roese82ceba22016-03-16 08:48:21 +0100100source "board/congatec/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800101source "board/coreboot/Kconfig"
Stefan Roeseb1ad6c62016-08-15 13:50:49 +0200102source "board/dfi/Kconfig"
Ben Stoltz3e9aa322015-08-04 12:33:47 -0600103source "board/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800104source "board/emulation/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800105source "board/google/Kconfig"
106source "board/intel/Kconfig"
107
Bin Meng029194a2015-04-27 23:22:25 +0800108# platform-specific options below
109source "arch/x86/cpu/baytrail/Kconfig"
Bin Mengde9ac9a2017-08-15 22:41:58 -0700110source "arch/x86/cpu/braswell/Kconfig"
Simon Glass2f3f4772016-03-11 22:07:18 -0700111source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800112source "arch/x86/cpu/coreboot/Kconfig"
113source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng4f1dacd2018-06-12 08:36:16 -0700114source "arch/x86/cpu/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800115source "arch/x86/cpu/qemu/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800116source "arch/x86/cpu/quark/Kconfig"
117source "arch/x86/cpu/queensbay/Kconfig"
Park, Aiden544293f2019-08-03 08:30:12 +0000118source "arch/x86/cpu/slimbootloader/Kconfig"
Felipe Balbie71de542017-07-06 14:41:52 +0300119source "arch/x86/cpu/tangier/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800120
121# architecture-specific options below
122
Simon Glassa2196392016-05-01 11:35:52 -0600123config AHCI
124 default y
125
Simon Glassb724bd72015-02-11 16:32:59 -0700126config SYS_MALLOC_F_LEN
127 default 0x800
128
Simon Glass70a09c62014-11-12 22:42:10 -0700129config RAMBASE
130 hex
131 default 0x100000
132
Simon Glass70a09c62014-11-12 22:42:10 -0700133config XIP_ROM_SIZE
134 hex
Bin Meng7698d362015-01-06 22:14:16 +0800135 depends on X86_RESET_VECTOR
Simon Glassbbd43d62015-01-01 16:17:54 -0700136 default ROM_SIZE
Simon Glass70a09c62014-11-12 22:42:10 -0700137
138config CPU_ADDR_BITS
139 int
140 default 36
141
Simon Glass65dd74a2014-11-12 22:42:28 -0700142config HPET_ADDRESS
143 hex
144 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
145
146config SMM_TSEG
147 bool
148 default n
149
150config SMM_TSEG_SIZE
151 hex
152
Bin Meng8cb20cc2015-01-06 22:14:15 +0800153config X86_RESET_VECTOR
154 bool
155 default n
Masahiro Yamadad6a0c782017-10-17 13:42:44 +0900156 select BINMAN
Bin Meng8cb20cc2015-01-06 22:14:15 +0800157
Simon Glass13f1dc62017-01-16 07:03:44 -0700158# The following options control where the 16-bit and 32-bit init lies
159# If SPL is enabled then it normally holds this init code, and U-Boot proper
160# is normally a 64-bit build.
161#
162# The 16-bit init refers to the reset vector and the small amount of code to
163# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
164# or missing altogether if U-Boot is started from EFI or coreboot.
165#
166# The 32-bit init refers to processor init, running binary blobs including
167# FSP, setting up interrupts and anything else that needs to be done in
168# 32-bit code. It is normally in the same place as 16-bit init if that is
169# enabled (i.e. they are both in SPL, or both in U-Boot proper).
170config X86_16BIT_INIT
171 bool
172 depends on X86_RESET_VECTOR
173 default y if X86_RESET_VECTOR && !SPL
174 help
175 This is enabled when 16-bit init is in U-Boot proper
176
177config SPL_X86_16BIT_INIT
178 bool
179 depends on X86_RESET_VECTOR
Simon Glass7c2ca872019-04-25 21:58:46 -0600180 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass13f1dc62017-01-16 07:03:44 -0700181 help
182 This is enabled when 16-bit init is in SPL
183
Simon Glass7c2ca872019-04-25 21:58:46 -0600184config TPL_X86_16BIT_INIT
185 bool
186 depends on X86_RESET_VECTOR
187 default y if X86_RESET_VECTOR && TPL
188 help
189 This is enabled when 16-bit init is in TPL
190
Simon Glass13f1dc62017-01-16 07:03:44 -0700191config X86_32BIT_INIT
192 bool
193 depends on X86_RESET_VECTOR
194 default y if X86_RESET_VECTOR && !SPL
195 help
196 This is enabled when 32-bit init is in U-Boot proper
197
198config SPL_X86_32BIT_INIT
199 bool
200 depends on X86_RESET_VECTOR
201 default y if X86_RESET_VECTOR && SPL
202 help
203 This is enabled when 32-bit init is in SPL
204
Bin Meng343fb992015-06-07 11:33:12 +0800205config RESET_SEG_START
206 hex
207 depends on X86_RESET_VECTOR
208 default 0xffff0000
209
Bin Meng343fb992015-06-07 11:33:12 +0800210config RESET_VEC_LOC
211 hex
212 depends on X86_RESET_VECTOR
213 default 0xfffffff0
214
Bin Meng8cb20cc2015-01-06 22:14:15 +0800215config SYS_X86_START16
216 hex
217 depends on X86_RESET_VECTOR
218 default 0xfffff800
219
Andy Shevchenko446d4e02017-02-05 16:52:00 +0300220config X86_LOAD_FROM_32_BIT
221 bool "Boot from a 32-bit program"
222 help
223 Define this to boot U-Boot from a 32-bit program which sets
224 the GDT differently. This can be used to boot directly from
225 any stage of coreboot, for example, bypassing the normal
226 payload-loading feature.
227
Bin Meng64542f42014-12-12 21:05:19 +0800228config BOARD_ROMSIZE_KB_512
229 bool
230config BOARD_ROMSIZE_KB_1024
231 bool
232config BOARD_ROMSIZE_KB_2048
233 bool
234config BOARD_ROMSIZE_KB_4096
235 bool
236config BOARD_ROMSIZE_KB_8192
237 bool
238config BOARD_ROMSIZE_KB_16384
239 bool
240
241choice
242 prompt "ROM chip size"
Bin Meng7698d362015-01-06 22:14:16 +0800243 depends on X86_RESET_VECTOR
Bin Meng64542f42014-12-12 21:05:19 +0800244 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
245 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
246 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
247 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
248 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
249 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
250 help
251 Select the size of the ROM chip you intend to flash U-Boot on.
252
253 The build system will take care of creating a u-boot.rom file
254 of the matching size.
255
256config UBOOT_ROMSIZE_KB_512
257 bool "512 KB"
258 help
259 Choose this option if you have a 512 KB ROM chip.
260
261config UBOOT_ROMSIZE_KB_1024
262 bool "1024 KB (1 MB)"
263 help
264 Choose this option if you have a 1024 KB (1 MB) ROM chip.
265
266config UBOOT_ROMSIZE_KB_2048
267 bool "2048 KB (2 MB)"
268 help
269 Choose this option if you have a 2048 KB (2 MB) ROM chip.
270
271config UBOOT_ROMSIZE_KB_4096
272 bool "4096 KB (4 MB)"
273 help
274 Choose this option if you have a 4096 KB (4 MB) ROM chip.
275
276config UBOOT_ROMSIZE_KB_8192
277 bool "8192 KB (8 MB)"
278 help
279 Choose this option if you have a 8192 KB (8 MB) ROM chip.
280
281config UBOOT_ROMSIZE_KB_16384
282 bool "16384 KB (16 MB)"
283 help
284 Choose this option if you have a 16384 KB (16 MB) ROM chip.
285
286endchoice
287
288# Map the config names to an integer (KB).
289config UBOOT_ROMSIZE_KB
290 int
291 default 512 if UBOOT_ROMSIZE_KB_512
292 default 1024 if UBOOT_ROMSIZE_KB_1024
293 default 2048 if UBOOT_ROMSIZE_KB_2048
294 default 4096 if UBOOT_ROMSIZE_KB_4096
295 default 8192 if UBOOT_ROMSIZE_KB_8192
296 default 16384 if UBOOT_ROMSIZE_KB_16384
297
298# Map the config names to a hex value (bytes).
Simon Glassfce7b272014-11-12 22:42:08 -0700299config ROM_SIZE
300 hex
Bin Meng64542f42014-12-12 21:05:19 +0800301 default 0x80000 if UBOOT_ROMSIZE_KB_512
302 default 0x100000 if UBOOT_ROMSIZE_KB_1024
303 default 0x200000 if UBOOT_ROMSIZE_KB_2048
304 default 0x400000 if UBOOT_ROMSIZE_KB_4096
305 default 0x800000 if UBOOT_ROMSIZE_KB_8192
306 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
307 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glassfce7b272014-11-12 22:42:08 -0700308
309config HAVE_INTEL_ME
310 bool "Platform requires Intel Management Engine"
311 help
312 Newer higher-end devices have an Intel Management Engine (ME)
313 which is a very large binary blob (typically 1.5MB) which is
314 required for the platform to work. This enforces a particular
315 SPI flash format. You will need to supply the me.bin file in
316 your board directory.
317
Simon Glass65dd74a2014-11-12 22:42:28 -0700318config X86_RAMTEST
319 bool "Perform a simple RAM test after SDRAM initialisation"
320 help
321 If there is something wrong with SDRAM then the platform will
322 often crash within U-Boot or the kernel. This option enables a
323 very simple RAM test that quickly checks whether the SDRAM seems
324 to work correctly. It is not exhaustive but can save time by
325 detecting obvious failures.
326
Stefan Roese3dc0f842017-03-30 12:58:10 +0200327config FLASH_DESCRIPTOR_FILE
328 string "Flash descriptor binary filename"
329 depends on HAVE_INTEL_ME
330 default "descriptor.bin"
331 help
332 The filename of the file to use as flash descriptor in the
333 board directory.
334
335config INTEL_ME_FILE
336 string "Intel Management Engine binary filename"
337 depends on HAVE_INTEL_ME
338 default "me.bin"
339 help
340 The filename of the file to use as Intel Management Engine in the
341 board directory.
342
Park, Aiden544293f2019-08-03 08:30:12 +0000343config USE_HOB
344 bool "Use HOB (Hand-Off Block)"
345 help
346 Select this option to access HOB (Hand-Off Block) data structures
347 and parse HOBs. This HOB infra structure can be reused with
348 different solutions across different platforms.
349
Simon Glass8ce24cd2015-01-27 22:13:41 -0700350config HAVE_FSP
351 bool "Add an Firmware Support Package binary"
Simon Glasse49ccea2015-08-04 12:34:00 -0600352 depends on !EFI
Park, Aiden544293f2019-08-03 08:30:12 +0000353 select USE_HOB
Simon Glass8ce24cd2015-01-27 22:13:41 -0700354 help
355 Select this option to add an Firmware Support Package binary to
356 the resulting U-Boot image. It is a binary blob which U-Boot uses
357 to set up SDRAM and other chipset specific initialization.
358
359 Note: Without this binary U-Boot will not be able to set up its
360 SDRAM so will not boot.
361
Simon Glass6172e942019-09-25 08:11:43 -0600362config USE_CAR
363 bool "Use Cache-As-RAM (CAR) to get temporary RAM at start-up"
364 default y if !HAVE_FSP
365 help
366 Select this option if your board uses CAR init code, typically in a
367 car.S file, to get some initial memory for code execution. This is
368 common with Intel CPUs which don't use FSP.
369
Simon Glass83311882019-09-25 08:00:11 -0600370choice
371 prompt "FSP version"
372 depends on HAVE_FSP
373 default FSP_VERSION1
374 help
375 Selects the FSP version to use. Intel has published several versions
376 of the FSP External Architecture Specification and this allows
377 selection of the version number used by a particular SoC.
378
379config FSP_VERSION1
380 bool "FSP version 1.x"
381 help
382 This covers versions 1.0 and 1.1a. See here for details:
383 https://github.com/IntelFsp/fsp/wiki
384
385config FSP_VERSION2
386 bool "FSP version 2.x"
387 help
388 This covers versions 2.0 and 2.1. See here for details:
389 https://github.com/IntelFsp/fsp/wiki
390
391endchoice
392
Simon Glass8ce24cd2015-01-27 22:13:41 -0700393config FSP_FILE
394 string "Firmware Support Package binary filename"
Simon Glass530bec92019-09-25 08:57:14 -0600395 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700396 default "fsp.bin"
397 help
398 The filename of the file to use as Firmware Support Package binary
399 in the board directory.
400
401config FSP_ADDR
402 hex "Firmware Support Package binary location"
Simon Glass530bec92019-09-25 08:57:14 -0600403 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700404 default 0xfffc0000
405 help
406 FSP is not Position Independent Code (PIC) and the whole FSP has to
407 be rebased if it is placed at a location which is different from the
408 perferred base address specified during the FSP build. Use Intel's
409 Binary Configuration Tool (BCT) to do the rebase.
410
411 The default base address of 0xfffc0000 indicates that the binary must
412 be located at offset 0xc0000 from the beginning of a 1MB flash device.
413
414config FSP_TEMP_RAM_ADDR
415 hex
Simon Glass530bec92019-09-25 08:57:14 -0600416 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700417 default 0x2000000
418 help
Bin Meng48aa6c22015-08-20 06:40:20 -0700419 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass8ce24cd2015-01-27 22:13:41 -0700420 CAR is disabled.
421
Bin Meng57b10f52015-08-20 06:40:19 -0700422config FSP_SYS_MALLOC_F_LEN
423 hex
Simon Glass530bec92019-09-25 08:57:14 -0600424 depends on FSP_VERSION1
Bin Meng57b10f52015-08-20 06:40:19 -0700425 default 0x100000
426 help
427 Additional size of malloc() pool before relocation.
428
Bin Meng3340f2c2015-12-10 22:03:01 -0800429config FSP_USE_UPD
430 bool
Simon Glass530bec92019-09-25 08:57:14 -0600431 depends on FSP_VERSION1
Bin Meng3340f2c2015-12-10 22:03:01 -0800432 default y
433 help
434 Most FSPs use UPD data region for some FSP customization. But there
435 are still some FSPs that might not even have UPD. For such FSPs,
436 override this to n in their platform Kconfig files.
437
Bin Mengdc5be502016-02-17 00:16:23 -0800438config FSP_BROKEN_HOB
439 bool
Simon Glass530bec92019-09-25 08:57:14 -0600440 depends on FSP_VERSION1
Bin Mengdc5be502016-02-17 00:16:23 -0800441 help
442 Indicate some buggy FSPs that does not report memory used by FSP
443 itself as reserved in the resource descriptor HOB. Select this to
444 tell U-Boot to do some additional work to ensure U-Boot relocation
445 do not overwrite the important boot service data which is used by
446 FSP, otherwise the subsequent call to fsp_notify() will fail.
447
Bin Menge2d76e92015-10-11 21:37:35 -0700448config ENABLE_MRC_CACHE
449 bool "Enable MRC cache"
450 depends on !EFI && !SYS_COREBOOT
451 help
452 Enable this feature to cause MRC data to be cached in NV storage
453 to be used for speeding up boot time on future reboots and/or
454 power cycles.
455
Bin Meng5c60a3a2016-05-22 01:45:27 -0700456 For platforms that use Intel FSP for the memory initialization,
457 please check FSP output HOB via U-Boot command 'fsp hob' to see
Simon Glass83311882019-09-25 08:00:11 -0600458 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp1/fsp_hob.h).
Vagrant Cascadian048a92e2019-05-03 14:28:37 -0800459 If such GUID does not exist, MRC cache is not available on such
Bin Meng5c60a3a2016-05-22 01:45:27 -0700460 platform (eg: Intel Queensbay), which means selecting this option
461 here does not make any difference.
462
Simon Glassf7d35bc2016-03-11 22:07:08 -0700463config HAVE_MRC
464 bool "Add a System Agent binary"
465 depends on !HAVE_FSP
466 help
467 Select this option to add a System Agent binary to
468 the resulting U-Boot image. MRC stands for Memory Reference Code.
469 It is a binary blob which U-Boot uses to set up SDRAM.
470
471 Note: Without this binary U-Boot will not be able to set up its
472 SDRAM so will not boot.
473
474config CACHE_MRC_BIN
475 bool
476 depends on HAVE_MRC
477 default n
478 help
479 Enable caching for the memory reference code binary. This uses an
480 MTRR (memory type range register) to turn on caching for the section
481 of SPI flash that contains the memory reference code. This makes
482 SDRAM init run faster.
483
484config CACHE_MRC_SIZE_KB
485 int
486 depends on HAVE_MRC
487 default 512
488 help
489 Sets the size of the cached area for the memory reference code.
490 This ends at the end of SPI flash (address 0xffffffff) and is
491 measured in KB. Typically this is set to 512, providing for 0.5MB
492 of cached space.
493
494config DCACHE_RAM_BASE
495 hex
496 depends on HAVE_MRC
497 help
498 Sets the base of the data cache area in memory space. This is the
499 start address of the cache-as-RAM (CAR) area and the address varies
500 depending on the CPU. Once CAR is set up, read/write memory becomes
501 available at this address and can be used temporarily until SDRAM
502 is working.
503
504config DCACHE_RAM_SIZE
505 hex
506 depends on HAVE_MRC
507 default 0x40000
508 help
509 Sets the total size of the data cache area in memory space. This
510 sets the size of the cache-as-RAM (CAR) area. Note that much of the
511 CAR space is required by the MRC. The CAR space available to U-Boot
512 is normally at the start and typically extends to 1/4 or 1/2 of the
513 available size.
514
515config DCACHE_RAM_MRC_VAR_SIZE
516 hex
517 depends on HAVE_MRC
518 help
519 This is the amount of CAR (Cache as RAM) reserved for use by the
520 memory reference code. This depends on the implementation of the
521 memory reference code and must be set correctly or the board will
522 not boot.
523
Simon Glass0adf8d32016-03-11 22:07:16 -0700524config HAVE_REFCODE
525 bool "Add a Reference Code binary"
526 help
527 Select this option to add a Reference Code binary to the resulting
528 U-Boot image. This is an Intel binary blob that handles system
529 initialisation, in this case the PCH and System Agent.
530
531 Note: Without this binary (on platforms that need it such as
532 broadwell) U-Boot will be missing some critical setup steps.
533 Various peripherals may fail to work.
534
Simon Glass45b5a372015-04-29 22:25:59 -0600535config SMP
536 bool "Enable Symmetric Multiprocessing"
537 default n
538 help
539 Enable use of more than one CPU in U-Boot and the Operating System
540 when loaded. Each CPU will be started up and information can be
541 obtained using the 'cpu' command. If this option is disabled, then
542 only one CPU will be enabled regardless of the number of CPUs
543 available.
544
Bin Meng4c713222015-06-12 14:52:23 +0800545config MAX_CPUS
546 int "Maximum number of CPUs permitted"
547 depends on SMP
548 default 4
549 help
550 When using multi-CPU chips it is possible for U-Boot to start up
551 more than one CPU. The stack memory used by all of these CPUs is
552 pre-allocated so at present U-Boot wants to know the maximum
553 number of CPUs that may be present. Set this to at least as high
554 as the number of CPUs in your system (it uses about 4KB of RAM for
555 each CPU).
556
Simon Glass45b5a372015-04-29 22:25:59 -0600557config AP_STACK_SIZE
558 hex
Bin Meng063374d2015-06-12 14:52:22 +0800559 depends on SMP
Simon Glass45b5a372015-04-29 22:25:59 -0600560 default 0x1000
561 help
562 Each additional CPU started by U-Boot requires its own stack. This
563 option sets the stack size used by each CPU and directly affects
564 the memory used by this initialisation process. Typically 4KB is
565 enough space.
566
Bin Meng2ddb1a12017-08-17 01:10:42 -0700567config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
568 bool
569 help
570 This option indicates that the turbo mode setting is not package
571 scoped. i.e. turbo_enable() needs to be called on not just the
572 bootstrap processor (BSP).
573
Bin Meng786a08e2015-07-06 16:31:33 +0800574config HAVE_VGA_BIOS
575 bool "Add a VGA BIOS image"
576 help
577 Select this option if you have a VGA BIOS image that you would
578 like to add to your ROM.
579
580config VGA_BIOS_FILE
581 string "VGA BIOS image filename"
582 depends on HAVE_VGA_BIOS
583 default "vga.bin"
584 help
585 The filename of the VGA BIOS image in the board directory.
586
587config VGA_BIOS_ADDR
588 hex "VGA BIOS image location"
589 depends on HAVE_VGA_BIOS
590 default 0xfff90000
591 help
592 The location of VGA BIOS image in the SPI flash. For example, base
593 address of 0xfff90000 indicates that the image will be put at offset
594 0x90000 from the beginning of a 1MB flash device.
595
Bin Mengae3ca122017-08-15 22:41:53 -0700596config HAVE_VBT
597 bool "Add a Video BIOS Table (VBT) image"
Simon Glass530bec92019-09-25 08:57:14 -0600598 depends on FSP_VERSION1
Bin Mengae3ca122017-08-15 22:41:53 -0700599 help
600 Select this option if you have a Video BIOS Table (VBT) image that
601 you would like to add to your ROM. This is normally required if you
602 are using an Intel FSP firmware that is complaint with spec 1.1 or
603 later to initialize the integrated graphics device (IGD).
604
605 Video BIOS Table, or VBT, provides platform and board specific
606 configuration information to the driver that is not discoverable
607 or available through other means. By other means the most used
608 method here is to read EDID table from the attached monitor, over
609 Display Data Channel (DDC) using two pin I2C serial interface. VBT
610 configuration is related to display hardware and is available via
611 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
612
613config VBT_FILE
614 string "Video BIOS Table (VBT) image filename"
615 depends on HAVE_VBT
616 default "vbt.bin"
617 help
618 The filename of the file to use as Video BIOS Table (VBT) image
619 in the board directory.
620
621config VBT_ADDR
622 hex "Video BIOS Table (VBT) image location"
623 depends on HAVE_VBT
624 default 0xfff90000
625 help
626 The location of Video BIOS Table (VBT) image in the SPI flash. For
627 example, base address of 0xfff90000 indicates that the image will
628 be put at offset 0x90000 from the beginning of a 1MB flash device.
629
Bin Meng5df91f12017-08-15 22:41:56 -0700630config VIDEO_FSP
631 bool "Enable FSP framebuffer driver support"
632 depends on HAVE_VBT && DM_VIDEO
633 help
634 Turn on this option to enable a framebuffer driver when U-Boot is
635 using Video BIOS Table (VBT) image for FSP firmware to initialize
636 the integrated graphics device.
637
Andy Shevchenkoc3df28f2017-07-28 20:02:15 +0300638config ROM_TABLE_ADDR
639 hex
640 default 0xf0000
641 help
642 All x86 tables happen to like the address range from 0x0f0000
643 to 0x100000. We use 0xf0000 as the starting address to store
644 those tables, including PIRQ routing table, Multi-Processor
645 table and ACPI table.
646
647config ROM_TABLE_SIZE
648 hex
649 default 0x10000
650
Bin Mengb5b6b012015-04-24 18:10:05 +0800651menu "System tables"
Bin Meng8744bef2015-08-13 00:29:13 -0700652 depends on !EFI && !SYS_COREBOOT
Bin Mengb5b6b012015-04-24 18:10:05 +0800653
654config GENERATE_PIRQ_TABLE
655 bool "Generate a PIRQ table"
656 default n
657 help
658 Generate a PIRQ routing table for this board. The PIRQ routing table
659 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
660 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
661 It specifies the interrupt router information as well how all the PCI
662 devices' interrupt pins are wired to PIRQs.
663
Simon Glass6388e352015-04-28 20:25:10 -0600664config GENERATE_SFI_TABLE
665 bool "Generate a SFI (Simple Firmware Interface) table"
666 help
667 The Simple Firmware Interface (SFI) provides a lightweight method
668 for platform firmware to pass information to the operating system
669 via static tables in memory. Kernel SFI support is required to
670 boot on SFI-only platforms. If you have ACPI tables then these are
671 used instead.
672
673 U-Boot writes this table in write_sfi_table() just before booting
674 the OS.
675
676 For more information, see http://simplefirmware.org
677
Bin Meng07545d82015-06-23 12:18:52 +0800678config GENERATE_MP_TABLE
679 bool "Generate an MP (Multi-Processor) table"
680 default n
681 help
682 Generate an MP (Multi-Processor) table for this board. The MP table
683 provides a way for the operating system to support for symmetric
684 multiprocessing as well as symmetric I/O interrupt handling with
685 the local APIC and I/O APIC.
686
Saket Sinha867bcb62015-08-22 12:20:55 +0530687config GENERATE_ACPI_TABLE
688 bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
689 default n
Miao Yanfcf5c042016-05-22 19:37:14 -0700690 select QFW if QEMU
Saket Sinha867bcb62015-08-22 12:20:55 +0530691 help
692 The Advanced Configuration and Power Interface (ACPI) specification
693 provides an open standard for device configuration and management
694 by the operating system. It defines platform-independent interfaces
695 for configuration and power management monitoring.
696
Bin Mengb5b6b012015-04-24 18:10:05 +0800697endmenu
698
Bin Meng4372c112017-04-21 07:24:28 -0700699config HAVE_ACPI_RESUME
700 bool "Enable ACPI S3 resume"
Bin Mengaa9c5952017-10-18 18:20:55 -0700701 select ENABLE_MRC_CACHE
Bin Meng4372c112017-04-21 07:24:28 -0700702 help
703 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
704 state where all system context is lost except system memory. U-Boot
705 is responsible for restoring the machine state as it was before sleep.
706 It needs restore the memory controller, without overwriting memory
707 which is not marked as reserved. For the peripherals which lose their
708 registers, U-Boot needs to write the original value. When everything
709 is done, U-Boot needs to find out the wakeup vector provided by OSes
710 and jump there.
711
Bin Meng68769eb2017-04-21 07:24:46 -0700712config S3_VGA_ROM_RUN
713 bool "Re-run VGA option ROMs on S3 resume"
714 depends on HAVE_ACPI_RESUME
Bin Meng68769eb2017-04-21 07:24:46 -0700715 help
716 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
717 this is needed when graphics console is being used in the kernel.
718
719 Turning it off can reduce some resume time, but be aware that your
720 graphics console won't work without VGA options ROMs. Set it to N
721 if your kernel is only on a serial console.
722
Bin Meng7d0d2ef2017-04-21 07:24:34 -0700723config STACK_SIZE
724 hex
725 depends on HAVE_ACPI_RESUME
726 default 0x1000
727 help
728 Estimated U-Boot's runtime stack size that needs to be reserved
729 during an ACPI S3 resume.
730
Bin Mengb5b6b012015-04-24 18:10:05 +0800731config MAX_PIRQ_LINKS
732 int
733 default 8
734 help
735 This variable specifies the number of PIRQ interrupt links which are
736 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
737 Some newer chipsets offer more than four links, commonly up to PIRQH.
738
739config IRQ_SLOT_COUNT
740 int
741 default 128
742 help
743 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
744 which in turns forms a table of exact 4KiB. The default value 128
745 should be enough for most boards. If this does not fit your board,
746 change it according to your needs.
747
Simon Glass2d934e52015-01-27 22:13:33 -0700748config PCIE_ECAM_BASE
749 hex
Bin Mengba877ef2015-02-02 21:25:09 +0800750 default 0xe0000000
Simon Glass2d934e52015-01-27 22:13:33 -0700751 help
752 This is the memory-mapped address of PCI configuration space, which
753 is only available through the Enhanced Configuration Access
754 Mechanism (ECAM) with PCI Express. It can be set up almost
755 anywhere. Before it is set up, it is possible to access PCI
756 configuration space through I/O access, but memory access is more
757 convenient. Using this, PCI can be scanned and configured. This
758 should be set to a region that does not conflict with memory
759 assigned to PCI devices - i.e. the memory and prefetch regions, as
760 passed to pci_set_region().
761
Bin Meng1ed66482015-07-22 01:21:15 -0700762config PCIE_ECAM_SIZE
763 hex
764 default 0x10000000
765 help
766 This is the size of memory-mapped address of PCI configuration space,
767 which is only available through the Enhanced Configuration Access
768 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
769 so a default 0x10000000 size covers all of the 256 buses which is the
770 maximum number of PCI buses as defined by the PCI specification.
771
Bin Meng1eb39a52015-10-22 19:13:31 -0700772config I8259_PIC
Bin Meng2677a152018-11-29 19:57:22 -0800773 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng1eb39a52015-10-22 19:13:31 -0700774 default y
775 help
776 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
777 slave) interrupt controllers. Include this to have U-Boot set up
778 the interrupt correctly.
779
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100780config APIC
Bin Meng2677a152018-11-29 19:57:22 -0800781 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100782 default y
783 help
784 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
785 for catching interrupts and distributing them to one or more CPU
786 cores. In most cases there are some LAPICs (local) for each core and
787 one I/O APIC. This conjunction is found on most modern x86 systems.
788
Bin Mengfcfc8a82018-06-10 06:25:01 -0700789config PINCTRL_ICH6
790 bool
791 help
792 Intel ICH6 compatible chipset pinctrl driver. It needs to work
793 together with the ICH6 compatible gpio driver.
794
Bin Meng1eb39a52015-10-22 19:13:31 -0700795config I8254_TIMER
796 bool
797 default y
798 help
799 Intel 8254 timer contains three counters which have fixed uses.
800 Include this to have U-Boot set up the timer correctly.
801
Bin Meng3cf23712016-02-28 23:54:50 -0800802config SEABIOS
803 bool "Support booting SeaBIOS"
804 help
805 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
806 It can run in an emulator or natively on X86 hardware with the use
807 of coreboot/U-Boot. By turning on this option, U-Boot prepares
808 all the configuration tables that are necessary to boot SeaBIOS.
809
810 Check http://www.seabios.org/SeaBIOS for details.
811
Bin Meng789b6dc2016-05-11 07:44:59 -0700812config HIGH_TABLE_SIZE
813 hex "Size of configuration tables which reside in high memory"
814 default 0x10000
815 depends on SEABIOS
816 help
817 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
818 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
819 puts a copy of configuration tables in high memory region which
820 is reserved on the stack before relocation. The region size is
821 determined by this option.
822
823 Increse it if the default size does not fit the board's needs.
824 This is most likely due to a large ACPI DSDT table is used.
825
Masahiro Yamadadd840582014-07-30 14:08:14 +0900826endmenu