blob: 1d377e0281f1e95cf698e5053a491960dd11d57f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk71f95112003-06-15 22:40:42 +00002/*
Jerry Huang4a6ee172010-11-25 17:06:07 +00003 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Fleming272cc702008-10-30 16:41:01 -05004 * Andy Fleming
5 *
6 * Based (loosely) on the Linux code
wdenk71f95112003-06-15 22:40:42 +00007 */
8
9#ifndef _MMC_H_
10#define _MMC_H_
wdenk71f95112003-06-15 22:40:42 +000011
Simon Glasscd93d622020-05-10 11:40:13 -060012#include <linux/bitops.h>
Andy Fleming272cc702008-10-30 16:41:01 -050013#include <linux/list.h>
Peng Fan3697e592016-09-01 11:13:38 +080014#include <linux/sizes.h>
Lad, Prabhakar0d986e62012-06-24 21:35:20 +000015#include <linux/compiler.h>
Masahiro Yamadaa7b2b6c2020-02-14 16:40:25 +090016#include <linux/dma-direction.h>
Mateusz Zalega07a2d422014-04-30 13:04:15 +020017#include <part.h>
Andy Fleming272cc702008-10-30 16:41:01 -050018
Masahiro Yamadabd602c52020-02-25 02:25:30 +090019struct bd_info;
20
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +010021#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
22#define MMC_SUPPORTS_TUNING
23#endif
24#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
25#define MMC_SUPPORTS_TUNING
26#endif
27
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020028/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
29#define SD_VERSION_SD (1U << 31)
30#define MMC_VERSION_MMC (1U << 30)
31
32#define MAKE_SDMMC_VERSION(a, b, c) \
33 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
34#define MAKE_SD_VERSION(a, b, c) \
35 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
36#define MAKE_MMC_VERSION(a, b, c) \
37 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
38
39#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
40 (((u32)(x) >> 16) & 0xff)
41#define EXTRACT_SDMMC_MINOR_VERSION(x) \
42 (((u32)(x) >> 8) & 0xff)
43#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
44 ((u32)(x) & 0xff)
45
46#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
47#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
48#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
49#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
50
51#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
52#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
53#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
54#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
55#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
56#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
57#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
58#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
59#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
Jean-Jacques Hiblotace1bed2018-02-09 12:09:28 +010060#define MMC_VERSION_4_4 MAKE_MMC_VERSION(4, 4, 0)
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020061#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
62#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
63#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Stefan Wahren1a3619c2016-06-16 17:54:06 +000064#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
Andy Fleming272cc702008-10-30 16:41:01 -050065
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +020066#define MMC_CAP(mode) (1 << mode)
67#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
68#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
69#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +020070#define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
Peng Fan3dd26262018-08-10 14:07:54 +080071#define MMC_MODE_HS400 MMC_CAP(MMC_HS_400)
Peng Fan44acd492019-07-10 14:43:07 +080072#define MMC_MODE_HS400_ES MMC_CAP(MMC_HS_400_ES)
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +020073
T Karthik Reddy86a94e72019-06-25 13:39:02 +020074#define MMC_CAP_NONREMOVABLE BIT(14)
75#define MMC_CAP_NEEDS_POLL BIT(15)
76#define MMC_CAP_CD_ACTIVE_HIGH BIT(16)
77
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +020078#define MMC_MODE_8BIT BIT(30)
79#define MMC_MODE_4BIT BIT(29)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +020080#define MMC_MODE_1BIT BIT(28)
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +020081#define MMC_MODE_SPI BIT(27)
82
Ɓukasz Majewski62722032012-03-12 22:07:18 +000083
Andy Fleming272cc702008-10-30 16:41:01 -050084#define SD_DATA_4BIT 0x00040000
85
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020086#define IS_SD(x) ((x)->version & SD_VERSION_SD)
Andrew Gabbasov3f2da752015-03-19 07:44:02 -050087#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
Andy Fleming272cc702008-10-30 16:41:01 -050088
89#define MMC_DATA_READ 1
90#define MMC_DATA_WRITE 2
91
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020092#define MMC_CMD_GO_IDLE_STATE 0
93#define MMC_CMD_SEND_OP_COND 1
94#define MMC_CMD_ALL_SEND_CID 2
95#define MMC_CMD_SET_RELATIVE_ADDR 3
96#define MMC_CMD_SET_DSR 4
Andy Fleming272cc702008-10-30 16:41:01 -050097#define MMC_CMD_SWITCH 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020098#define MMC_CMD_SELECT_CARD 7
Andy Fleming272cc702008-10-30 16:41:01 -050099#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200100#define MMC_CMD_SEND_CSD 9
101#define MMC_CMD_SEND_CID 10
Andy Fleming272cc702008-10-30 16:41:01 -0500102#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200103#define MMC_CMD_SEND_STATUS 13
104#define MMC_CMD_SET_BLOCKLEN 16
105#define MMC_CMD_READ_SINGLE_BLOCK 17
106#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200107#define MMC_CMD_SEND_TUNING_BLOCK 19
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200108#define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200109#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Fleming272cc702008-10-30 16:41:01 -0500110#define MMC_CMD_WRITE_SINGLE_BLOCK 24
111#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wene6f99a52011-06-22 17:03:31 +0000112#define MMC_CMD_ERASE_GROUP_START 35
113#define MMC_CMD_ERASE_GROUP_END 36
114#define MMC_CMD_ERASE 38
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200115#define MMC_CMD_APP_CMD 55
Thomas Choud52ebf12010-12-24 13:12:21 +0000116#define MMC_CMD_SPI_READ_OCR 58
117#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar3690d6d2013-04-27 11:42:58 +0530118#define MMC_CMD_RES_MAN 62
119
120#define MMC_CMD62_ARG1 0xefac62ec
121#define MMC_CMD62_ARG2 0xcbaea7
122
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200123
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200124#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Fleming272cc702008-10-30 16:41:01 -0500125#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200126#define SD_CMD_SEND_IF_COND 8
Otavio Salvadorf022d362015-02-17 10:42:43 -0200127#define SD_CMD_SWITCH_UHS18V 11
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200128
129#define SD_CMD_APP_SET_BUS_WIDTH 6
Peng Fan3697e592016-09-01 11:13:38 +0800130#define SD_CMD_APP_SD_STATUS 13
Lei Wene6f99a52011-06-22 17:03:31 +0000131#define SD_CMD_ERASE_WR_BLK_START 32
132#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200133#define SD_CMD_APP_SEND_OP_COND 41
Andy Fleming272cc702008-10-30 16:41:01 -0500134#define SD_CMD_APP_SEND_SCR 51
135
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200136static inline bool mmc_is_tuning_cmd(uint cmdidx)
137{
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200138 if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) ||
139 (cmdidx == MMC_CMD_SEND_TUNING_BLOCK))
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200140 return true;
141 return false;
142}
143
Andy Fleming272cc702008-10-30 16:41:01 -0500144/* SCR definitions in different words */
145#define SD_HIGHSPEED_BUSY 0x00020000
146#define SD_HIGHSPEED_SUPPORTED 0x00020000
147
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200148#define UHS_SDR12_BUS_SPEED 0
149#define HIGH_SPEED_BUS_SPEED 1
150#define UHS_SDR25_BUS_SPEED 1
151#define UHS_SDR50_BUS_SPEED 2
152#define UHS_SDR104_BUS_SPEED 3
153#define UHS_DDR50_BUS_SPEED 4
154
155#define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED)
156#define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED)
157#define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED)
158#define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED)
159#define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED)
160
Thomas Chouabe2c932011-04-19 03:48:31 +0000161#define OCR_BUSY 0x80000000
162#define OCR_HCS 0x40000000
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200163#define OCR_S18R 0x1000000
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000164#define OCR_VOLTAGE_MASK 0x007FFF80
165#define OCR_ACCESS_MODE 0x60000000
Andy Fleming272cc702008-10-30 16:41:01 -0500166
Eric Nelson1aa2d072015-12-07 07:50:01 -0700167#define MMC_ERASE_ARG 0x00000000
168#define MMC_SECURE_ERASE_ARG 0x80000000
169#define MMC_TRIM_ARG 0x00000001
170#define MMC_DISCARD_ARG 0x00000003
171#define MMC_SECURE_TRIM1_ARG 0x80000001
172#define MMC_SECURE_TRIM2_ARG 0x80008000
Lei Wene6f99a52011-06-22 17:03:31 +0000173
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000174#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasov6b2221b2014-04-03 04:34:32 -0500175#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chouabe2c932011-04-19 03:48:31 +0000176#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
177#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Choued018b22011-04-19 03:48:32 +0000178#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000179
Jan Kloetzked617c422012-02-05 22:29:12 +0000180#define MMC_STATE_PRG (7 << 9)
181
Andy Fleming272cc702008-10-30 16:41:01 -0500182#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
183#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
184#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
185#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
186#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
187#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
188#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
189#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
190#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
191#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
192#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
193#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
194#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
195#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
196#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
197#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
198#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
199
200#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
201#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
202 addressed by index which are
203 1 in value field */
204#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
205 addressed by index, which are
206 1 in value field */
207#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
208
209#define SD_SWITCH_CHECK 0
210#define SD_SWITCH_SWITCH 1
211
212/*
213 * EXT_CSD fields
214 */
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100215#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
216#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600217#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebeld7b29122014-11-18 15:11:42 +0100218#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metz1937e5a2013-10-01 20:32:07 +0200219#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100220#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen0560db12011-10-03 20:35:10 +0000221#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini33ace362014-02-07 14:15:20 -0500222#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Tomas Melincd3d4882016-11-25 11:01:03 +0200223#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100224#define EXT_CSD_WR_REL_PARAM 166 /* R */
225#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600226#define EXT_CSD_RPMB_MULT 168 /* RO */
Heinrich Schuchardt9abfe332020-03-30 07:24:16 +0200227#define EXT_CSD_USER_WP 171 /* R/W & R/W/C_P & R/W/E_P */
228#define EXT_CSD_BOOT_WP 173 /* R/W & R/W/C_P */
229#define EXT_CSD_BOOT_WP_STATUS 174 /* R */
Lei Wen0560db12011-10-03 20:35:10 +0000230#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar3690d6d2013-04-27 11:42:58 +0530231#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen0560db12011-10-03 20:35:10 +0000232#define EXT_CSD_PART_CONF 179 /* R/W */
233#define EXT_CSD_BUS_WIDTH 183 /* R/W */
Peng Fan44acd492019-07-10 14:43:07 +0800234#define EXT_CSD_STROBE_SUPPORT 184 /* R/W */
Lei Wen0560db12011-10-03 20:35:10 +0000235#define EXT_CSD_HS_TIMING 185 /* R/W */
236#define EXT_CSD_REV 192 /* RO */
237#define EXT_CSD_CARD_TYPE 196 /* RO */
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200238#define EXT_CSD_PART_SWITCH_TIME 199 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000239#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrenf866a462013-06-11 15:14:01 -0600240#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000241#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren8948ea82012-07-30 10:55:43 +0000242#define EXT_CSD_BOOT_MULT 226 /* RO */
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +0200243#define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */
Tomas Melincd3d4882016-11-25 11:01:03 +0200244#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Andy Fleming272cc702008-10-30 16:41:01 -0500245
246/*
247 * EXT_CSD field definitions
248 */
249
Thomas Chouabe2c932011-04-19 03:48:31 +0000250#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
251#define EXT_CSD_CMD_SET_SECURE (1 << 1)
252#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Fleming272cc702008-10-30 16:41:01 -0500253
Thomas Chouabe2c932011-04-19 03:48:31 +0000254#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
255#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900256#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
257#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
258#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
259 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Fleming272cc702008-10-30 16:41:01 -0500260
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200261#define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
262 /* SDR mode @1.8V I/O */
263#define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
264 /* SDR mode @1.2V I/O */
265#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
266 EXT_CSD_CARD_TYPE_HS200_1_2V)
Peng Fan3dd26262018-08-10 14:07:54 +0800267#define EXT_CSD_CARD_TYPE_HS400_1_8V BIT(6)
268#define EXT_CSD_CARD_TYPE_HS400_1_2V BIT(7)
269#define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \
270 EXT_CSD_CARD_TYPE_HS400_1_2V)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200271
Andy Fleming272cc702008-10-30 16:41:01 -0500272#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
273#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
274#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900275#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
276#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200277#define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
Peng Fan44acd492019-07-10 14:43:07 +0800278#define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200279
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200280#define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
281#define EXT_CSD_TIMING_HS 1 /* HS */
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200282#define EXT_CSD_TIMING_HS200 2 /* HS200 */
Peng Fan3dd26262018-08-10 14:07:54 +0800283#define EXT_CSD_TIMING_HS400 3 /* HS400 */
Peng Fan44acd492019-07-10 14:43:07 +0800284#define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200285
Amar3690d6d2013-04-27 11:42:58 +0530286#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
287#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
288#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
289#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
290
291#define EXT_CSD_BOOT_ACK(x) (x << 6)
292#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
293#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
294
Angelo Dureghellobdb60992017-08-01 14:27:10 +0200295#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
296#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
297#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
298
Tom Rini5a99b9d2014-02-05 10:24:22 -0500299#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
300#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
301#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar3690d6d2013-04-27 11:42:58 +0530302
Markus Niebeld7b29122014-11-18 15:11:42 +0100303#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
304
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100305#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
306#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
307
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100308#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
309
310#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
311#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
312
Andy Fleming1de97f92008-10-30 16:31:39 -0500313#define R1_ILLEGAL_COMMAND (1 << 22)
314#define R1_APP_CMD (1 << 5)
315
Andy Fleming272cc702008-10-30 16:41:01 -0500316#define MMC_RSP_PRESENT (1 << 0)
Thomas Chouabe2c932011-04-19 03:48:31 +0000317#define MMC_RSP_136 (1 << 1) /* 136 bit response */
318#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
319#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
320#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Fleming272cc702008-10-30 16:41:01 -0500321
Thomas Chouabe2c932011-04-19 03:48:31 +0000322#define MMC_RSP_NONE (0)
323#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500324#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
325 MMC_RSP_BUSY)
Thomas Chouabe2c932011-04-19 03:48:31 +0000326#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
327#define MMC_RSP_R3 (MMC_RSP_PRESENT)
328#define MMC_RSP_R4 (MMC_RSP_PRESENT)
329#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
330#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
331#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500332
Lei Wenbc897b12011-05-02 16:26:26 +0000333#define MMCPART_NOAVAILABLE (0xff)
334#define PART_ACCESS_MASK (0x7)
335#define PART_SUPPORT (0x1)
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100336#define ENHNCD_SUPPORT (0x2)
Oliver Metz1937e5a2013-10-01 20:32:07 +0200337#define PART_ENH_ATTRIB (0x1f)
wdenk71f95112003-06-15 22:40:42 +0000338
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200339#define MMC_QUIRK_RETRY_SEND_CID BIT(0)
340#define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1)
Joel Johnsond4a5fa32020-01-11 09:08:14 -0700341#define MMC_QUIRK_RETRY_APP_CMD BIT(2)
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200342
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +0200343enum mmc_voltage {
344 MMC_SIGNAL_VOLTAGE_000 = 0,
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +0200345 MMC_SIGNAL_VOLTAGE_120 = 1,
346 MMC_SIGNAL_VOLTAGE_180 = 2,
347 MMC_SIGNAL_VOLTAGE_330 = 4,
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +0200348};
349
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +0200350#define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\
351 MMC_SIGNAL_VOLTAGE_180 |\
352 MMC_SIGNAL_VOLTAGE_330)
353
Simon Glass8bfa1952013-04-03 08:54:30 +0000354/* Maximum block size for MMC */
355#define MMC_MAX_BLOCK_LEN 512
356
Amar3690d6d2013-04-27 11:42:58 +0530357/* The number of MMC physical partitions. These consist of:
358 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
359 */
360#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200361#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar3690d6d2013-04-27 11:42:58 +0530362
Ashok Reddy Soma17a42ab2020-10-23 04:58:58 -0600363/* timing specification used */
364#define MMC_TIMING_LEGACY 0
365#define MMC_TIMING_MMC_HS 1
366#define MMC_TIMING_SD_HS 2
367#define MMC_TIMING_UHS_SDR12 3
368#define MMC_TIMING_UHS_SDR25 4
369#define MMC_TIMING_UHS_SDR50 5
370#define MMC_TIMING_UHS_SDR104 6
371#define MMC_TIMING_UHS_DDR50 7
372#define MMC_TIMING_MMC_DDR52 8
373#define MMC_TIMING_MMC_HS200 9
374#define MMC_TIMING_MMC_HS400 10
375
Simon Glasse7ecf7c2015-06-23 15:38:48 -0600376/* Driver model support */
377
378/**
379 * struct mmc_uclass_priv - Holds information about a device used by the uclass
380 */
381struct mmc_uclass_priv {
382 struct mmc *mmc;
383};
384
385/**
386 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
387 *
388 * Provided that the device is already probed and ready for use, this value
389 * will be available.
390 *
391 * @dev: Device
392 * @return associated mmc struct pointer if available, else NULL
393 */
Simon Glass3a905cd2020-04-08 08:33:00 -0600394struct mmc *mmc_get_mmc_dev(const struct udevice *dev);
Simon Glasse7ecf7c2015-06-23 15:38:48 -0600395
396/* End of driver model support */
397
Andy Fleming1de97f92008-10-30 16:31:39 -0500398struct mmc_cid {
399 unsigned long psn;
400 unsigned short oid;
401 unsigned char mid;
402 unsigned char prv;
403 unsigned char mdt;
404 char pnm[7];
405};
406
Andy Fleming272cc702008-10-30 16:41:01 -0500407struct mmc_cmd {
408 ushort cmdidx;
409 uint resp_type;
410 uint cmdarg;
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530411 uint response[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500412};
413
414struct mmc_data {
415 union {
416 char *dest;
417 const char *src; /* src buffers don't get written to */
418 };
419 uint flags;
420 uint blocks;
421 uint blocksize;
422};
423
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200424/* forward decl. */
425struct mmc;
426
Simon Glasse7881d82017-07-29 11:35:31 -0600427#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -0600428struct dm_mmc_ops {
429 /**
Faiz Abbas32860bd2020-02-26 13:44:30 +0530430 * deferred_probe() - Some configurations that need to be deferred
431 * to just before enumerating the device
432 *
433 * @dev: Device to init
434 * @return 0 if Ok, -ve if error
435 */
436 int (*deferred_probe)(struct udevice *dev);
437 /**
Yangbo Lu390f9bd2020-09-01 16:57:59 +0800438 * reinit() - Re-initialization to clear old configuration for
439 * mmc rescan.
440 *
441 * @dev: Device to reinit
442 * @return 0 if Ok, -ve if error
443 */
444 int (*reinit)(struct udevice *dev);
445 /**
Simon Glass8ca51e52016-06-12 23:30:22 -0600446 * send_cmd() - Send a command to the MMC device
447 *
448 * @dev: Device to receive the command
449 * @cmd: Command to send
450 * @data: Additional data to send/receive
451 * @return 0 if OK, -ve on error
452 */
453 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
454 struct mmc_data *data);
455
456 /**
457 * set_ios() - Set the I/O speed/width for an MMC device
458 *
459 * @dev: Device to update
460 * @return 0 if OK, -ve on error
461 */
462 int (*set_ios)(struct udevice *dev);
463
464 /**
465 * get_cd() - See whether a card is present
466 *
467 * @dev: Device to check
468 * @return 0 if not present, 1 if present, -ve on error
469 */
470 int (*get_cd)(struct udevice *dev);
471
472 /**
473 * get_wp() - See whether a card has write-protect enabled
474 *
475 * @dev: Device to check
476 * @return 0 if write-enabled, 1 if write-protected, -ve on error
477 */
478 int (*get_wp)(struct udevice *dev);
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +0200479
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100480#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +0200481 /**
482 * execute_tuning() - Start the tuning process
483 *
484 * @dev: Device to start the tuning
485 * @opcode: Command opcode to send
486 * @return 0 if OK, -ve on error
487 */
488 int (*execute_tuning)(struct udevice *dev, uint opcode);
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100489#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200490
491 /**
492 * wait_dat0() - wait until dat0 is in the target state
493 * (CLK must be running during the wait)
494 *
495 * @dev: Device to check
496 * @state: target state
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300497 * @timeout_us: timeout in us
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200498 * @return 0 if dat0 is in the target state, -ve on error
499 */
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300500 int (*wait_dat0)(struct udevice *dev, int state, int timeout_us);
Peng Fan44acd492019-07-10 14:43:07 +0800501
502#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
503 /* set_enhanced_strobe() - set HS400 enhanced strobe */
504 int (*set_enhanced_strobe)(struct udevice *dev);
505#endif
Yann Gautier3602a562019-09-19 17:56:12 +0200506
507 /**
508 * host_power_cycle - host specific tasks in power cycle sequence
509 * Called between mmc_power_off() and
510 * mmc_power_on()
511 *
512 * @dev: Device to check
513 * @return 0 if not present, 1 if present, -ve on error
514 */
515 int (*host_power_cycle)(struct udevice *dev);
Marek Vasut145429a2020-04-04 12:45:05 +0200516
517 /**
518 * get_b_max - get maximum length of single transfer
519 * Called before reading blocks from the card,
520 * useful for system which have e.g. DMA limits
521 * on various memory ranges.
522 *
523 * @dev: Device to check
524 * @dst: Destination buffer in memory
525 * @blkcnt: Total number of blocks in this transfer
526 * @return maximum number of blocks for this transfer
527 */
528 int (*get_b_max)(struct udevice *dev, void *dst, lbaint_t blkcnt);
Yangbo Lud271e102020-09-01 16:58:04 +0800529
530 /**
531 * hs400_prepare_ddr - prepare to switch to DDR mode
532 *
533 * @dev: Device to check
534 * @return 0 if success, -ve on error
535 */
536 int (*hs400_prepare_ddr)(struct udevice *dev);
Simon Glass8ca51e52016-06-12 23:30:22 -0600537};
538
539#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
540
541int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
542 struct mmc_data *data);
543int dm_mmc_set_ios(struct udevice *dev);
544int dm_mmc_get_cd(struct udevice *dev);
545int dm_mmc_get_wp(struct udevice *dev);
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +0200546int dm_mmc_execute_tuning(struct udevice *dev, uint opcode);
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300547int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout_us);
Yann Gautier3602a562019-09-19 17:56:12 +0200548int dm_mmc_host_power_cycle(struct udevice *dev);
Faiz Abbas32860bd2020-02-26 13:44:30 +0530549int dm_mmc_deferred_probe(struct udevice *dev);
Yangbo Lu390f9bd2020-09-01 16:57:59 +0800550int dm_mmc_reinit(struct udevice *dev);
Marek Vasut145429a2020-04-04 12:45:05 +0200551int dm_mmc_get_b_max(struct udevice *dev, void *dst, lbaint_t blkcnt);
Simon Glass8ca51e52016-06-12 23:30:22 -0600552
553/* Transition functions for compatibility */
554int mmc_set_ios(struct mmc *mmc);
555int mmc_getcd(struct mmc *mmc);
556int mmc_getwp(struct mmc *mmc);
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +0200557int mmc_execute_tuning(struct mmc *mmc, uint opcode);
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300558int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us);
Peng Fan44acd492019-07-10 14:43:07 +0800559int mmc_set_enhanced_strobe(struct mmc *mmc);
Yann Gautier3602a562019-09-19 17:56:12 +0200560int mmc_host_power_cycle(struct mmc *mmc);
Faiz Abbas32860bd2020-02-26 13:44:30 +0530561int mmc_deferred_probe(struct mmc *mmc);
Yangbo Lu390f9bd2020-09-01 16:57:59 +0800562int mmc_reinit(struct mmc *mmc);
Marek Vasut145429a2020-04-04 12:45:05 +0200563int mmc_get_b_max(struct mmc *mmc, void *dst, lbaint_t blkcnt);
Yangbo Lud271e102020-09-01 16:58:04 +0800564int mmc_hs400_prepare_ddr(struct mmc *mmc);
Simon Glass8ca51e52016-06-12 23:30:22 -0600565#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200566struct mmc_ops {
567 int (*send_cmd)(struct mmc *mmc,
568 struct mmc_cmd *cmd, struct mmc_data *data);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900569 int (*set_ios)(struct mmc *mmc);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200570 int (*init)(struct mmc *mmc);
571 int (*getcd)(struct mmc *mmc);
572 int (*getwp)(struct mmc *mmc);
Yann Gautier3602a562019-09-19 17:56:12 +0200573 int (*host_power_cycle)(struct mmc *mmc);
Marek Vasut145429a2020-04-04 12:45:05 +0200574 int (*get_b_max)(struct mmc *mmc, void *dst, lbaint_t blkcnt);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200575};
Yangbo Lud271e102020-09-01 16:58:04 +0800576
577static inline int mmc_hs400_prepare_ddr(struct mmc *mmc)
578{
579 return 0;
580}
Simon Glass8ca51e52016-06-12 23:30:22 -0600581#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200582
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200583struct mmc_config {
584 const char *name;
Simon Glasse7881d82017-07-29 11:35:31 -0600585#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200586 const struct mmc_ops *ops;
Simon Glass8ca51e52016-06-12 23:30:22 -0600587#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200588 uint host_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500589 uint voltages;
Andy Fleming272cc702008-10-30 16:41:01 -0500590 uint f_min;
591 uint f_max;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200592 uint b_max;
593 unsigned char part_type;
594};
595
Peng Fan3697e592016-09-01 11:13:38 +0800596struct sd_ssr {
597 unsigned int au; /* In sectors */
598 unsigned int erase_timeout; /* In milliseconds */
599 unsigned int erase_offset; /* In milliseconds */
600};
601
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200602enum bus_mode {
603 MMC_LEGACY,
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200604 MMC_HS,
605 SD_HS,
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100606 MMC_HS_52,
607 MMC_DDR_52,
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200608 UHS_SDR12,
609 UHS_SDR25,
610 UHS_SDR50,
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200611 UHS_DDR50,
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100612 UHS_SDR104,
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200613 MMC_HS_200,
Peng Fan3dd26262018-08-10 14:07:54 +0800614 MMC_HS_400,
Peng Fan44acd492019-07-10 14:43:07 +0800615 MMC_HS_400_ES,
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200616 MMC_MODES_END
617};
618
619const char *mmc_mode_name(enum bus_mode mode);
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +0200620void mmc_dump_capabilities(const char *text, uint caps);
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200621
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200622static inline bool mmc_is_mode_ddr(enum bus_mode mode)
623{
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100624 if (mode == MMC_DDR_52)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200625 return true;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100626#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
627 else if (mode == UHS_DDR50)
628 return true;
629#endif
Peng Fan3dd26262018-08-10 14:07:54 +0800630#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
631 else if (mode == MMC_HS_400)
632 return true;
633#endif
Peng Fan44acd492019-07-10 14:43:07 +0800634#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
635 else if (mode == MMC_HS_400_ES)
636 return true;
637#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200638 else
639 return false;
640}
641
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200642#define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \
643 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \
644 MMC_CAP(UHS_DDR50))
645
646static inline bool supports_uhs(uint caps)
647{
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100648#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200649 return (caps & UHS_CAPS) ? true : false;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100650#else
651 return false;
652#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200653}
654
Simon Glass8ca51e52016-06-12 23:30:22 -0600655/*
656 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
657 * with mmc_get_mmc_dev().
658 *
659 * TODO struct mmc should be in mmc_private but it's hard to fix right now
660 */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200661struct mmc {
Simon Glassc4d660d2017-07-04 13:31:19 -0600662#if !CONFIG_IS_ENABLED(BLK)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200663 struct list_head link;
Simon Glass33fb2112016-05-01 13:52:41 -0600664#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200665 const struct mmc_config *cfg; /* provided configuration */
666 uint version;
667 void *priv;
668 uint has_init;
Andy Fleming272cc702008-10-30 16:41:01 -0500669 int high_capacity;
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +0200670 bool clk_disable; /* true if the clock can be turned off */
Andy Fleming272cc702008-10-30 16:41:01 -0500671 uint bus_width;
672 uint clock;
Faiz Abbas0d3c8582020-02-26 13:44:29 +0530673 uint saved_clock;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +0200674 enum mmc_voltage signal_voltage;
Andy Fleming272cc702008-10-30 16:41:01 -0500675 uint card_caps;
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +0200676 uint host_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500677 uint ocr;
Markus Niebelab711882013-12-16 13:40:46 +0100678 uint dsr;
679 uint dsr_imp;
Andy Fleming272cc702008-10-30 16:41:01 -0500680 uint scr[2];
681 uint csd[4];
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530682 uint cid[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500683 ushort rca;
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100684 u8 part_support;
685 u8 part_attr;
Diego Santa Cruz9e41a002014-12-23 10:50:33 +0100686 u8 wr_rel_set;
Tom Rini7ca0d3d2017-05-10 15:20:16 -0400687 u8 part_config;
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300688 u8 gen_cmd6_time; /* units: 10 ms */
689 u8 part_switch_time; /* units: 10 ms */
Andy Fleming272cc702008-10-30 16:41:01 -0500690 uint tran_speed;
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200691 uint legacy_speed; /* speed for the legacy mode provided by the card */
Andy Fleming272cc702008-10-30 16:41:01 -0500692 uint read_bl_len;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +0100693#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Fleming272cc702008-10-30 16:41:01 -0500694 uint write_bl_len;
Diego Santa Cruza4ff9f82014-12-23 10:50:24 +0100695 uint erase_grp_size; /* in 512-byte sectors */
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +0100696#endif
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +0100697#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruz037dc0a2014-12-23 10:50:25 +0100698 uint hc_wp_grp_size; /* in 512-byte sectors */
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +0100699#endif
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +0100700#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fan3697e592016-09-01 11:13:38 +0800701 struct sd_ssr ssr; /* SD status register */
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +0100702#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500703 u64 capacity;
Stephen Warrenf866a462013-06-11 15:14:01 -0600704 u64 capacity_user;
705 u64 capacity_boot;
706 u64 capacity_rpmb;
707 u64 capacity_gp[4];
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +0100708#ifndef CONFIG_SPL_BUILD
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100709 u64 enh_user_start;
710 u64 enh_user_size;
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +0100711#endif
Simon Glassc4d660d2017-07-04 13:31:19 -0600712#if !CONFIG_IS_ENABLED(BLK)
Simon Glass4101f682016-02-29 15:25:34 -0700713 struct blk_desc block_dev;
Simon Glass33fb2112016-05-01 13:52:41 -0600714#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +0000715 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
716 char init_in_progress; /* 1 if we have done mmc_start_init() */
717 char preinit; /* start init as early as possible */
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600718 int ddr_mode;
Simon Glassc4d660d2017-07-04 13:31:19 -0600719#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glasscffe5d82016-05-01 13:52:34 -0600720 struct udevice *dev; /* Device for this MMC controller */
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +0200721#if CONFIG_IS_ENABLED(DM_REGULATOR)
722 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
723 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
724#endif
Simon Glasscffe5d82016-05-01 13:52:34 -0600725#endif
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +0200726 u8 *ext_csd;
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +0200727 u32 cardtype; /* cardtype read from the MMC */
728 enum mmc_voltage current_voltage;
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +0200729 enum bus_mode selected_mode; /* mode currently used */
730 enum bus_mode best_mode; /* best mode is the supported mode with the
731 * highest bandwidth. It may not always be the
732 * operating mode due to limitations when
733 * accessing the boot partitions
734 */
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200735 u32 quirks;
Yangbo Lu8c968802020-09-01 16:58:03 +0800736 u8 hs400_tuning;
Andy Fleming272cc702008-10-30 16:41:01 -0500737};
738
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100739struct mmc_hwpart_conf {
740 struct {
741 uint enh_start; /* in 512-byte sectors */
742 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100743 unsigned wr_rel_change : 1;
744 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100745 } user;
746 struct {
747 uint size; /* in 512-byte sectors */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100748 unsigned enhanced : 1;
749 unsigned wr_rel_change : 1;
750 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100751 } gp_part[4];
752};
753
754enum mmc_hwpart_conf_mode {
755 MMC_HWPART_CONF_CHECK,
756 MMC_HWPART_CONF_SET,
757 MMC_HWPART_CONF_COMPLETE,
758};
759
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200760struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
Simon Glassad27dd52016-05-01 13:52:40 -0600761
762/**
763 * mmc_bind() - Set up a new MMC device ready for probing
764 *
765 * A child block device is bound with the IF_TYPE_MMC interface type. This
766 * allows the device to be used with CONFIG_BLK
767 *
768 * @dev: MMC device to set up
769 * @mmc: MMC struct
770 * @cfg: MMC configuration
771 * @return 0 if OK, -ve on error
772 */
773int mmc_bind(struct udevice *dev, struct mmc *mmc,
774 const struct mmc_config *cfg);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200775void mmc_destroy(struct mmc *mmc);
Simon Glassad27dd52016-05-01 13:52:40 -0600776
777/**
778 * mmc_unbind() - Unbind a MMC device's child block device
779 *
780 * @dev: MMC device
781 * @return 0 if OK, -ve on error
782 */
783int mmc_unbind(struct udevice *dev);
Masahiro Yamadabd602c52020-02-25 02:25:30 +0900784int mmc_initialize(struct bd_info *bis);
Lokesh Vutla80f02012019-09-09 14:40:36 +0530785int mmc_init_device(int num);
Andy Fleming272cc702008-10-30 16:41:01 -0500786int mmc_init(struct mmc *mmc);
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200787int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error);
Jean-Jacques Hiblot7abff2c2017-11-30 17:43:55 +0100788
Marek Vasutfceea992019-01-29 04:45:51 +0100789#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
790 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
791 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
792int mmc_deinit(struct mmc *mmc);
793#endif
794
Jean-Jacques Hiblot7abff2c2017-11-30 17:43:55 +0100795/**
796 * mmc_of_parse() - Parse the device tree to get the capabilities of the host
797 *
798 * @dev: MMC device
799 * @cfg: MMC configuration
800 * @return 0 if OK, -ve on error
801 */
802int mmc_of_parse(struct udevice *dev, struct mmc_config *cfg);
803
Andy Fleming272cc702008-10-30 16:41:01 -0500804int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +0200805
806/**
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +0200807 * mmc_voltage_to_mv() - Convert a mmc_voltage in mV
808 *
809 * @voltage: The mmc_voltage to convert
810 * @return the value in mV if OK, -EINVAL on error (invalid mmc_voltage value)
811 */
812int mmc_voltage_to_mv(enum mmc_voltage voltage);
813
814/**
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +0200815 * mmc_set_clock() - change the bus clock
816 * @mmc: MMC struct
817 * @clock: bus frequency in Hz
818 * @disable: flag indicating if the clock must on or off
819 * @return 0 if OK, -ve on error
820 */
821int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
822
Jaehoon Chung65117182018-01-26 19:25:29 +0900823#define MMC_CLK_ENABLE false
824#define MMC_CLK_DISABLE true
825
Andy Fleming272cc702008-10-30 16:41:01 -0500826struct mmc *find_mmc_device(int dev_num);
Steve Sakoman89716962010-07-01 12:12:42 -0700827int mmc_set_dev(int dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500828void print_mmc_devices(char separator);
Kever Yang46683f32016-07-22 17:22:50 +0800829
830/**
831 * get_mmc_num() - get the total MMC device number
832 *
833 * @return 0 if there is no MMC device, else the number of devices
834 */
Lei Wenea6ebe22011-05-02 16:26:25 +0000835int get_mmc_num(void);
Marek Vasutb5b838f2016-12-01 02:06:33 +0100836int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100837int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
838 enum mmc_hwpart_conf_mode mode);
Simon Glass8ca51e52016-06-12 23:30:22 -0600839
Simon Glasse7881d82017-07-29 11:35:31 -0600840#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +0000841int mmc_getcd(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200842int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +0000843int mmc_getwp(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200844int board_mmc_getwp(struct mmc *mmc);
Simon Glass8ca51e52016-06-12 23:30:22 -0600845#endif
846
Markus Niebelab711882013-12-16 13:40:46 +0100847int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar3690d6d2013-04-27 11:42:58 +0530848/* Function to change the size of boot partition and rpmb partitions */
849int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
850 unsigned long rpmbsize);
Tom Rini792970b2014-02-05 10:24:21 -0500851/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
852int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini5a99b9d2014-02-05 10:24:22 -0500853/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
854int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini33ace362014-02-07 14:15:20 -0500855/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
856int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200857/* Functions to read / write the RPMB partition */
858int mmc_rpmb_set_key(struct mmc *mmc, void *key);
859int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
860int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
861 unsigned short cnt, unsigned char *key);
862int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
863 unsigned short cnt, unsigned char *key);
Jens Wiklander4853ad32018-09-25 16:40:08 +0200864
865/**
866 * mmc_rpmb_route_frames() - route RPMB data frames
867 * @mmc Pointer to a MMC device struct
868 * @req Request data frames
869 * @reqlen Length of data frames in bytes
870 * @rsp Supplied buffer for response data frames
871 * @rsplen Length of supplied buffer for response data frames
872 *
873 * The RPMB data frames are routed to/from some external entity, for
874 * example a Trusted Exectuion Environment in an arm TrustZone protected
875 * secure world. It's expected that it's the external entity who is in
876 * control of the RPMB key.
877 *
878 * Returns 0 on success, < 0 on error.
879 */
880int mmc_rpmb_route_frames(struct mmc *mmc, void *req, unsigned long reqlen,
881 void *rsp, unsigned long rsplen);
882
Tomas Melincd3d4882016-11-25 11:01:03 +0200883#ifdef CONFIG_CMD_BKOPS_ENABLE
884int mmc_set_bkops_enable(struct mmc *mmc);
885#endif
886
Che-Liang Chioue9550442012-11-28 15:21:13 +0000887/**
888 * Start device initialization and return immediately; it does not block on
Jon Nettleton6c09eba2018-06-11 15:26:19 +0300889 * polling OCR (operation condition register) status. Useful for checking
890 * the presence of SD/eMMC when no card detect logic is available.
891 *
892 * @param mmc Pointer to a MMC device struct
893 * @return 0 on success, <0 on error.
894 */
895int mmc_get_op_cond(struct mmc *mmc);
896
897/**
898 * Start device initialization and return immediately; it does not block on
Che-Liang Chioue9550442012-11-28 15:21:13 +0000899 * polling OCR (operation condition register) status. Then you should call
900 * mmc_init, which would block on polling OCR status and complete the device
901 * initializatin.
902 *
903 * @param mmc Pointer to a MMC device struct
Baruch Siach31d95002018-06-11 15:26:18 +0300904 * @return 0 on success, <0 on error.
Che-Liang Chioue9550442012-11-28 15:21:13 +0000905 */
906int mmc_start_init(struct mmc *mmc);
907
908/**
909 * Set preinit flag of mmc device.
910 *
911 * This will cause the device to be pre-inited during mmc_initialize(),
912 * which may save boot time if the device is not accessed until later.
913 * Some eMMC devices take 200-300ms to init, but unfortunately they
914 * must be sent a series of commands to even get them to start preparing
915 * for operation.
916 *
917 * @param mmc Pointer to a MMC device struct
918 * @param preinit preinit flag value
919 */
920void mmc_set_preinit(struct mmc *mmc, int preinit);
921
Paul Burton8687d5c2013-09-04 16:12:26 +0100922#ifdef CONFIG_MMC_SPI
Tom Rini0b2da7e2014-03-28 16:55:29 -0400923#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burton8687d5c2013-09-04 16:12:26 +0100924#else
925#define mmc_host_is_spi(mmc) 0
926#endif
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200927
Sean Anderson68fd6022020-09-15 10:44:45 -0400928#define mmc_dev(x) ((x)->dev)
929
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +0100930void board_mmc_power_init(void);
Masahiro Yamadabd602c52020-02-25 02:25:30 +0900931int board_mmc_init(struct bd_info *bis);
932int cpu_mmc_init(struct bd_info *bis);
Jeroen Hofsteeaeb80552014-10-08 22:58:05 +0200933int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Rajesh Bhagat43d17c42019-01-12 07:30:51 +0000934# ifdef CONFIG_SYS_MMC_ENV_PART
935extern uint mmc_get_env_part(struct mmc *mmc);
936# endif
Clemens Gruberaa844fe2016-01-26 16:20:38 +0100937int mmc_get_env_dev(void);
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200938
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200939/* Minimum partition switch timeout in units of 10-milliseconds */
940#define MMC_MIN_PART_SWITCH_TIME 30 /* 300 ms */
941
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200942/* Set block count limit because of 16 bit register limit on some hardware*/
943#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
944#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
945#endif
946
Simon Glasscb5ec332016-05-01 13:52:27 -0600947/**
948 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
949 *
950 * @mmc: MMC device
951 * @return block device if found, else NULL
952 */
953struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
954
Heinrich Schuchardt1601ea22020-03-30 07:24:17 +0200955/**
956 * mmc_send_ext_csd() - read the extended CSD register
957 *
958 * @mmc: MMC device
959 * @ext_csd a cache aligned buffer of length MMC_MAX_BLOCK_LEN allocated by
960 * the caller, e.g. using
961 * ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN)
962 * Return: 0 for success
963 */
964int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd);
965
Heinrich Schuchardt0469d842020-03-30 07:24:19 +0200966/**
967 * mmc_boot_wp() - power on write protect boot partitions
968 *
969 * The boot partitions are write protected until the next power cycle.
970 *
971 * Return: 0 for success
972 */
973int mmc_boot_wp(struct mmc *mmc);
974
Masahiro Yamadaa7b2b6c2020-02-14 16:40:25 +0900975static inline enum dma_data_direction mmc_get_dma_dir(struct mmc_data *data)
976{
977 return data->flags & MMC_DATA_WRITE ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
978}
979
wdenk71f95112003-06-15 22:40:42 +0000980#endif /* _MMC_H_ */