wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1 | /* |
| 2 | * MPC85xx Internal Memory Map |
| 3 | * |
Vivek Mahajan | a07bf18 | 2009-05-21 17:32:48 +0530 | [diff] [blame] | 4 | * Copyright 2007-2009 Freescale Semiconductor, Inc. |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 5 | * |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 6 | * Copyright(c) 2002,2003 Motorola Inc. |
| 7 | * Xianghua Xiao (x.xiao@motorola.com) |
| 8 | * |
| 9 | */ |
| 10 | |
| 11 | #ifndef __IMMAP_85xx__ |
| 12 | #define __IMMAP_85xx__ |
| 13 | |
Jon Loeliger | 3dfa9cf | 2006-10-20 17:16:35 -0500 | [diff] [blame] | 14 | #include <asm/types.h> |
Peter Tyser | b1f1265 | 2009-05-21 12:09:59 -0500 | [diff] [blame] | 15 | #include <asm/fsl_dma.h> |
Jon Loeliger | 3dfa9cf | 2006-10-20 17:16:35 -0500 | [diff] [blame] | 16 | #include <asm/fsl_i2c.h> |
Haiying Wang | 4e190b0 | 2008-10-29 11:05:55 -0400 | [diff] [blame] | 17 | #include <asm/fsl_lbc.h> |
Jon Loeliger | 3dfa9cf | 2006-10-20 17:16:35 -0500 | [diff] [blame] | 18 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 19 | /* |
| 20 | * Local-Access Registers and ECM Registers(0x0000-0x2000) |
| 21 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 22 | typedef struct ccsr_local_ecm { |
| 23 | uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */ |
| 24 | char res1[4]; |
| 25 | uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */ |
| 26 | char res2[4]; |
| 27 | uint altcar; /* 0x10 - Alternate Configuration Attribute Register */ |
| 28 | char res3[12]; |
| 29 | uint bptr; /* 0x20 - Boot Page Translation Register */ |
| 30 | char res4[3044]; |
| 31 | uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */ |
| 32 | char res5[4]; |
| 33 | uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */ |
| 34 | char res6[20]; |
| 35 | uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */ |
| 36 | char res7[4]; |
| 37 | uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */ |
| 38 | char res8[20]; |
| 39 | uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */ |
| 40 | char res9[4]; |
| 41 | uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */ |
| 42 | char res10[20]; |
| 43 | uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */ |
| 44 | char res11[4]; |
| 45 | uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */ |
| 46 | char res12[20]; |
| 47 | uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */ |
| 48 | char res13[4]; |
| 49 | uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */ |
| 50 | char res14[20]; |
| 51 | uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */ |
| 52 | char res15[4]; |
| 53 | uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */ |
| 54 | char res16[20]; |
| 55 | uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */ |
| 56 | char res17[4]; |
| 57 | uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */ |
| 58 | char res18[20]; |
| 59 | uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */ |
| 60 | char res19[4]; |
| 61 | uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */ |
Srikanth Srinivasan | 8d949af | 2009-01-21 17:17:33 -0600 | [diff] [blame] | 62 | char res19_8a[20]; |
| 63 | uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */ |
| 64 | char res19_8b[4]; |
| 65 | uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */ |
| 66 | char res19_9a[20]; |
| 67 | uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */ |
| 68 | char res19_9b[4]; |
| 69 | uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */ |
| 70 | char res19_10a[20]; |
| 71 | uint lawbar10; /* 0xd48 - Local Access Window 10 Base Address Register */ |
| 72 | char res19_10b[4]; |
| 73 | uint lawar10; /* 0xd50 - Local Access Window 10 Attributes Register */ |
| 74 | char res19_11a[20]; |
| 75 | uint lawbar11; /* 0xd68 - Local Access Window 11 Base Address Register */ |
| 76 | char res19_11b[4]; |
| 77 | uint lawar11; /* 0xd70 - Local Access Window 11 Attributes Register */ |
| 78 | char res20[652]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 79 | uint eebacr; /* 0x1000 - ECM CCB Address Configuration Register */ |
| 80 | char res21[12]; |
| 81 | uint eebpcr; /* 0x1010 - ECM CCB Port Configuration Register */ |
| 82 | char res22[3564]; |
| 83 | uint eedr; /* 0x1e00 - ECM Error Detect Register */ |
| 84 | char res23[4]; |
| 85 | uint eeer; /* 0x1e08 - ECM Error Enable Register */ |
| 86 | uint eeatr; /* 0x1e0c - ECM Error Attributes Capture Register */ |
| 87 | uint eeadr; /* 0x1e10 - ECM Error Address Capture Register */ |
| 88 | char res24[492]; |
| 89 | } ccsr_local_ecm_t; |
| 90 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 91 | /* |
| 92 | * DDR memory controller registers(0x2000-0x3000) |
| 93 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 94 | typedef struct ccsr_ddr { |
| 95 | uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */ |
| 96 | char res1[4]; |
| 97 | uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */ |
| 98 | char res2[4]; |
| 99 | uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */ |
| 100 | char res3[4]; |
| 101 | uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */ |
| 102 | char res4[100]; |
| 103 | uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */ |
| 104 | uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */ |
| 105 | uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */ |
| 106 | uint cs3_config; /* 0x208c - DDR Chip Select Configuration */ |
James Yang | 5893b3d | 2008-02-12 16:35:07 -0600 | [diff] [blame] | 107 | char res4a[48]; |
| 108 | uint cs0_config_2; /* 0x20c0 - DDR Chip Select Configuration 2 */ |
| 109 | uint cs1_config_2; /* 0x20c4 - DDR Chip Select Configuration 2 */ |
| 110 | uint cs2_config_2; /* 0x20c8 - DDR Chip Select Configuration 2 */ |
| 111 | uint cs3_config_2; /* 0x20cc - DDR Chip Select Configuration 2 */ |
| 112 | char res5[48]; |
Kumar Gala | 45239cf | 2008-04-29 10:27:08 -0500 | [diff] [blame] | 113 | uint timing_cfg_3; /* 0x2100 - DDR SDRAM Timing Configuration Register 3 */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 114 | uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 115 | uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */ |
| 116 | uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */ |
| 117 | uint sdram_cfg; /* 0x2110 - DDR SDRAM Control Configuration */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 118 | uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 119 | uint sdram_mode; /* 0x2118 - DDR SDRAM Mode Configuration */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 120 | uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2*/ |
| 121 | uint sdram_md_cntl; /* 0x2120 - DDR SDRAM Mode Control */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 122 | uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 123 | uint sdram_data_init; /* 0x2128 - DDR SDRAM Data initialization */ |
| 124 | char res6[4]; |
wdenk | 547b4cb | 2004-06-09 00:51:50 +0000 | [diff] [blame] | 125 | uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 126 | char res7[20]; |
Kumar Gala | ef7d30b | 2008-04-29 10:28:34 -0500 | [diff] [blame] | 127 | uint init_addr; /* 0x2148 - DDR training initialization address */ |
| 128 | uint init_ext_addr; /* 0x214C - DDR training initialization extended address */ |
James Yang | 5893b3d | 2008-02-12 16:35:07 -0600 | [diff] [blame] | 129 | char res8_1[16]; |
| 130 | uint timing_cfg_4; /* 0x2160 - DDR SDRAM Timing Configuration Register 4 */ |
| 131 | uint timing_cfg_5; /* 0x2164 - DDR SDRAM Timing Configuration Register 5 */ |
| 132 | char reg8_1a[8]; |
| 133 | uint ddr_zq_cntl; /* 0x2170 - DDR ZQ calibration control*/ |
| 134 | uint ddr_wrlvl_cntl; /* 0x2174 - DDR write leveling control*/ |
| 135 | uint ddr_pd_cntl; /* 0x2178 - DDR pre-drive conditioning control*/ |
| 136 | uint ddr_sr_cntr; /* 0x217C - DDR self refresh counter */ |
| 137 | uint ddr_sdram_rcw_1; /* 0x2180 - DDR Register Control Words 1 */ |
| 138 | uint ddr_sdram_rcw_2; /* 0x2184 - DDR Register Control Words 2 */ |
Srikanth Srinivasan | 8d949af | 2009-01-21 17:17:33 -0600 | [diff] [blame] | 139 | char res8_1b[2456]; |
| 140 | uint ddr_dsr1; /* 0x2B20 - DDR Debug Status Register 1 */ |
| 141 | uint ddr_dsr2; /* 0x2B24 - DDR Debug Status Register 2 */ |
| 142 | uint ddr_cdr1; /* 0x2B28 - DDR Control Driver Register 1 */ |
| 143 | uint ddr_cdr2; /* 0x2B2C - DDR Control Driver Register 2 */ |
| 144 | char res8_1c[200]; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 145 | uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */ |
| 146 | uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */ |
| 147 | char res8_2[512]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 148 | uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */ |
| 149 | uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */ |
| 150 | uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */ |
| 151 | char res9[20]; |
| 152 | uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */ |
| 153 | uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */ |
| 154 | uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */ |
| 155 | char res10[20]; |
| 156 | uint err_detect; /* 0x2e40 - DDR Memory Error Detect */ |
| 157 | uint err_disable; /* 0x2e44 - DDR Memory Error Disable */ |
| 158 | uint err_int_en; /* 0x2e48 - DDR */ |
| 159 | uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */ |
| 160 | uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */ |
| 161 | uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */ |
| 162 | uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */ |
| 163 | char res11[164]; |
| 164 | uint debug_1; /* 0x2f00 */ |
| 165 | uint debug_2; |
| 166 | uint debug_3; |
| 167 | uint debug_4; |
| 168 | char res12[240]; |
| 169 | } ccsr_ddr_t; |
| 170 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 171 | /* |
| 172 | * I2C Registers(0x3000-0x4000) |
| 173 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 174 | typedef struct ccsr_i2c { |
Jon Loeliger | 3dfa9cf | 2006-10-20 17:16:35 -0500 | [diff] [blame] | 175 | struct fsl_i2c i2c[1]; |
| 176 | u8 res[4096 - 1 * sizeof(struct fsl_i2c)]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 177 | } ccsr_i2c_t; |
| 178 | |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 179 | #if defined(CONFIG_MPC8540) \ |
| 180 | || defined(CONFIG_MPC8541) \ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 181 | || defined(CONFIG_MPC8548) \ |
wdenk | 03f5c55 | 2004-10-10 21:21:55 +0000 | [diff] [blame] | 182 | || defined(CONFIG_MPC8555) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 183 | /* DUART Registers(0x4000-0x5000) */ |
| 184 | typedef struct ccsr_duart { |
| 185 | char res1[1280]; |
| 186 | u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */ |
| 187 | u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */ |
| 188 | u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */ |
| 189 | u_char ulcr1; /* 0x4503 - UART1 Line Control Register */ |
| 190 | u_char umcr1; /* 0x4504 - UART1 Modem Control Register */ |
| 191 | u_char ulsr1; /* 0x4505 - UART1 Line Status Register */ |
| 192 | u_char umsr1; /* 0x4506 - UART1 Modem Status Register */ |
| 193 | u_char uscr1; /* 0x4507 - UART1 Scratch Register */ |
| 194 | char res2[8]; |
| 195 | u_char udsr1; /* 0x4510 - UART1 DMA Status Register */ |
| 196 | char res3[239]; |
| 197 | u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */ |
| 198 | u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */ |
| 199 | u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */ |
| 200 | u_char ulcr2; /* 0x4603 - UART2 Line Control Register */ |
| 201 | u_char umcr2; /* 0x4604 - UART2 Modem Control Register */ |
| 202 | u_char ulsr2; /* 0x4605 - UART2 Line Status Register */ |
| 203 | u_char umsr2; /* 0x4606 - UART2 Modem Status Register */ |
| 204 | u_char uscr2; /* 0x4607 - UART2 Scratch Register */ |
| 205 | char res4[8]; |
| 206 | u_char udsr2; /* 0x4610 - UART2 DMA Status Register */ |
| 207 | char res5[2543]; |
| 208 | } ccsr_duart_t; |
| 209 | #else /* MPC8560 uses UART on its CPM */ |
| 210 | typedef struct ccsr_duart { |
| 211 | char res[4096]; |
| 212 | } ccsr_duart_t; |
| 213 | #endif |
| 214 | |
| 215 | /* Local Bus Controller Registers(0x5000-0x6000) */ |
| 216 | /* Omitting OCeaN(0x6000) and Reserved(0x7000) block */ |
| 217 | |
| 218 | typedef struct ccsr_lbc { |
| 219 | uint br0; /* 0x5000 - LBC Base Register 0 */ |
| 220 | uint or0; /* 0x5004 - LBC Options Register 0 */ |
| 221 | uint br1; /* 0x5008 - LBC Base Register 1 */ |
| 222 | uint or1; /* 0x500c - LBC Options Register 1 */ |
| 223 | uint br2; /* 0x5010 - LBC Base Register 2 */ |
| 224 | uint or2; /* 0x5014 - LBC Options Register 2 */ |
| 225 | uint br3; /* 0x5018 - LBC Base Register 3 */ |
| 226 | uint or3; /* 0x501c - LBC Options Register 3 */ |
| 227 | uint br4; /* 0x5020 - LBC Base Register 4 */ |
| 228 | uint or4; /* 0x5024 - LBC Options Register 4 */ |
| 229 | uint br5; /* 0x5028 - LBC Base Register 5 */ |
| 230 | uint or5; /* 0x502c - LBC Options Register 5 */ |
| 231 | uint br6; /* 0x5030 - LBC Base Register 6 */ |
| 232 | uint or6; /* 0x5034 - LBC Options Register 6 */ |
| 233 | uint br7; /* 0x5038 - LBC Base Register 7 */ |
| 234 | uint or7; /* 0x503c - LBC Options Register 7 */ |
| 235 | char res1[40]; |
| 236 | uint mar; /* 0x5068 - LBC UPM Address Register */ |
| 237 | char res2[4]; |
| 238 | uint mamr; /* 0x5070 - LBC UPMA Mode Register */ |
| 239 | uint mbmr; /* 0x5074 - LBC UPMB Mode Register */ |
| 240 | uint mcmr; /* 0x5078 - LBC UPMC Mode Register */ |
| 241 | char res3[8]; |
| 242 | uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */ |
| 243 | uint mdr; /* 0x5088 - LBC UPM Data Register */ |
| 244 | char res4[8]; |
| 245 | uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */ |
| 246 | char res5[8]; |
| 247 | uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */ |
| 248 | uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */ |
| 249 | char res6[8]; |
| 250 | uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */ |
| 251 | uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */ |
| 252 | uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */ |
| 253 | uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */ |
| 254 | uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */ |
| 255 | char res7[12]; |
| 256 | uint lbcr; /* 0x50d0 - LBC Configuration Register */ |
| 257 | uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */ |
James Yang | 5893b3d | 2008-02-12 16:35:07 -0600 | [diff] [blame] | 258 | char res8[3880]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 259 | } ccsr_lbc_t; |
| 260 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 261 | /* |
Mingkai Hu | 7fa96a9 | 2009-03-31 14:09:40 +0800 | [diff] [blame] | 262 | * eSPI Registers(0x7000-0x8000) |
| 263 | */ |
| 264 | typedef struct ccsr_espi { |
| 265 | uint mode; /* 0x00 - eSPI mode register */ |
| 266 | uint event; /* 0x04 - eSPI event register */ |
| 267 | uint mask; /* 0x08 - eSPI mask register */ |
| 268 | uint com; /* 0x0c - eSPI command register */ |
| 269 | uint tx; /* 0x10 - eSPI transmit FIFO access register */ |
| 270 | uint rx; /* 0x14 - eSPI receive FIFO access register */ |
| 271 | char res1[8]; /* reserved */ |
| 272 | uint csmode[4]; /* 0x20 - 0x2c: sSPI CS0/1/2/3 mode register */ |
| 273 | char res2[4048]; /* fill up to 0x1000 */ |
| 274 | } ccsr_espi_t; |
| 275 | |
| 276 | /* |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 277 | * PCI Registers(0x8000-0x9000) |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 278 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 279 | typedef struct ccsr_pcix { |
| 280 | uint cfg_addr; /* 0x8000 - PCIX Configuration Address Register */ |
| 281 | uint cfg_data; /* 0x8004 - PCIX Configuration Data Register */ |
| 282 | uint int_ack; /* 0x8008 - PCIX Interrupt Acknowledge Register */ |
| 283 | char res1[3060]; |
| 284 | uint potar0; /* 0x8c00 - PCIX Outbound Transaction Address Register 0 */ |
| 285 | uint potear0; /* 0x8c04 - PCIX Outbound Translation Extended Address Register 0 */ |
| 286 | uint powbar0; /* 0x8c08 - PCIX Outbound Window Base Address Register 0 */ |
| 287 | uint powbear0; /* 0x8c0c - PCIX Outbound Window Base Extended Address Register 0 */ |
| 288 | uint powar0; /* 0x8c10 - PCIX Outbound Window Attributes Register 0 */ |
| 289 | char res2[12]; |
| 290 | uint potar1; /* 0x8c20 - PCIX Outbound Transaction Address Register 1 */ |
| 291 | uint potear1; /* 0x8c24 - PCIX Outbound Translation Extended Address Register 1 */ |
| 292 | uint powbar1; /* 0x8c28 - PCIX Outbound Window Base Address Register 1 */ |
| 293 | uint powbear1; /* 0x8c2c - PCIX Outbound Window Base Extended Address Register 1 */ |
| 294 | uint powar1; /* 0x8c30 - PCIX Outbound Window Attributes Register 1 */ |
| 295 | char res3[12]; |
| 296 | uint potar2; /* 0x8c40 - PCIX Outbound Transaction Address Register 2 */ |
| 297 | uint potear2; /* 0x8c44 - PCIX Outbound Translation Extended Address Register 2 */ |
| 298 | uint powbar2; /* 0x8c48 - PCIX Outbound Window Base Address Register 2 */ |
| 299 | uint powbear2; /* 0x8c4c - PCIX Outbound Window Base Extended Address Register 2 */ |
| 300 | uint powar2; /* 0x8c50 - PCIX Outbound Window Attributes Register 2 */ |
| 301 | char res4[12]; |
| 302 | uint potar3; /* 0x8c60 - PCIX Outbound Transaction Address Register 3 */ |
| 303 | uint potear3; /* 0x8c64 - PCIX Outbound Translation Extended Address Register 3 */ |
| 304 | uint powbar3; /* 0x8c68 - PCIX Outbound Window Base Address Register 3 */ |
| 305 | uint powbear3; /* 0x8c6c - PCIX Outbound Window Base Extended Address Register 3 */ |
| 306 | uint powar3; /* 0x8c70 - PCIX Outbound Window Attributes Register 3 */ |
| 307 | char res5[12]; |
| 308 | uint potar4; /* 0x8c80 - PCIX Outbound Transaction Address Register 4 */ |
| 309 | uint potear4; /* 0x8c84 - PCIX Outbound Translation Extended Address Register 4 */ |
| 310 | uint powbar4; /* 0x8c88 - PCIX Outbound Window Base Address Register 4 */ |
| 311 | uint powbear4; /* 0x8c8c - PCIX Outbound Window Base Extended Address Register 4 */ |
| 312 | uint powar4; /* 0x8c90 - PCIX Outbound Window Attributes Register 4 */ |
| 313 | char res6[268]; |
| 314 | uint pitar3; /* 0x8da0 - PCIX Inbound Translation Address Register 3 */ |
| 315 | uint pitear3; /* 0x8da4 - PCIX Inbound Translation Extended Address Register 3 */ |
| 316 | uint piwbar3; /* 0x8da8 - PCIX Inbound Window Base Address Register 3 */ |
| 317 | uint piwbear3; /* 0x8dac - PCIX Inbound Window Base Extended Address Register 3 */ |
| 318 | uint piwar3; /* 0x8db0 - PCIX Inbound Window Attributes Register 3 */ |
| 319 | char res7[12]; |
| 320 | uint pitar2; /* 0x8dc0 - PCIX Inbound Translation Address Register 2 */ |
| 321 | uint pitear2; /* 0x8dc4 - PCIX Inbound Translation Extended Address Register 2 */ |
| 322 | uint piwbar2; /* 0x8dc8 - PCIX Inbound Window Base Address Register 2 */ |
| 323 | uint piwbear2; /* 0x8dcc - PCIX Inbound Window Base Extended Address Register 2 */ |
| 324 | uint piwar2; /* 0x8dd0 - PCIX Inbound Window Attributes Register 2 */ |
| 325 | char res8[12]; |
| 326 | uint pitar1; /* 0x8de0 - PCIX Inbound Translation Address Register 1 */ |
| 327 | uint pitear1; /* 0x8de4 - PCIX Inbound Translation Extended Address Register 1 */ |
| 328 | uint piwbar1; /* 0x8de8 - PCIX Inbound Window Base Address Register 1 */ |
| 329 | char res9[4]; |
| 330 | uint piwar1; /* 0x8df0 - PCIX Inbound Window Attributes Register 1 */ |
| 331 | char res10[12]; |
| 332 | uint pedr; /* 0x8e00 - PCIX Error Detect Register */ |
| 333 | uint pecdr; /* 0x8e04 - PCIX Error Capture Disable Register */ |
| 334 | uint peer; /* 0x8e08 - PCIX Error Enable Register */ |
| 335 | uint peattrcr; /* 0x8e0c - PCIX Error Attributes Capture Register */ |
| 336 | uint peaddrcr; /* 0x8e10 - PCIX Error Address Capture Register */ |
| 337 | uint peextaddrcr; /* 0x8e14 - PCIX Error Extended Address Capture Register */ |
| 338 | uint pedlcr; /* 0x8e18 - PCIX Error Data Low Capture Register */ |
| 339 | uint pedhcr; /* 0x8e1c - PCIX Error Error Data High Capture Register */ |
Matthew McClintock | 97074ed | 2006-06-28 10:45:17 -0500 | [diff] [blame] | 340 | uint gas_timr; /* 0x8e20 - PCIX Gasket Timer Register */ |
| 341 | char res11[476]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 342 | } ccsr_pcix_t; |
| 343 | |
Poonam Aggrwal | 546b103 | 2009-07-02 16:14:40 +0530 | [diff] [blame] | 344 | typedef struct ccsr_gpio { |
| 345 | uint gpdir; |
| 346 | uint gpodr; |
| 347 | uint gpdat; |
| 348 | uint gpier; |
| 349 | uint gpimr; |
| 350 | uint gpicr; |
| 351 | } ccsr_gpio_t; |
| 352 | |
Matthew McClintock | 97074ed | 2006-06-28 10:45:17 -0500 | [diff] [blame] | 353 | #define PCIX_COMMAND 0x62 |
| 354 | #define POWAR_EN 0x80000000 |
| 355 | #define POWAR_IO_READ 0x00080000 |
| 356 | #define POWAR_MEM_READ 0x00040000 |
| 357 | #define POWAR_IO_WRITE 0x00008000 |
| 358 | #define POWAR_MEM_WRITE 0x00004000 |
| 359 | #define POWAR_MEM_512M 0x0000001c |
| 360 | #define POWAR_IO_1M 0x00000013 |
| 361 | |
| 362 | #define PIWAR_EN 0x80000000 |
| 363 | #define PIWAR_PF 0x20000000 |
| 364 | #define PIWAR_LOCAL 0x00f00000 |
| 365 | #define PIWAR_READ_SNOOP 0x00050000 |
| 366 | #define PIWAR_WRITE_SNOOP 0x00005000 |
| 367 | #define PIWAR_MEM_2G 0x0000001e |
| 368 | |
| 369 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 370 | /* |
| 371 | * L2 Cache Registers(0x2_0000-0x2_1000) |
| 372 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 373 | typedef struct ccsr_l2cache { |
| 374 | uint l2ctl; /* 0x20000 - L2 configuration register 0 */ |
| 375 | char res1[12]; |
| 376 | uint l2cewar0; /* 0x20010 - L2 cache external write address register 0 */ |
| 377 | char res2[4]; |
| 378 | uint l2cewcr0; /* 0x20018 - L2 cache external write control register 0 */ |
| 379 | char res3[4]; |
| 380 | uint l2cewar1; /* 0x20020 - L2 cache external write address register 1 */ |
| 381 | char res4[4]; |
| 382 | uint l2cewcr1; /* 0x20028 - L2 cache external write control register 1 */ |
| 383 | char res5[4]; |
| 384 | uint l2cewar2; /* 0x20030 - L2 cache external write address register 2 */ |
| 385 | char res6[4]; |
| 386 | uint l2cewcr2; /* 0x20038 - L2 cache external write control register 2 */ |
| 387 | char res7[4]; |
| 388 | uint l2cewar3; /* 0x20040 - L2 cache external write address register 3 */ |
| 389 | char res8[4]; |
| 390 | uint l2cewcr3; /* 0x20048 - L2 cache external write control register 3 */ |
| 391 | char res9[180]; |
| 392 | uint l2srbar0; /* 0x20100 - L2 memory-mapped SRAM base address register 0 */ |
| 393 | char res10[4]; |
| 394 | uint l2srbar1; /* 0x20108 - L2 memory-mapped SRAM base address register 1 */ |
| 395 | char res11[3316]; |
| 396 | uint l2errinjhi; /* 0x20e00 - L2 error injection mask high register */ |
| 397 | uint l2errinjlo; /* 0x20e04 - L2 error injection mask low register */ |
| 398 | uint l2errinjctl; /* 0x20e08 - L2 error injection tag/ECC control register */ |
| 399 | char res12[20]; |
| 400 | uint l2captdatahi; /* 0x20e20 - L2 error data high capture register */ |
| 401 | uint l2captdatalo; /* 0x20e24 - L2 error data low capture register */ |
| 402 | uint l2captecc; /* 0x20e28 - L2 error ECC capture register */ |
| 403 | char res13[20]; |
| 404 | uint l2errdet; /* 0x20e40 - L2 error detect register */ |
| 405 | uint l2errdis; /* 0x20e44 - L2 error disable register */ |
| 406 | uint l2errinten; /* 0x20e48 - L2 error interrupt enable register */ |
| 407 | uint l2errattr; /* 0x20e4c - L2 error attributes capture register */ |
| 408 | uint l2erraddr; /* 0x20e50 - L2 error address capture register */ |
| 409 | char res14[4]; |
| 410 | uint l2errctl; /* 0x20e58 - L2 error control register */ |
| 411 | char res15[420]; |
| 412 | } ccsr_l2cache_t; |
| 413 | |
Mingkai Hu | 76b474e | 2009-08-18 15:37:15 +0800 | [diff] [blame^] | 414 | #define MPC85xx_L2CTL_L2E 0x80000000 |
| 415 | #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000 |
| 416 | #define MPC85xx_L2ERRDIS_MBECC 0x00000008 |
| 417 | #define MPC85xx_L2ERRDIS_SBECC 0x00000004 |
| 418 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 419 | /* |
| 420 | * DMA Registers(0x2_1000-0x2_2000) |
| 421 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 422 | typedef struct ccsr_dma { |
| 423 | char res1[256]; |
Peter Tyser | b1f1265 | 2009-05-21 12:09:59 -0500 | [diff] [blame] | 424 | struct fsl_dma dma[4]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 425 | uint dgsr; /* 0x21300 - DMA General Status Register */ |
Peter Tyser | b1f1265 | 2009-05-21 12:09:59 -0500 | [diff] [blame] | 426 | char res2[11516]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 427 | } ccsr_dma_t; |
| 428 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 429 | /* |
| 430 | * tsec1 tsec2: 24000-26000 |
| 431 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 432 | typedef struct ccsr_tsec { |
| 433 | char res1[16]; |
| 434 | uint ievent; /* 0x24010 - Interrupt Event Register */ |
| 435 | uint imask; /* 0x24014 - Interrupt Mask Register */ |
| 436 | uint edis; /* 0x24018 - Error Disabled Register */ |
| 437 | char res2[4]; |
| 438 | uint ecntrl; /* 0x24020 - Ethernet Control Register */ |
| 439 | uint minflr; /* 0x24024 - Minimum Frame Length Register */ |
| 440 | uint ptv; /* 0x24028 - Pause Time Value Register */ |
| 441 | uint dmactrl; /* 0x2402c - DMA Control Register */ |
| 442 | uint tbipa; /* 0x24030 - TBI PHY Address Register */ |
| 443 | char res3[88]; |
| 444 | uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */ |
| 445 | char res4[8]; |
| 446 | uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */ |
| 447 | uint fifo_tx_starve_shutoff; /* 0x2409c - FIFO transmit starve shutoff register */ |
| 448 | char res5[96]; |
| 449 | uint tctrl; /* 0x24100 - Transmit Control Register */ |
| 450 | uint tstat; /* 0x24104 - Transmit Status Register */ |
| 451 | char res6[4]; |
| 452 | uint tbdlen; /* 0x2410c - Transmit Buffer Descriptor Data Length Register */ |
| 453 | char res7[16]; |
| 454 | uint ctbptrh; /* 0x24120 - Current Transmit Buffer Descriptor Pointer High Register */ |
| 455 | uint ctbptr; /* 0x24124 - Current Transmit Buffer Descriptor Pointer Register */ |
| 456 | char res8[88]; |
| 457 | uint tbptrh; /* 0x24180 - Transmit Buffer Descriptor Pointer High Register */ |
| 458 | uint tbptr; /* 0x24184 - Transmit Buffer Descriptor Pointer Low Register */ |
| 459 | char res9[120]; |
| 460 | uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */ |
| 461 | uint tbase; /* 0x24204 - Transmit Descriptor Base Address Register */ |
| 462 | char res10[168]; |
| 463 | uint ostbd; /* 0x242b0 - Out-of-Sequence Transmit Buffer Descriptor Register */ |
| 464 | uint ostbdp; /* 0x242b4 - Out-of-Sequence Transmit Data Buffer Pointer Register */ |
| 465 | uint os32tbdp; /* 0x242b8 - Out-of-Sequence 32 Bytes Transmit Data Buffer Pointer Low Register */ |
| 466 | uint os32iptrh; /* 0x242bc - Out-of-Sequence 32 Bytes Transmit Insert Pointer High Register */ |
| 467 | uint os32iptrl; /* 0x242c0 - Out-of-Sequence 32 Bytes Transmit Insert Pointer Low Register */ |
| 468 | uint os32tbdr; /* 0x242c4 - Out-of-Sequence 32 Bytes Transmit Reserved Register */ |
| 469 | uint os32iil; /* 0x242c8 - Out-of-Sequence 32 Bytes Transmit Insert Index/Length Register */ |
| 470 | char res11[52]; |
| 471 | uint rctrl; /* 0x24300 - Receive Control Register */ |
| 472 | uint rstat; /* 0x24304 - Receive Status Register */ |
| 473 | char res12[4]; |
| 474 | uint rbdlen; /* 0x2430c - RxBD Data Length Register */ |
| 475 | char res13[16]; |
| 476 | uint crbptrh; /* 0x24320 - Current Receive Buffer Descriptor Pointer High */ |
| 477 | uint crbptr; /* 0x24324 - Current Receive Buffer Descriptor Pointer */ |
| 478 | char res14[24]; |
| 479 | uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */ |
| 480 | uint mrblr2r3; /* 0x24344 - Maximum Receive Buffer Length R2R3 Register */ |
| 481 | char res15[56]; |
| 482 | uint rbptrh; /* 0x24380 - Receive Buffer Descriptor Pointer High 0 */ |
| 483 | uint rbptr; /* 0x24384 - Receive Buffer Descriptor Pointer */ |
| 484 | uint rbptrh1; /* 0x24388 - Receive Buffer Descriptor Pointer High 1 */ |
| 485 | uint rbptrl1; /* 0x2438c - Receive Buffer Descriptor Pointer Low 1 */ |
| 486 | uint rbptrh2; /* 0x24390 - Receive Buffer Descriptor Pointer High 2 */ |
| 487 | uint rbptrl2; /* 0x24394 - Receive Buffer Descriptor Pointer Low 2 */ |
| 488 | uint rbptrh3; /* 0x24398 - Receive Buffer Descriptor Pointer High 3 */ |
| 489 | uint rbptrl3; /* 0x2439c - Receive Buffer Descriptor Pointer Low 3 */ |
| 490 | char res16[96]; |
| 491 | uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */ |
| 492 | uint rbase; /* 0x24404 - Receive Descriptor Base Address */ |
| 493 | uint rbaseh1; /* 0x24408 - Receive Descriptor Base Address High 1 */ |
| 494 | uint rbasel1; /* 0x2440c - Receive Descriptor Base Address Low 1 */ |
| 495 | uint rbaseh2; /* 0x24410 - Receive Descriptor Base Address High 2 */ |
| 496 | uint rbasel2; /* 0x24414 - Receive Descriptor Base Address Low 2 */ |
| 497 | uint rbaseh3; /* 0x24418 - Receive Descriptor Base Address High 3 */ |
| 498 | uint rbasel3; /* 0x2441c - Receive Descriptor Base Address Low 3 */ |
| 499 | char res17[224]; |
| 500 | uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */ |
| 501 | uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */ |
| 502 | uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */ |
| 503 | uint hafdup; /* 0x2450c - Half Duplex Register */ |
| 504 | uint maxfrm; /* 0x24510 - Maximum Frame Length Register */ |
| 505 | char res18[12]; |
| 506 | uint miimcfg; /* 0x24520 - MII Management Configuration Register */ |
| 507 | uint miimcom; /* 0x24524 - MII Management Command Register */ |
| 508 | uint miimadd; /* 0x24528 - MII Management Address Register */ |
| 509 | uint miimcon; /* 0x2452c - MII Management Control Register */ |
| 510 | uint miimstat; /* 0x24530 - MII Management Status Register */ |
| 511 | uint miimind; /* 0x24534 - MII Management Indicator Register */ |
| 512 | char res19[4]; |
| 513 | uint ifstat; /* 0x2453c - Interface Status Register */ |
| 514 | uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */ |
| 515 | uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */ |
| 516 | char res20[312]; |
| 517 | uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */ |
| 518 | uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */ |
| 519 | uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */ |
| 520 | uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */ |
| 521 | uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */ |
| 522 | uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */ |
| 523 | uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */ |
| 524 | uint rbyt; /* 0x2469c - Receive Byte Counter */ |
| 525 | uint rpkt; /* 0x246a0 - Receive Packet Counter */ |
| 526 | uint rfcs; /* 0x246a4 - Receive FCS Error Counter */ |
| 527 | uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */ |
| 528 | uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */ |
| 529 | uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */ |
| 530 | uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */ |
| 531 | uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */ |
| 532 | uint raln; /* 0x246bc - Receive Alignment Error Counter */ |
| 533 | uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */ |
| 534 | uint rcde; /* 0x246c4 - Receive Code Error Counter */ |
| 535 | uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */ |
| 536 | uint rund; /* 0x246cc - Receive Undersize Packet Counter */ |
| 537 | uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */ |
| 538 | uint rfrg; /* 0x246d4 - Receive Fragments Counter */ |
| 539 | uint rjbr; /* 0x246d8 - Receive Jabber Counter */ |
| 540 | uint rdrp; /* 0x246dc - Receive Drop Counter */ |
| 541 | uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */ |
| 542 | uint tpkt; /* 0x246e4 - Transmit Packet Counter */ |
| 543 | uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */ |
| 544 | uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */ |
| 545 | uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */ |
| 546 | uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */ |
| 547 | uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */ |
| 548 | uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */ |
| 549 | uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */ |
| 550 | uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */ |
| 551 | uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */ |
| 552 | uint tncl; /* 0x2470c - Transmit Total Collision Counter */ |
| 553 | char res21[4]; |
| 554 | uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */ |
| 555 | uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */ |
| 556 | uint tfcs; /* 0x2471c - Transmit FCS Error Counter */ |
| 557 | uint txcf; /* 0x24720 - Transmit Control Frame Counter */ |
| 558 | uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */ |
| 559 | uint tund; /* 0x24728 - Transmit Undersize Frame Counter */ |
| 560 | uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */ |
| 561 | uint car1; /* 0x24730 - Carry Register One */ |
| 562 | uint car2; /* 0x24734 - Carry Register Two */ |
| 563 | uint cam1; /* 0x24738 - Carry Mask Register One */ |
| 564 | uint cam2; /* 0x2473c - Carry Mask Register Two */ |
| 565 | char res22[192]; |
| 566 | uint iaddr0; /* 0x24800 - Indivdual address register 0 */ |
| 567 | uint iaddr1; /* 0x24804 - Indivdual address register 1 */ |
| 568 | uint iaddr2; /* 0x24808 - Indivdual address register 2 */ |
| 569 | uint iaddr3; /* 0x2480c - Indivdual address register 3 */ |
| 570 | uint iaddr4; /* 0x24810 - Indivdual address register 4 */ |
| 571 | uint iaddr5; /* 0x24814 - Indivdual address register 5 */ |
| 572 | uint iaddr6; /* 0x24818 - Indivdual address register 6 */ |
| 573 | uint iaddr7; /* 0x2481c - Indivdual address register 7 */ |
| 574 | char res23[96]; |
| 575 | uint gaddr0; /* 0x24880 - Global address register 0 */ |
| 576 | uint gaddr1; /* 0x24884 - Global address register 1 */ |
| 577 | uint gaddr2; /* 0x24888 - Global address register 2 */ |
| 578 | uint gaddr3; /* 0x2488c - Global address register 3 */ |
| 579 | uint gaddr4; /* 0x24890 - Global address register 4 */ |
| 580 | uint gaddr5; /* 0x24894 - Global address register 5 */ |
| 581 | uint gaddr6; /* 0x24898 - Global address register 6 */ |
| 582 | uint gaddr7; /* 0x2489c - Global address register 7 */ |
| 583 | char res24[96]; |
| 584 | uint pmd0; /* 0x24900 - Pattern Match Data Register */ |
| 585 | char res25[4]; |
| 586 | uint pmask0; /* 0x24908 - Pattern Mask Register */ |
| 587 | char res26[4]; |
| 588 | uint pcntrl0; /* 0x24910 - Pattern Match Control Register */ |
| 589 | char res27[4]; |
| 590 | uint pattrb0; /* 0x24918 - Pattern Match Attributes Register */ |
| 591 | uint pattrbeli0; /* 0x2491c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 592 | uint pmd1; /* 0x24920 - Pattern Match Data Register */ |
| 593 | char res28[4]; |
| 594 | uint pmask1; /* 0x24928 - Pattern Mask Register */ |
| 595 | char res29[4]; |
| 596 | uint pcntrl1; /* 0x24930 - Pattern Match Control Register */ |
| 597 | char res30[4]; |
| 598 | uint pattrb1; /* 0x24938 - Pattern Match Attributes Register */ |
| 599 | uint pattrbeli1; /* 0x2493c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 600 | uint pmd2; /* 0x24940 - Pattern Match Data Register */ |
| 601 | char res31[4]; |
| 602 | uint pmask2; /* 0x24948 - Pattern Mask Register */ |
| 603 | char res32[4]; |
| 604 | uint pcntrl2; /* 0x24950 - Pattern Match Control Register */ |
| 605 | char res33[4]; |
| 606 | uint pattrb2; /* 0x24958 - Pattern Match Attributes Register */ |
| 607 | uint pattrbeli2; /* 0x2495c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 608 | uint pmd3; /* 0x24960 - Pattern Match Data Register */ |
| 609 | char res34[4]; |
| 610 | uint pmask3; /* 0x24968 - Pattern Mask Register */ |
| 611 | char res35[4]; |
| 612 | uint pcntrl3; /* 0x24970 - Pattern Match Control Register */ |
| 613 | char res36[4]; |
| 614 | uint pattrb3; /* 0x24978 - Pattern Match Attributes Register */ |
| 615 | uint pattrbeli3; /* 0x2497c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 616 | uint pmd4; /* 0x24980 - Pattern Match Data Register */ |
| 617 | char res37[4]; |
| 618 | uint pmask4; /* 0x24988 - Pattern Mask Register */ |
| 619 | char res38[4]; |
| 620 | uint pcntrl4; /* 0x24990 - Pattern Match Control Register */ |
| 621 | char res39[4]; |
| 622 | uint pattrb4; /* 0x24998 - Pattern Match Attributes Register */ |
| 623 | uint pattrbeli4; /* 0x2499c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 624 | uint pmd5; /* 0x249a0 - Pattern Match Data Register */ |
| 625 | char res40[4]; |
| 626 | uint pmask5; /* 0x249a8 - Pattern Mask Register */ |
| 627 | char res41[4]; |
| 628 | uint pcntrl5; /* 0x249b0 - Pattern Match Control Register */ |
| 629 | char res42[4]; |
| 630 | uint pattrb5; /* 0x249b8 - Pattern Match Attributes Register */ |
| 631 | uint pattrbeli5; /* 0x249bc - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 632 | uint pmd6; /* 0x249c0 - Pattern Match Data Register */ |
| 633 | char res43[4]; |
| 634 | uint pmask6; /* 0x249c8 - Pattern Mask Register */ |
| 635 | char res44[4]; |
| 636 | uint pcntrl6; /* 0x249d0 - Pattern Match Control Register */ |
| 637 | char res45[4]; |
| 638 | uint pattrb6; /* 0x249d8 - Pattern Match Attributes Register */ |
| 639 | uint pattrbeli6; /* 0x249dc - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 640 | uint pmd7; /* 0x249e0 - Pattern Match Data Register */ |
| 641 | char res46[4]; |
| 642 | uint pmask7; /* 0x249e8 - Pattern Mask Register */ |
| 643 | char res47[4]; |
| 644 | uint pcntrl7; /* 0x249f0 - Pattern Match Control Register */ |
| 645 | char res48[4]; |
| 646 | uint pattrb7; /* 0x249f8 - Pattern Match Attributes Register */ |
| 647 | uint pattrbeli7; /* 0x249fc - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 648 | uint pmd8; /* 0x24a00 - Pattern Match Data Register */ |
| 649 | char res49[4]; |
| 650 | uint pmask8; /* 0x24a08 - Pattern Mask Register */ |
| 651 | char res50[4]; |
| 652 | uint pcntrl8; /* 0x24a10 - Pattern Match Control Register */ |
| 653 | char res51[4]; |
| 654 | uint pattrb8; /* 0x24a18 - Pattern Match Attributes Register */ |
| 655 | uint pattrbeli8; /* 0x24a1c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 656 | uint pmd9; /* 0x24a20 - Pattern Match Data Register */ |
| 657 | char res52[4]; |
| 658 | uint pmask9; /* 0x24a28 - Pattern Mask Register */ |
| 659 | char res53[4]; |
| 660 | uint pcntrl9; /* 0x24a30 - Pattern Match Control Register */ |
| 661 | char res54[4]; |
| 662 | uint pattrb9; /* 0x24a38 - Pattern Match Attributes Register */ |
| 663 | uint pattrbeli9; /* 0x24a3c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 664 | uint pmd10; /* 0x24a40 - Pattern Match Data Register */ |
| 665 | char res55[4]; |
| 666 | uint pmask10; /* 0x24a48 - Pattern Mask Register */ |
| 667 | char res56[4]; |
| 668 | uint pcntrl10; /* 0x24a50 - Pattern Match Control Register */ |
| 669 | char res57[4]; |
| 670 | uint pattrb10; /* 0x24a58 - Pattern Match Attributes Register */ |
| 671 | uint pattrbeli10; /* 0x24a5c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 672 | uint pmd11; /* 0x24a60 - Pattern Match Data Register */ |
| 673 | char res58[4]; |
| 674 | uint pmask11; /* 0x24a68 - Pattern Mask Register */ |
| 675 | char res59[4]; |
| 676 | uint pcntrl11; /* 0x24a70 - Pattern Match Control Register */ |
| 677 | char res60[4]; |
| 678 | uint pattrb11; /* 0x24a78 - Pattern Match Attributes Register */ |
| 679 | uint pattrbeli11; /* 0x24a7c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 680 | uint pmd12; /* 0x24a80 - Pattern Match Data Register */ |
| 681 | char res61[4]; |
| 682 | uint pmask12; /* 0x24a88 - Pattern Mask Register */ |
| 683 | char res62[4]; |
| 684 | uint pcntrl12; /* 0x24a90 - Pattern Match Control Register */ |
| 685 | char res63[4]; |
| 686 | uint pattrb12; /* 0x24a98 - Pattern Match Attributes Register */ |
| 687 | uint pattrbeli12; /* 0x24a9c - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 688 | uint pmd13; /* 0x24aa0 - Pattern Match Data Register */ |
| 689 | char res64[4]; |
| 690 | uint pmask13; /* 0x24aa8 - Pattern Mask Register */ |
| 691 | char res65[4]; |
| 692 | uint pcntrl13; /* 0x24ab0 - Pattern Match Control Register */ |
| 693 | char res66[4]; |
| 694 | uint pattrb13; /* 0x24ab8 - Pattern Match Attributes Register */ |
| 695 | uint pattrbeli13; /* 0x24abc - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 696 | uint pmd14; /* 0x24ac0 - Pattern Match Data Register */ |
| 697 | char res67[4]; |
| 698 | uint pmask14; /* 0x24ac8 - Pattern Mask Register */ |
| 699 | char res68[4]; |
| 700 | uint pcntrl14; /* 0x24ad0 - Pattern Match Control Register */ |
| 701 | char res69[4]; |
| 702 | uint pattrb14; /* 0x24ad8 - Pattern Match Attributes Register */ |
| 703 | uint pattrbeli14; /* 0x24adc - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 704 | uint pmd15; /* 0x24ae0 - Pattern Match Data Register */ |
| 705 | char res70[4]; |
| 706 | uint pmask15; /* 0x24ae8 - Pattern Mask Register */ |
| 707 | char res71[4]; |
| 708 | uint pcntrl15; /* 0x24af0 - Pattern Match Control Register */ |
| 709 | char res72[4]; |
| 710 | uint pattrb15; /* 0x24af8 - Pattern Match Attributes Register */ |
| 711 | uint pattrbeli15; /* 0x24afc - Pattern Match Attributes Extract Length and Extract Index Register */ |
| 712 | char res73[248]; |
| 713 | uint attr; /* 0x24bf8 - Attributes Register */ |
| 714 | uint attreli; /* 0x24bfc - Attributes Extract Length and Extract Index Register */ |
| 715 | char res74[1024]; |
| 716 | } ccsr_tsec_t; |
| 717 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 718 | /* |
Kumar Gala | 04db400 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 719 | * PIC Registers(0x4_0000-0x8_0000) |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 720 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 721 | typedef struct ccsr_pic { |
Kumar Gala | 04db400 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 722 | char res1[64]; /* 0x40000 */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 723 | uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */ |
| 724 | char res2[12]; |
| 725 | uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */ |
| 726 | char res3[12]; |
| 727 | uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */ |
| 728 | char res4[12]; |
| 729 | uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */ |
| 730 | char res5[12]; |
| 731 | uint ctpr; /* 0x40080 - Current Task Priority Register */ |
| 732 | char res6[12]; |
| 733 | uint whoami; /* 0x40090 - Who Am I Register */ |
| 734 | char res7[12]; |
| 735 | uint iack; /* 0x400a0 - Interrupt Acknowledge Register */ |
| 736 | char res8[12]; |
| 737 | uint eoi; /* 0x400b0 - End Of Interrupt Register */ |
| 738 | char res9[3916]; |
| 739 | uint frr; /* 0x41000 - Feature Reporting Register */ |
| 740 | char res10[28]; |
| 741 | uint gcr; /* 0x41020 - Global Configuration Register */ |
wdenk | 343117b | 2005-05-13 22:49:36 +0000 | [diff] [blame] | 742 | #define MPC85xx_PICGCR_RST 0x80000000 |
| 743 | #define MPC85xx_PICGCR_M 0x20000000 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 744 | char res11[92]; |
| 745 | uint vir; /* 0x41080 - Vendor Identification Register */ |
| 746 | char res12[12]; |
| 747 | uint pir; /* 0x41090 - Processor Initialization Register */ |
| 748 | char res13[12]; |
| 749 | uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */ |
| 750 | char res14[12]; |
| 751 | uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */ |
| 752 | char res15[12]; |
| 753 | uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */ |
| 754 | char res16[12]; |
| 755 | uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */ |
| 756 | char res17[12]; |
| 757 | uint svr; /* 0x410e0 - Spurious Vector Register */ |
| 758 | char res18[12]; |
| 759 | uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */ |
| 760 | char res19[12]; |
| 761 | uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */ |
| 762 | char res20[12]; |
| 763 | uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */ |
| 764 | char res21[12]; |
| 765 | uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */ |
| 766 | char res22[12]; |
| 767 | uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */ |
| 768 | char res23[12]; |
| 769 | uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */ |
| 770 | char res24[12]; |
| 771 | uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */ |
| 772 | char res25[12]; |
| 773 | uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */ |
| 774 | char res26[12]; |
| 775 | uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */ |
| 776 | char res27[12]; |
| 777 | uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */ |
| 778 | char res28[12]; |
| 779 | uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */ |
| 780 | char res29[12]; |
| 781 | uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */ |
| 782 | char res30[12]; |
| 783 | uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */ |
| 784 | char res31[12]; |
| 785 | uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */ |
| 786 | char res32[12]; |
| 787 | uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */ |
| 788 | char res33[12]; |
| 789 | uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */ |
| 790 | char res34[12]; |
| 791 | uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */ |
| 792 | char res35[268]; |
| 793 | uint tcr; /* 0x41300 - Timer Control Register */ |
| 794 | char res36[12]; |
| 795 | uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */ |
| 796 | char res37[12]; |
| 797 | uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */ |
| 798 | char res38[12]; |
| 799 | uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */ |
| 800 | char res39[12]; |
| 801 | uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */ |
| 802 | char res40[188]; |
| 803 | uint msgr0; /* 0x41400 - Message Register 0 */ |
| 804 | char res41[12]; |
| 805 | uint msgr1; /* 0x41410 - Message Register 1 */ |
| 806 | char res42[12]; |
| 807 | uint msgr2; /* 0x41420 - Message Register 2 */ |
| 808 | char res43[12]; |
| 809 | uint msgr3; /* 0x41430 - Message Register 3 */ |
| 810 | char res44[204]; |
| 811 | uint mer; /* 0x41500 - Message Enable Register */ |
| 812 | char res45[12]; |
| 813 | uint msr; /* 0x41510 - Message Status Register */ |
| 814 | char res46[60140]; |
| 815 | uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */ |
| 816 | char res47[12]; |
| 817 | uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */ |
| 818 | char res48[12]; |
| 819 | uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */ |
| 820 | char res49[12]; |
| 821 | uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */ |
| 822 | char res50[12]; |
| 823 | uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */ |
| 824 | char res51[12]; |
| 825 | uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */ |
| 826 | char res52[12]; |
| 827 | uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */ |
| 828 | char res53[12]; |
| 829 | uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */ |
| 830 | char res54[12]; |
| 831 | uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */ |
| 832 | char res55[12]; |
| 833 | uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */ |
| 834 | char res56[12]; |
| 835 | uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */ |
| 836 | char res57[12]; |
| 837 | uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */ |
| 838 | char res58[12]; |
| 839 | uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */ |
| 840 | char res59[12]; |
| 841 | uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */ |
| 842 | char res60[12]; |
| 843 | uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */ |
| 844 | char res61[12]; |
| 845 | uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */ |
| 846 | char res62[12]; |
| 847 | uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */ |
| 848 | char res63[12]; |
| 849 | uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */ |
| 850 | char res64[12]; |
| 851 | uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */ |
| 852 | char res65[12]; |
| 853 | uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */ |
| 854 | char res66[12]; |
| 855 | uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */ |
| 856 | char res67[12]; |
| 857 | uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */ |
| 858 | char res68[12]; |
| 859 | uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */ |
| 860 | char res69[12]; |
| 861 | uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */ |
| 862 | char res70[140]; |
| 863 | uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */ |
| 864 | char res71[12]; |
| 865 | uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */ |
| 866 | char res72[12]; |
| 867 | uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */ |
| 868 | char res73[12]; |
| 869 | uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */ |
| 870 | char res74[12]; |
| 871 | uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */ |
| 872 | char res75[12]; |
| 873 | uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */ |
| 874 | char res76[12]; |
| 875 | uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */ |
| 876 | char res77[12]; |
| 877 | uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */ |
| 878 | char res78[12]; |
| 879 | uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */ |
| 880 | char res79[12]; |
| 881 | uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */ |
| 882 | char res80[12]; |
| 883 | uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */ |
| 884 | char res81[12]; |
| 885 | uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */ |
| 886 | char res82[12]; |
| 887 | uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */ |
| 888 | char res83[12]; |
| 889 | uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */ |
| 890 | char res84[12]; |
| 891 | uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */ |
| 892 | char res85[12]; |
| 893 | uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */ |
| 894 | char res86[12]; |
| 895 | uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */ |
| 896 | char res87[12]; |
| 897 | uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */ |
| 898 | char res88[12]; |
| 899 | uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */ |
| 900 | char res89[12]; |
| 901 | uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */ |
| 902 | char res90[12]; |
| 903 | uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */ |
| 904 | char res91[12]; |
| 905 | uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */ |
| 906 | char res92[12]; |
| 907 | uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */ |
| 908 | char res93[12]; |
| 909 | uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */ |
| 910 | char res94[12]; |
| 911 | uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */ |
| 912 | char res95[12]; |
| 913 | uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */ |
| 914 | char res96[12]; |
| 915 | uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */ |
| 916 | char res97[12]; |
| 917 | uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */ |
| 918 | char res98[12]; |
| 919 | uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */ |
| 920 | char res99[12]; |
| 921 | uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */ |
| 922 | char res100[12]; |
| 923 | uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */ |
| 924 | char res101[12]; |
| 925 | uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */ |
| 926 | char res102[12]; |
| 927 | uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */ |
| 928 | char res103[12]; |
| 929 | uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */ |
| 930 | char res104[12]; |
| 931 | uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */ |
| 932 | char res105[12]; |
| 933 | uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */ |
| 934 | char res106[12]; |
| 935 | uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */ |
| 936 | char res107[12]; |
| 937 | uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */ |
| 938 | char res108[12]; |
| 939 | uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */ |
| 940 | char res109[12]; |
| 941 | uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */ |
| 942 | char res110[12]; |
| 943 | uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */ |
| 944 | char res111[12]; |
| 945 | uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */ |
| 946 | char res112[12]; |
| 947 | uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */ |
| 948 | char res113[12]; |
| 949 | uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */ |
| 950 | char res114[12]; |
| 951 | uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */ |
| 952 | char res115[12]; |
| 953 | uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */ |
| 954 | char res116[12]; |
| 955 | uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */ |
| 956 | char res117[12]; |
| 957 | uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */ |
| 958 | char res118[12]; |
| 959 | uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */ |
| 960 | char res119[12]; |
| 961 | uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */ |
| 962 | char res120[12]; |
| 963 | uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */ |
| 964 | char res121[12]; |
| 965 | uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */ |
| 966 | char res122[12]; |
| 967 | uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */ |
| 968 | char res123[12]; |
| 969 | uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */ |
| 970 | char res124[12]; |
| 971 | uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */ |
| 972 | char res125[12]; |
| 973 | uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */ |
| 974 | char res126[12]; |
| 975 | uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */ |
| 976 | char res127[12]; |
| 977 | uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */ |
| 978 | char res128[12]; |
| 979 | uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */ |
| 980 | char res129[12]; |
| 981 | uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */ |
| 982 | char res130[12]; |
| 983 | uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */ |
| 984 | char res131[12]; |
| 985 | uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */ |
| 986 | char res132[12]; |
| 987 | uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */ |
| 988 | char res133[12]; |
| 989 | uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */ |
| 990 | char res134[4108]; |
| 991 | uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */ |
| 992 | char res135[12]; |
| 993 | uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */ |
| 994 | char res136[12]; |
| 995 | uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */ |
| 996 | char res137[12]; |
| 997 | uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */ |
| 998 | char res138[12]; |
| 999 | uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */ |
| 1000 | char res139[12]; |
| 1001 | uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */ |
| 1002 | char res140[12]; |
| 1003 | uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */ |
| 1004 | char res141[12]; |
| 1005 | uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */ |
| 1006 | char res142[59852]; |
| 1007 | uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */ |
| 1008 | char res143[12]; |
| 1009 | uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */ |
| 1010 | char res144[12]; |
| 1011 | uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */ |
| 1012 | char res145[12]; |
| 1013 | uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */ |
| 1014 | char res146[12]; |
| 1015 | uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */ |
| 1016 | char res147[12]; |
| 1017 | uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */ |
| 1018 | char res148[12]; |
| 1019 | uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */ |
| 1020 | char res149[12]; |
| 1021 | uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */ |
| 1022 | char res150[130892]; |
| 1023 | } ccsr_pic_t; |
| 1024 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 1025 | /* |
| 1026 | * CPM Block(0x8_0000-0xc_0000) |
| 1027 | */ |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 1028 | #ifndef CONFIG_CPM2 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1029 | typedef struct ccsr_cpm { |
| 1030 | char res[262144]; |
| 1031 | } ccsr_cpm_t; |
| 1032 | #else |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 1033 | /* |
| 1034 | * 0x8000-0x8ffff:DPARM |
| 1035 | * 0x9000-0x90bff: General SIU |
| 1036 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1037 | typedef struct ccsr_cpm_siu { |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1038 | char res1[80]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1039 | uint smaer; |
| 1040 | uint smser; |
| 1041 | uint smevr; |
| 1042 | char res2[4]; |
| 1043 | uint lmaer; |
| 1044 | uint lmser; |
| 1045 | uint lmevr; |
| 1046 | char res3[2964]; |
| 1047 | } ccsr_cpm_siu_t; |
| 1048 | |
| 1049 | /* 0x90c00-0x90cff: Interrupt Controller */ |
| 1050 | typedef struct ccsr_cpm_intctl { |
| 1051 | ushort sicr; |
| 1052 | char res1[2]; |
| 1053 | uint sivec; |
| 1054 | uint sipnrh; |
| 1055 | uint sipnrl; |
| 1056 | uint siprr; |
| 1057 | uint scprrh; |
| 1058 | uint scprrl; |
| 1059 | uint simrh; |
| 1060 | uint simrl; |
| 1061 | uint siexr; |
| 1062 | char res2[88]; |
| 1063 | uint sccr; |
| 1064 | char res3[124]; |
| 1065 | } ccsr_cpm_intctl_t; |
| 1066 | |
| 1067 | /* 0x90d00-0x90d7f: input/output port */ |
| 1068 | typedef struct ccsr_cpm_iop { |
| 1069 | uint pdira; |
| 1070 | uint ppara; |
| 1071 | uint psora; |
| 1072 | uint podra; |
| 1073 | uint pdata; |
| 1074 | char res1[12]; |
| 1075 | uint pdirb; |
| 1076 | uint pparb; |
| 1077 | uint psorb; |
| 1078 | uint podrb; |
| 1079 | uint pdatb; |
| 1080 | char res2[12]; |
| 1081 | uint pdirc; |
| 1082 | uint pparc; |
| 1083 | uint psorc; |
| 1084 | uint podrc; |
| 1085 | uint pdatc; |
| 1086 | char res3[12]; |
| 1087 | uint pdird; |
| 1088 | uint ppard; |
| 1089 | uint psord; |
| 1090 | uint podrd; |
| 1091 | uint pdatd; |
| 1092 | char res4[12]; |
| 1093 | } ccsr_cpm_iop_t; |
| 1094 | |
| 1095 | /* 0x90d80-0x91017: CPM timers */ |
| 1096 | typedef struct ccsr_cpm_timer { |
| 1097 | u_char tgcr1; |
| 1098 | char res1[3]; |
| 1099 | u_char tgcr2; |
| 1100 | char res2[11]; |
| 1101 | ushort tmr1; |
| 1102 | ushort tmr2; |
| 1103 | ushort trr1; |
| 1104 | ushort trr2; |
| 1105 | ushort tcr1; |
| 1106 | ushort tcr2; |
| 1107 | ushort tcn1; |
| 1108 | ushort tcn2; |
| 1109 | ushort tmr3; |
| 1110 | ushort tmr4; |
| 1111 | ushort trr3; |
| 1112 | ushort trr4; |
| 1113 | ushort tcr3; |
| 1114 | ushort tcr4; |
| 1115 | ushort tcn3; |
| 1116 | ushort tcn4; |
| 1117 | ushort ter1; |
| 1118 | ushort ter2; |
| 1119 | ushort ter3; |
| 1120 | ushort ter4; |
| 1121 | char res3[608]; |
| 1122 | } ccsr_cpm_timer_t; |
| 1123 | |
| 1124 | /* 0x91018-0x912ff: SDMA */ |
| 1125 | typedef struct ccsr_cpm_sdma { |
| 1126 | uchar sdsr; |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1127 | char res1[3]; |
| 1128 | uchar sdmr; |
| 1129 | char res2[739]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1130 | } ccsr_cpm_sdma_t; |
| 1131 | |
| 1132 | /* 0x91300-0x9131f: FCC1 */ |
| 1133 | typedef struct ccsr_cpm_fcc1 { |
| 1134 | uint gfmr; |
| 1135 | uint fpsmr; |
| 1136 | ushort ftodr; |
| 1137 | char res1[2]; |
| 1138 | ushort fdsr; |
| 1139 | char res2[2]; |
| 1140 | ushort fcce; |
| 1141 | char res3[2]; |
| 1142 | ushort fccm; |
| 1143 | char res4[2]; |
| 1144 | u_char fccs; |
| 1145 | char res5[3]; |
| 1146 | u_char ftirr_phy[4]; |
| 1147 | } ccsr_cpm_fcc1_t; |
| 1148 | |
| 1149 | /* 0x91320-0x9133f: FCC2 */ |
| 1150 | typedef struct ccsr_cpm_fcc2 { |
| 1151 | uint gfmr; |
| 1152 | uint fpsmr; |
| 1153 | ushort ftodr; |
| 1154 | char res1[2]; |
| 1155 | ushort fdsr; |
| 1156 | char res2[2]; |
| 1157 | ushort fcce; |
| 1158 | char res3[2]; |
| 1159 | ushort fccm; |
| 1160 | char res4[2]; |
| 1161 | u_char fccs; |
| 1162 | char res5[3]; |
| 1163 | u_char ftirr_phy[4]; |
| 1164 | } ccsr_cpm_fcc2_t; |
| 1165 | |
| 1166 | /* 0x91340-0x9137f: FCC3 */ |
| 1167 | typedef struct ccsr_cpm_fcc3 { |
| 1168 | uint gfmr; |
| 1169 | uint fpsmr; |
| 1170 | ushort ftodr; |
| 1171 | char res1[2]; |
| 1172 | ushort fdsr; |
| 1173 | char res2[2]; |
| 1174 | ushort fcce; |
| 1175 | char res3[2]; |
| 1176 | ushort fccm; |
| 1177 | char res4[2]; |
| 1178 | u_char fccs; |
| 1179 | char res5[3]; |
| 1180 | char res[36]; |
| 1181 | } ccsr_cpm_fcc3_t; |
| 1182 | |
| 1183 | /* 0x91380-0x9139f: FCC1 extended */ |
| 1184 | typedef struct ccsr_cpm_fcc1_ext { |
| 1185 | uint firper; |
| 1186 | uint firer; |
| 1187 | uint firsr_h; |
| 1188 | uint firsr_l; |
| 1189 | u_char gfemr; |
| 1190 | char res[15]; |
| 1191 | |
| 1192 | } ccsr_cpm_fcc1_ext_t; |
| 1193 | |
| 1194 | /* 0x913a0-0x913cf: FCC2 extended */ |
| 1195 | typedef struct ccsr_cpm_fcc2_ext { |
| 1196 | uint firper; |
| 1197 | uint firer; |
| 1198 | uint firsr_h; |
| 1199 | uint firsr_l; |
| 1200 | u_char gfemr; |
| 1201 | char res[31]; |
| 1202 | } ccsr_cpm_fcc2_ext_t; |
| 1203 | |
| 1204 | /* 0x913d0-0x913ff: FCC3 extended */ |
| 1205 | typedef struct ccsr_cpm_fcc3_ext { |
| 1206 | u_char gfemr; |
| 1207 | char res[47]; |
| 1208 | } ccsr_cpm_fcc3_ext_t; |
| 1209 | |
| 1210 | /* 0x91400-0x915ef: TC layers */ |
| 1211 | typedef struct ccsr_cpm_tmp1 { |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1212 | char res[496]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1213 | } ccsr_cpm_tmp1_t; |
| 1214 | |
| 1215 | /* 0x915f0-0x9185f: BRGs:5,6,7,8 */ |
| 1216 | typedef struct ccsr_cpm_brg2 { |
| 1217 | uint brgc5; |
| 1218 | uint brgc6; |
| 1219 | uint brgc7; |
| 1220 | uint brgc8; |
| 1221 | char res[608]; |
| 1222 | } ccsr_cpm_brg2_t; |
| 1223 | |
| 1224 | /* 0x91860-0x919bf: I2C */ |
| 1225 | typedef struct ccsr_cpm_i2c { |
| 1226 | u_char i2mod; |
| 1227 | char res1[3]; |
| 1228 | u_char i2add; |
| 1229 | char res2[3]; |
| 1230 | u_char i2brg; |
| 1231 | char res3[3]; |
| 1232 | u_char i2com; |
| 1233 | char res4[3]; |
| 1234 | u_char i2cer; |
| 1235 | char res5[3]; |
| 1236 | u_char i2cmr; |
| 1237 | char res6[331]; |
| 1238 | } ccsr_cpm_i2c_t; |
| 1239 | |
| 1240 | /* 0x919c0-0x919ef: CPM core */ |
| 1241 | typedef struct ccsr_cpm_cp { |
| 1242 | uint cpcr; |
| 1243 | uint rccr; |
| 1244 | char res1[14]; |
| 1245 | ushort rter; |
| 1246 | char res2[2]; |
| 1247 | ushort rtmr; |
| 1248 | ushort rtscr; |
| 1249 | char res3[2]; |
| 1250 | uint rtsr; |
| 1251 | char res4[12]; |
| 1252 | } ccsr_cpm_cp_t; |
| 1253 | |
| 1254 | /* 0x919f0-0x919ff: BRGs:1,2,3,4 */ |
| 1255 | typedef struct ccsr_cpm_brg1 { |
| 1256 | uint brgc1; |
| 1257 | uint brgc2; |
| 1258 | uint brgc3; |
| 1259 | uint brgc4; |
| 1260 | } ccsr_cpm_brg1_t; |
| 1261 | |
| 1262 | /* 0x91a00-0x91a9f: SCC1-SCC4 */ |
| 1263 | typedef struct ccsr_cpm_scc { |
| 1264 | uint gsmrl; |
| 1265 | uint gsmrh; |
| 1266 | ushort psmr; |
| 1267 | char res1[2]; |
| 1268 | ushort todr; |
| 1269 | ushort dsr; |
| 1270 | ushort scce; |
| 1271 | char res2[2]; |
| 1272 | ushort sccm; |
| 1273 | char res3; |
| 1274 | u_char sccs; |
| 1275 | char res4[8]; |
| 1276 | } ccsr_cpm_scc_t; |
| 1277 | |
| 1278 | /* 0x91a80-0x91a9f */ |
| 1279 | typedef struct ccsr_cpm_tmp2 { |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1280 | char res[32]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1281 | } ccsr_cpm_tmp2_t; |
| 1282 | |
| 1283 | /* 0x91aa0-0x91aff: SPI */ |
| 1284 | typedef struct ccsr_cpm_spi { |
| 1285 | ushort spmode; |
| 1286 | char res1[4]; |
| 1287 | u_char spie; |
| 1288 | char res2[3]; |
| 1289 | u_char spim; |
| 1290 | char res3[2]; |
| 1291 | u_char spcom; |
| 1292 | char res4[82]; |
| 1293 | } ccsr_cpm_spi_t; |
| 1294 | |
| 1295 | /* 0x91b00-0x91b1f: CPM MUX */ |
| 1296 | typedef struct ccsr_cpm_mux { |
| 1297 | u_char cmxsi1cr; |
| 1298 | char res1; |
| 1299 | u_char cmxsi2cr; |
| 1300 | char res2; |
| 1301 | uint cmxfcr; |
| 1302 | uint cmxscr; |
| 1303 | char res3[2]; |
| 1304 | ushort cmxuar; |
| 1305 | char res4[16]; |
| 1306 | } ccsr_cpm_mux_t; |
| 1307 | |
| 1308 | /* 0x91b20-0xbffff: SI,MCC,etc */ |
| 1309 | typedef struct ccsr_cpm_tmp3 { |
| 1310 | char res[58592]; |
| 1311 | } ccsr_cpm_tmp3_t; |
| 1312 | |
| 1313 | typedef struct ccsr_cpm_iram { |
| 1314 | unsigned long iram[8192]; |
| 1315 | char res[98304]; |
| 1316 | } ccsr_cpm_iram_t; |
| 1317 | |
| 1318 | typedef struct ccsr_cpm { |
| 1319 | /* Some references are into the unique and known dpram spaces, |
| 1320 | * others are from the generic base. |
| 1321 | */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1322 | #define im_dprambase im_dpram1 |
| 1323 | u_char im_dpram1[16*1024]; |
| 1324 | char res1[16*1024]; |
| 1325 | u_char im_dpram2[16*1024]; |
| 1326 | char res2[16*1024]; |
| 1327 | ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */ |
| 1328 | ccsr_cpm_intctl_t im_cpm_intctl; /* Interrupt Controller */ |
| 1329 | ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */ |
| 1330 | ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */ |
| 1331 | ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1332 | ccsr_cpm_fcc1_t im_cpm_fcc1; |
| 1333 | ccsr_cpm_fcc2_t im_cpm_fcc2; |
| 1334 | ccsr_cpm_fcc3_t im_cpm_fcc3; |
| 1335 | ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext; |
| 1336 | ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext; |
| 1337 | ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext; |
| 1338 | ccsr_cpm_tmp1_t im_cpm_tmp1; |
| 1339 | ccsr_cpm_brg2_t im_cpm_brg2; |
| 1340 | ccsr_cpm_i2c_t im_cpm_i2c; |
| 1341 | ccsr_cpm_cp_t im_cpm_cp; |
| 1342 | ccsr_cpm_brg1_t im_cpm_brg1; |
| 1343 | ccsr_cpm_scc_t im_cpm_scc[4]; |
| 1344 | ccsr_cpm_tmp2_t im_cpm_tmp2; |
| 1345 | ccsr_cpm_spi_t im_cpm_spi; |
| 1346 | ccsr_cpm_mux_t im_cpm_mux; |
| 1347 | ccsr_cpm_tmp3_t im_cpm_tmp3; |
| 1348 | ccsr_cpm_iram_t im_cpm_iram; |
| 1349 | } ccsr_cpm_t; |
| 1350 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1351 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 1352 | /* |
| 1353 | * RapidIO Registers(0xc_0000-0xe_0000) |
| 1354 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1355 | typedef struct ccsr_rio { |
| 1356 | uint didcar; /* 0xc0000 - Device Identity Capability Register */ |
| 1357 | uint dicar; /* 0xc0004 - Device Information Capability Register */ |
| 1358 | uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */ |
| 1359 | uint aicar; /* 0xc000c - Assembly Information Capability Register */ |
| 1360 | uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */ |
| 1361 | uint spicar; /* 0xc0014 - Switch Port Information Capability Register */ |
| 1362 | uint socar; /* 0xc0018 - Source Operations Capability Register */ |
| 1363 | uint docar; /* 0xc001c - Destination Operations Capability Register */ |
| 1364 | char res1[32]; |
| 1365 | uint msr; /* 0xc0040 - Mailbox Command And Status Register */ |
| 1366 | uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */ |
| 1367 | char res2[4]; |
| 1368 | uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */ |
| 1369 | char res3[12]; |
| 1370 | uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */ |
| 1371 | uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */ |
| 1372 | char res4[4]; |
| 1373 | uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */ |
| 1374 | uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */ |
| 1375 | char res5[144]; |
| 1376 | uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */ |
| 1377 | char res6[28]; |
| 1378 | uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */ |
| 1379 | uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */ |
| 1380 | char res7[20]; |
| 1381 | uint pgccsr; /* 0xc013c - Port General Command and Status Register */ |
| 1382 | uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */ |
| 1383 | uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */ |
| 1384 | uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */ |
| 1385 | char res8[12]; |
| 1386 | uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */ |
| 1387 | uint pccsr; /* 0xc015c - Port Control Command and Status Register */ |
| 1388 | char res9[65184]; |
| 1389 | uint cr; /* 0xd0000 - Port Control Command and Status Register */ |
| 1390 | char res10[12]; |
| 1391 | uint pcr; /* 0xd0010 - Port Configuration Register */ |
| 1392 | uint peir; /* 0xd0014 - Port Error Injection Register */ |
| 1393 | char res11[3048]; |
| 1394 | uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */ |
| 1395 | char res12[12]; |
| 1396 | uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */ |
| 1397 | char res13[12]; |
| 1398 | uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */ |
| 1399 | char res14[4]; |
| 1400 | uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */ |
| 1401 | char res15[4]; |
| 1402 | uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */ |
| 1403 | char res16[12]; |
| 1404 | uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */ |
| 1405 | char res17[4]; |
| 1406 | uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */ |
| 1407 | char res18[4]; |
| 1408 | uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */ |
| 1409 | char res19[12]; |
| 1410 | uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */ |
| 1411 | char res20[4]; |
| 1412 | uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */ |
| 1413 | char res21[4]; |
| 1414 | uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */ |
| 1415 | char res22[12]; |
| 1416 | uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */ |
| 1417 | char res23[4]; |
| 1418 | uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */ |
| 1419 | char res24[4]; |
| 1420 | uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */ |
| 1421 | char res25[12]; |
| 1422 | uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */ |
| 1423 | char res26[4]; |
| 1424 | uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */ |
| 1425 | char res27[4]; |
| 1426 | uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */ |
| 1427 | char res28[12]; |
| 1428 | uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */ |
| 1429 | char res29[4]; |
| 1430 | uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */ |
| 1431 | char res30[4]; |
| 1432 | uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */ |
| 1433 | char res31[12]; |
| 1434 | uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */ |
| 1435 | char res32[4]; |
| 1436 | uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */ |
| 1437 | char res33[4]; |
| 1438 | uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */ |
| 1439 | char res34[12]; |
| 1440 | uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */ |
| 1441 | char res35[4]; |
| 1442 | uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */ |
| 1443 | char res36[4]; |
| 1444 | uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */ |
| 1445 | char res37[76]; |
| 1446 | uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */ |
| 1447 | char res38[4]; |
| 1448 | uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */ |
| 1449 | char res39[4]; |
| 1450 | uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */ |
| 1451 | char res40[12]; |
| 1452 | uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */ |
| 1453 | char res41[4]; |
| 1454 | uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */ |
| 1455 | char res42[4]; |
| 1456 | uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */ |
| 1457 | char res43[12]; |
| 1458 | uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */ |
| 1459 | char res44[4]; |
| 1460 | uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */ |
| 1461 | char res45[4]; |
| 1462 | uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */ |
| 1463 | char res46[12]; |
| 1464 | uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */ |
| 1465 | char res47[4]; |
| 1466 | uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */ |
| 1467 | char res48[4]; |
| 1468 | uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */ |
| 1469 | char res49[12]; |
| 1470 | uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */ |
| 1471 | char res50[12]; |
| 1472 | uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */ |
| 1473 | char res51[12]; |
| 1474 | uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */ |
| 1475 | uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */ |
| 1476 | uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */ |
| 1477 | uint pecr; /* 0xd0e0c - Port Error Control Register */ |
| 1478 | uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */ |
| 1479 | uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */ |
| 1480 | uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */ |
| 1481 | char res52[4]; |
| 1482 | uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */ |
| 1483 | char res53[4]; |
| 1484 | uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */ |
| 1485 | uint prtr; /* 0xd0e2c - Port Retry Threshold Register */ |
| 1486 | char res54[464]; |
| 1487 | uint omr; /* 0xd1000 - Outbound Mode Register */ |
| 1488 | uint osr; /* 0xd1004 - Outbound Status Register */ |
| 1489 | uint eodqtpar; /* 0xd1008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */ |
| 1490 | uint odqtpar; /* 0xd100c - Outbound Descriptor Queue Tail Pointer Address Register */ |
| 1491 | uint eosar; /* 0xd1010 - Extended Outbound Unit Source Address Register */ |
| 1492 | uint osar; /* 0xd1014 - Outbound Unit Source Address Register */ |
| 1493 | uint odpr; /* 0xd1018 - Outbound Destination Port Register */ |
| 1494 | uint odatr; /* 0xd101c - Outbound Destination Attributes Register */ |
| 1495 | uint odcr; /* 0xd1020 - Outbound Doubleword Count Register */ |
| 1496 | uint eodqhpar; /* 0xd1024 - Extended Outbound Descriptor Queue Head Pointer Address Register */ |
| 1497 | uint odqhpar; /* 0xd1028 - Outbound Descriptor Queue Head Pointer Address Register */ |
| 1498 | char res55[52]; |
| 1499 | uint imr; /* 0xd1060 - Outbound Mode Register */ |
| 1500 | uint isr; /* 0xd1064 - Inbound Status Register */ |
| 1501 | uint eidqtpar; /* 0xd1068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */ |
| 1502 | uint idqtpar; /* 0xd106c - Inbound Descriptor Queue Tail Pointer Address Register */ |
| 1503 | uint eifqhpar; /* 0xd1070 - Extended Inbound Frame Queue Head Pointer Address Register */ |
| 1504 | uint ifqhpar; /* 0xd1074 - Inbound Frame Queue Head Pointer Address Register */ |
| 1505 | char res56[1000]; |
| 1506 | uint dmr; /* 0xd1460 - Doorbell Mode Register */ |
| 1507 | uint dsr; /* 0xd1464 - Doorbell Status Register */ |
| 1508 | uint edqtpar; /* 0xd1468 - Extended Doorbell Queue Tail Pointer Address Register */ |
| 1509 | uint dqtpar; /* 0xd146c - Doorbell Queue Tail Pointer Address Register */ |
| 1510 | uint edqhpar; /* 0xd1470 - Extended Doorbell Queue Head Pointer Address Register */ |
| 1511 | uint dqhpar; /* 0xd1474 - Doorbell Queue Head Pointer Address Register */ |
| 1512 | char res57[104]; |
| 1513 | uint pwmr; /* 0xd14e0 - Port-Write Mode Register */ |
| 1514 | uint pwsr; /* 0xd14e4 - Port-Write Status Register */ |
| 1515 | uint epwqbar; /* 0xd14e8 - Extended Port-Write Queue Base Address Register */ |
| 1516 | uint pwqbar; /* 0xd14ec - Port-Write Queue Base Address Register */ |
| 1517 | char res58[60176]; |
| 1518 | } ccsr_rio_t; |
| 1519 | |
Haiying Wang | c59e409 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 1520 | /* Quick Engine Block Pin Muxing Registers (0xe_0100 - 0xe_01bf) */ |
| 1521 | typedef struct par_io { |
| 1522 | uint cpodr; /* 0x100 */ |
| 1523 | uint cpdat; /* 0x104 */ |
| 1524 | uint cpdir1; /* 0x108 */ |
| 1525 | uint cpdir2; /* 0x10c */ |
| 1526 | uint cppar1; /* 0x110 */ |
| 1527 | uint cppar2; /* 0x114 */ |
| 1528 | char res[8]; |
| 1529 | }par_io_t; |
| 1530 | |
Jon Loeliger | de1d0a6 | 2005-08-01 13:20:47 -0500 | [diff] [blame] | 1531 | /* |
| 1532 | * Global Utilities Register Block(0xe_0000-0xf_ffff) |
| 1533 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1534 | typedef struct ccsr_gur { |
| 1535 | uint porpllsr; /* 0xe0000 - POR PLL ratio status register */ |
Jason Jin | c039111 | 2008-09-27 14:40:57 +0800 | [diff] [blame] | 1536 | #ifdef CONFIG_MPC8536 |
| 1537 | #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000 |
| 1538 | #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25 |
| 1539 | #else |
| 1540 | #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00 |
| 1541 | #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9 |
| 1542 | #endif |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 1543 | #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000 |
| 1544 | #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1545 | uint porbmsr; /* 0xe0004 - POR boot mode status register */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1546 | #define MPC85xx_PORBMSR_HA 0x00070000 |
Peter Tyser | 6442b71 | 2009-05-22 10:26:32 -0500 | [diff] [blame] | 1547 | #define MPC85xx_PORBMSR_HA_SHIFT 16 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1548 | uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */ |
| 1549 | uint pordevsr; /* 0xe000c - POR I/O device status regsiter */ |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 1550 | #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000 |
| 1551 | #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000 |
| 1552 | #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000 |
| 1553 | #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000 |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 1554 | #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000 |
Peter Tyser | 9427ccd | 2008-12-01 13:47:12 -0600 | [diff] [blame] | 1555 | #define MPC85xx_PORDEVSR_PCI1 0x00800000 |
Peter Tyser | 4442f45 | 2008-10-27 16:42:00 -0500 | [diff] [blame] | 1556 | #define MPC85xx_PORDEVSR_IO_SEL 0x00780000 |
Peter Tyser | 6442b71 | 2009-05-22 10:26:32 -0500 | [diff] [blame] | 1557 | #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1558 | #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000 |
| 1559 | #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000 |
| 1560 | #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000 |
| 1561 | #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000 |
| 1562 | #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000 |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 1563 | #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1564 | #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008 |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 1565 | #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1566 | uint pordbgmsr; /* 0xe0010 - POR debug mode status register */ |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 1567 | uint pordevsr2; /* 0xe0014 - POR I/O device status regsiter 2 */ |
Timur Tabi | 681c02d | 2008-10-20 15:16:47 -0500 | [diff] [blame] | 1568 | /* The 8544 RM says this is bit 26, but it's really bit 24 */ |
Kumar Gala | f7d190b | 2008-10-16 21:58:50 -0500 | [diff] [blame] | 1569 | #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080 |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 1570 | char res1[8]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1571 | uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */ |
| 1572 | char res2[12]; |
| 1573 | uint gpiocr; /* 0xe0030 - GPIO control register */ |
| 1574 | char res3[12]; |
Haiying Wang | 22b6dbc | 2009-03-27 17:02:44 -0400 | [diff] [blame] | 1575 | #if defined(CONFIG_MPC8569) |
| 1576 | uint plppar1; |
| 1577 | /* 0xe0040 - Platform port pin assignment register 1 */ |
| 1578 | uint plppar2; |
| 1579 | /* 0xe0044 - Platform port pin assignment register 2 */ |
| 1580 | uint plpdir1; |
| 1581 | /* 0xe0048 - Platform port pin direction register 1 */ |
| 1582 | uint plpdir2; |
| 1583 | /* 0xe004c - Platform port pin direction register 2 */ |
| 1584 | #else |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1585 | uint gpoutdr; /* 0xe0040 - General-purpose output data register */ |
| 1586 | char res4[12]; |
Haiying Wang | 22b6dbc | 2009-03-27 17:02:44 -0400 | [diff] [blame] | 1587 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1588 | uint gpindr; /* 0xe0050 - General-purpose input data register */ |
| 1589 | char res5[12]; |
| 1590 | uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */ |
Andy Fleming | 80522dc | 2008-10-30 16:51:33 -0500 | [diff] [blame] | 1591 | #define MPC85xx_PMUXCR_SD_DATA 0x80000000 |
| 1592 | #define MPC85xx_PMUXCR_SDHC_CD 0x40000000 |
| 1593 | #define MPC85xx_PMUXCR_SDHC_WP 0x20000000 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1594 | char res6[12]; |
| 1595 | uint devdisr; /* 0xe0070 - Device disable control */ |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 1596 | #define MPC85xx_DEVDISR_PCI1 0x80000000 |
| 1597 | #define MPC85xx_DEVDISR_PCI2 0x40000000 |
| 1598 | #define MPC85xx_DEVDISR_PCIE 0x20000000 |
| 1599 | #define MPC85xx_DEVDISR_LBC 0x08000000 |
| 1600 | #define MPC85xx_DEVDISR_PCIE2 0x04000000 |
| 1601 | #define MPC85xx_DEVDISR_PCIE3 0x02000000 |
| 1602 | #define MPC85xx_DEVDISR_SEC 0x01000000 |
| 1603 | #define MPC85xx_DEVDISR_SRIO 0x00080000 |
| 1604 | #define MPC85xx_DEVDISR_RMSG 0x00040000 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 1605 | #define MPC85xx_DEVDISR_DDR 0x00010000 |
| 1606 | #define MPC85xx_DEVDISR_CPU 0x00008000 |
| 1607 | #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU |
| 1608 | #define MPC85xx_DEVDISR_TB 0x00004000 |
| 1609 | #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB |
| 1610 | #define MPC85xx_DEVDISR_CPU1 0x00002000 |
| 1611 | #define MPC85xx_DEVDISR_TB1 0x00001000 |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 1612 | #define MPC85xx_DEVDISR_DMA 0x00000400 |
| 1613 | #define MPC85xx_DEVDISR_TSEC1 0x00000080 |
| 1614 | #define MPC85xx_DEVDISR_TSEC2 0x00000040 |
| 1615 | #define MPC85xx_DEVDISR_TSEC3 0x00000020 |
| 1616 | #define MPC85xx_DEVDISR_TSEC4 0x00000010 |
| 1617 | #define MPC85xx_DEVDISR_I2C 0x00000004 |
| 1618 | #define MPC85xx_DEVDISR_DUART 0x00000002 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1619 | char res7[12]; |
| 1620 | uint powmgtcsr; /* 0xe0080 - Power management status and control register */ |
| 1621 | char res8[12]; |
| 1622 | uint mcpsumr; /* 0xe0090 - Machine check summary register */ |
| 1623 | char res9[12]; |
| 1624 | uint pvr; /* 0xe00a0 - Processor version register */ |
| 1625 | uint svr; /* 0xe00a4 - System version register */ |
Andy Fleming | 982efcf | 2007-06-05 16:38:44 -0500 | [diff] [blame] | 1626 | char res10a[8]; |
| 1627 | uint rstcr; /* 0xe00b0 - Reset control register */ |
Haiying Wang | 22b6dbc | 2009-03-27 17:02:44 -0400 | [diff] [blame] | 1628 | #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569) |
Haiying Wang | c59e409 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 1629 | char res10b[76]; |
| 1630 | par_io_t qe_par_io[7]; /* 0xe0100 - 0xe01bf */ |
| 1631 | char res10c[3136]; |
| 1632 | #else |
Andy Fleming | 982efcf | 2007-06-05 16:38:44 -0500 | [diff] [blame] | 1633 | char res10b[3404]; |
Haiying Wang | c59e409 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 1634 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1635 | uint clkocr; /* 0xe0e00 - Clock out select register */ |
| 1636 | char res11[12]; |
| 1637 | uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */ |
| 1638 | char res12[12]; |
| 1639 | uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 1640 | char res13[248]; |
| 1641 | uint lbiuiplldcr0; /* 0xe0f1c -- LBIU PLL Debug Reg 0 */ |
| 1642 | uint lbiuiplldcr1; /* 0xe0f20 -- LBIU PLL Debug Reg 1 */ |
| 1643 | uint ddrioovcr; /* 0xe0f24 - DDR IO Override Control */ |
ksi@koi8.net | 49b5aff | 2009-02-23 10:53:13 -0800 | [diff] [blame] | 1644 | uint tsec12ioovcr; /* 0xe0f28 - eTSEC 1/2 IO override control */ |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 1645 | uint tsec34ioovcr; /* 0xe0f2c - eTSEC 3/4 IO override control */ |
Ed Swarthout | 837f1ba | 2007-07-27 01:50:51 -0500 | [diff] [blame] | 1646 | char res15[61648]; /* 0xe0f30 to 0xefffff */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1647 | } ccsr_gur_t; |
| 1648 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 1649 | #define CONFIG_SYS_MPC85xx_GUTS_OFFSET (0xE0000) |
| 1650 | #define CONFIG_SYS_MPC85xx_GUTS_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET) |
| 1651 | #define CONFIG_SYS_MPC85xx_ECM_OFFSET (0x0000) |
| 1652 | #define CONFIG_SYS_MPC85xx_ECM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET) |
| 1653 | #define CONFIG_SYS_MPC85xx_DDR_OFFSET (0x2000) |
| 1654 | #define CONFIG_SYS_MPC85xx_DDR_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET) |
| 1655 | #define CONFIG_SYS_MPC85xx_DDR2_OFFSET (0x6000) |
| 1656 | #define CONFIG_SYS_MPC85xx_DDR2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET) |
| 1657 | #define CONFIG_SYS_MPC85xx_LBC_OFFSET (0x5000) |
| 1658 | #define CONFIG_SYS_MPC85xx_LBC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET) |
Mingkai Hu | 7fa96a9 | 2009-03-31 14:09:40 +0800 | [diff] [blame] | 1659 | #define CONFIG_SYS_MPC85xx_ESPI_OFFSET (0x7000) |
| 1660 | #define CONFIG_SYS_MPC85xx_ESPI_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 1661 | #define CONFIG_SYS_MPC85xx_PCIX_OFFSET (0x8000) |
| 1662 | #define CONFIG_SYS_MPC85xx_PCIX_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET) |
| 1663 | #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET (0x9000) |
| 1664 | #define CONFIG_SYS_MPC85xx_PCIX2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET) |
Poonam Aggrwal | 546b103 | 2009-07-02 16:14:40 +0530 | [diff] [blame] | 1665 | #define CONFIG_SYS_MPC85xx_GPIO_OFFSET (0xF000) |
| 1666 | #define CONFIG_SYS_MPC85xx_GPIO_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 1667 | #define CONFIG_SYS_MPC85xx_SATA1_OFFSET (0x18000) |
| 1668 | #define CONFIG_SYS_MPC85xx_SATA1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET) |
| 1669 | #define CONFIG_SYS_MPC85xx_SATA2_OFFSET (0x19000) |
| 1670 | #define CONFIG_SYS_MPC85xx_SATA2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET) |
| 1671 | #define CONFIG_SYS_MPC85xx_L2_OFFSET (0x20000) |
| 1672 | #define CONFIG_SYS_MPC85xx_L2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET) |
| 1673 | #define CONFIG_SYS_MPC85xx_DMA_OFFSET (0x21000) |
| 1674 | #define CONFIG_SYS_MPC85xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET) |
| 1675 | #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET (0x2e000) |
| 1676 | #define CONFIG_SYS_MPC85xx_ESDHC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET) |
| 1677 | #define CONFIG_SYS_MPC85xx_PIC_OFFSET (0x40000) |
| 1678 | #define CONFIG_SYS_MPC85xx_PIC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET) |
| 1679 | #define CONFIG_SYS_MPC85xx_CPM_OFFSET (0x80000) |
| 1680 | #define CONFIG_SYS_MPC85xx_CPM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET) |
| 1681 | #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET (0xE3000) |
| 1682 | #define CONFIG_SYS_MPC85xx_SERDES1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) |
| 1683 | #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET (0xE3100) |
| 1684 | #define CONFIG_SYS_MPC85xx_SERDES2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET) |
Vivek Mahajan | a07bf18 | 2009-05-21 17:32:48 +0530 | [diff] [blame] | 1685 | #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000 |
| 1686 | #define CONFIG_SYS_MPC85xx_USB_ADDR \ |
| 1687 | (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET) |
Kumar Gala | aafeefb | 2007-11-28 00:36:33 -0600 | [diff] [blame] | 1688 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1689 | #endif /*__IMMAP_85xx__*/ |