blob: 5e87371f8ca84dcc5d95c71cdb369a980a57da2b [file] [log] [blame]
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Dalon Westergreenf0fb4fa2017-02-10 17:15:34 -08003config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
4 default 0xa2
5
Marek Vasutcd9b7312015-08-02 21:57:57 +02006config TARGET_SOCFPGA_ARRIA5
7 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -06008 select TARGET_SOCFPGA_GEN5
Marek Vasutcd9b7312015-08-02 21:57:57 +02009
Ley Foon Tand89e9792017-04-26 02:44:48 +080010config TARGET_SOCFPGA_ARRIA10
11 bool
Tien Fong Chee901af3e2017-12-05 15:58:03 +080012 select ALTERA_SDRAM
Michal Simek58008cb2018-07-23 15:55:15 +020013 select SPL_BOARD_INIT if SPL
Marek Vasut934aec72018-07-30 15:56:19 +020014 select CLK
15 select SPL_CLK if SPL
Marek Vasutfe88c2f2018-08-13 18:32:38 +020016 select DM_I2C
Marek Vasut8145c1c2018-08-13 18:32:38 +020017 select DM_RESET
18 select SPL_DM_RESET if SPL
Marek Vasutd6a61da2018-08-13 20:06:46 +020019 select REGMAP
20 select SPL_REGMAP if SPL
21 select SYSCON
22 select SPL_SYSCON if SPL
23 select ETH_DESIGNWARE_SOCFPGA
Ley Foon Tand89e9792017-04-26 02:44:48 +080024
Marek Vasutcd9b7312015-08-02 21:57:57 +020025config TARGET_SOCFPGA_CYCLONE5
26 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060027 select TARGET_SOCFPGA_GEN5
28
29config TARGET_SOCFPGA_GEN5
30 bool
Ley Foon Tan707cd012017-04-05 17:32:51 +080031 select ALTERA_SDRAM
Marek Vasutcd9b7312015-08-02 21:57:57 +020032
Ley Foon Tana6847292018-05-24 00:17:32 +080033config TARGET_SOCFPGA_STRATIX10
34 bool
35 select ARMV8_MULTIENTRY
Ley Foon Tana6847292018-05-24 00:17:32 +080036 select ARMV8_SET_SMPEN
Michal Simek58008cb2018-07-23 15:55:15 +020037 select ARMV8_SPIN_TABLE
Ang, Chee Hongbd558172018-12-19 18:35:16 -080038 select FPGA_STRATIX10
Ley Foon Tana6847292018-05-24 00:17:32 +080039
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090040choice
41 prompt "Altera SOCFPGA board select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050042 optional
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090043
Ley Foon Tand89e9792017-04-26 02:44:48 +080044config TARGET_SOCFPGA_ARRIA10_SOCDK
45 bool "Altera SOCFPGA SoCDK (Arria 10)"
46 select TARGET_SOCFPGA_ARRIA10
47
Marek Vasutcd9b7312015-08-02 21:57:57 +020048config TARGET_SOCFPGA_ARRIA5_SOCDK
49 bool "Altera SOCFPGA SoCDK (Arria V)"
50 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090051
Marek Vasutcd9b7312015-08-02 21:57:57 +020052config TARGET_SOCFPGA_CYCLONE5_SOCDK
53 bool "Altera SOCFPGA SoCDK (Cyclone V)"
54 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090055
Marek Vasut7fb46432018-02-24 23:34:00 +010056config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
57 bool "Devboards DBM-SoC1 (Cyclone V)"
58 select TARGET_SOCFPGA_CYCLONE5
59
Marek Vasut856b30d2015-11-23 17:06:27 +010060config TARGET_SOCFPGA_EBV_SOCRATES
61 bool "EBV SoCrates (Cyclone V)"
62 select TARGET_SOCFPGA_CYCLONE5
63
Pavel Machek35546f62016-06-07 12:37:23 +020064config TARGET_SOCFPGA_IS1
65 bool "IS1 (Cyclone V)"
66 select TARGET_SOCFPGA_CYCLONE5
67
Marek Vasut569a1912015-12-01 18:09:52 +010068config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
69 bool "samtec VIN|ING FPGA (Cyclone V)"
Tom Rinie5ec4812017-01-22 19:43:11 -050070 select BOARD_LATE_INIT
Marek Vasut569a1912015-12-01 18:09:52 +010071 select TARGET_SOCFPGA_CYCLONE5
72
Marek Vasutcf0a8da2016-06-08 02:57:05 +020073config TARGET_SOCFPGA_SR1500
74 bool "SR1500 (Cyclone V)"
75 select TARGET_SOCFPGA_CYCLONE5
76
Ley Foon Tana6847292018-05-24 00:17:32 +080077config TARGET_SOCFPGA_STRATIX10_SOCDK
78 bool "Intel SOCFPGA SoCDK (Stratix 10)"
79 select TARGET_SOCFPGA_STRATIX10
80
Dinh Nguyen55c7a762015-09-01 17:41:52 -050081config TARGET_SOCFPGA_TERASIC_DE0_NANO
82 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
83 select TARGET_SOCFPGA_CYCLONE5
84
Dalon Westergreen6bd041f2017-04-18 08:11:16 -070085config TARGET_SOCFPGA_TERASIC_DE10_NANO
86 bool "Terasic DE10-Nano (Cyclone V)"
87 select TARGET_SOCFPGA_CYCLONE5
88
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010089config TARGET_SOCFPGA_TERASIC_DE1_SOC
90 bool "Terasic DE1-SoC (Cyclone V)"
91 select TARGET_SOCFPGA_CYCLONE5
92
Marek Vasut952caa22015-06-21 17:28:53 +020093config TARGET_SOCFPGA_TERASIC_SOCKIT
94 bool "Terasic SoCkit (Cyclone V)"
95 select TARGET_SOCFPGA_CYCLONE5
96
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090097endchoice
98
99config SYS_BOARD
Marek Vasutf0892402015-08-10 21:24:53 +0200100 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800101 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutf0892402015-08-10 21:24:53 +0200102 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100103 default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500104 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100105 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700106 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200107 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasut952caa22015-06-21 17:28:53 +0200108 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100109 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100110 default "sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tana6847292018-05-24 00:17:32 +0800111 default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut569a1912015-12-01 18:09:52 +0100112 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900113
114config SYS_VENDOR
Marek Vasutcd9b7312015-08-02 21:57:57 +0200115 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800116 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutcd9b7312015-08-02 21:57:57 +0200117 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Ley Foon Tana6847292018-05-24 00:17:32 +0800118 default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100119 default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Marek Vasut856b30d2015-11-23 17:06:27 +0100120 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasut569a1912015-12-01 18:09:52 +0100121 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500122 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100123 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700124 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Marek Vasut952caa22015-06-21 17:28:53 +0200125 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900126
127config SYS_SOC
128 default "socfpga"
129
130config SYS_CONFIG_NAME
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500131 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800132 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500133 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100134 default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500135 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100136 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700137 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200138 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasut952caa22015-06-21 17:28:53 +0200139 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100140 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100141 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tana6847292018-05-24 00:17:32 +0800142 default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut569a1912015-12-01 18:09:52 +0100143 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900144
145endif