blob: a47700e313cbebe5f46c8901362ca98f6e583e21 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming272cc702008-10-30 16:41:01 -05002/*
3 * Copyright 2008, Freescale Semiconductor, Inc
Yangbo Lu39913ac2020-06-17 18:08:58 +08004 * Copyright 2020 NXP
Andy Fleming272cc702008-10-30 16:41:01 -05005 * Andy Fleming
6 *
7 * Based vaguely on the Linux code
Andy Fleming272cc702008-10-30 16:41:01 -05008 */
9
10#include <config.h>
11#include <common.h>
Simon Glasse6f6f9e2020-05-10 11:39:58 -060012#include <blk.h>
Andy Fleming272cc702008-10-30 16:41:01 -050013#include <command.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060014#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060015#include <log.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060016#include <dm/device-internal.h>
Stephen Warrend4622df2014-05-23 12:47:06 -060017#include <errno.h>
Andy Fleming272cc702008-10-30 16:41:01 -050018#include <mmc.h>
19#include <part.h>
Simon Glasscd93d622020-05-10 11:40:13 -060020#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060021#include <linux/delay.h>
Peng Fan2051aef2016-10-11 15:08:43 +080022#include <power/regulator.h>
Andy Fleming272cc702008-10-30 16:41:01 -050023#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060024#include <memalign.h>
Andy Fleming272cc702008-10-30 16:41:01 -050025#include <linux/list.h>
Rabin Vincent9b1f9422009-04-05 13:30:54 +053026#include <div64.h>
Paul Burtonda61fa52013-09-09 15:30:26 +010027#include "mmc_private.h"
Andy Fleming272cc702008-10-30 16:41:01 -050028
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +020029#define DEFAULT_CMD6_TIMEOUT_MS 500
30
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +020031static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
Marek Vasutb5b838f2016-12-01 02:06:33 +010032
Simon Glasse7881d82017-07-29 11:35:31 -060033#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020034
Sam Protsenko6cf8a902019-08-14 22:52:51 +030035static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020036{
37 return -ENOSYS;
38}
39
Jeroen Hofstee750121c2014-07-12 21:24:08 +020040__weak int board_mmc_getwp(struct mmc *mmc)
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000041{
42 return -1;
43}
44
45int mmc_getwp(struct mmc *mmc)
46{
47 int wp;
48
49 wp = board_mmc_getwp(mmc);
50
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000051 if (wp < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020052 if (mmc->cfg->ops->getwp)
53 wp = mmc->cfg->ops->getwp(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000054 else
55 wp = 0;
56 }
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000057
58 return wp;
59}
60
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +020061__weak int board_mmc_getcd(struct mmc *mmc)
62{
Stefano Babic11fdade2010-02-05 15:04:43 +010063 return -1;
64}
Simon Glass8ca51e52016-06-12 23:30:22 -060065#endif
Stefano Babic11fdade2010-02-05 15:04:43 +010066
Marek Vasut8635ff92012-03-15 18:41:35 +000067#ifdef CONFIG_MMC_TRACE
Simon Glassc0c76eb2016-06-12 23:30:20 -060068void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
69{
70 printf("CMD_SEND:%d\n", cmd->cmdidx);
Marek Vasut7d5ccb12019-03-23 18:54:45 +010071 printf("\t\tARG\t\t\t 0x%08x\n", cmd->cmdarg);
Simon Glassc0c76eb2016-06-12 23:30:20 -060072}
73
74void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
75{
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +000076 int i;
77 u8 *ptr;
78
Bin Meng7863ce52016-03-17 21:53:14 -070079 if (ret) {
80 printf("\t\tRET\t\t\t %d\n", ret);
81 } else {
82 switch (cmd->resp_type) {
83 case MMC_RSP_NONE:
84 printf("\t\tMMC_RSP_NONE\n");
85 break;
86 case MMC_RSP_R1:
Marek Vasut7d5ccb12019-03-23 18:54:45 +010087 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070088 cmd->response[0]);
89 break;
90 case MMC_RSP_R1b:
Marek Vasut7d5ccb12019-03-23 18:54:45 +010091 printf("\t\tMMC_RSP_R1b\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070092 cmd->response[0]);
93 break;
94 case MMC_RSP_R2:
Marek Vasut7d5ccb12019-03-23 18:54:45 +010095 printf("\t\tMMC_RSP_R2\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070096 cmd->response[0]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +010097 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070098 cmd->response[1]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +010099 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700100 cmd->response[2]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100101 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700102 cmd->response[3]);
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000103 printf("\n");
Bin Meng7863ce52016-03-17 21:53:14 -0700104 printf("\t\t\t\t\tDUMPING DATA\n");
105 for (i = 0; i < 4; i++) {
106 int j;
107 printf("\t\t\t\t\t%03d - ", i*4);
108 ptr = (u8 *)&cmd->response[i];
109 ptr += 3;
110 for (j = 0; j < 4; j++)
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100111 printf("%02x ", *ptr--);
Bin Meng7863ce52016-03-17 21:53:14 -0700112 printf("\n");
113 }
114 break;
115 case MMC_RSP_R3:
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100116 printf("\t\tMMC_RSP_R3,4\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700117 cmd->response[0]);
118 break;
119 default:
120 printf("\t\tERROR MMC rsp not supported\n");
121 break;
Bin Meng53e8e402016-03-17 21:53:13 -0700122 }
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000123 }
Simon Glassc0c76eb2016-06-12 23:30:20 -0600124}
125
126void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
127{
128 int status;
129
130 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
131 printf("CURR STATE:%d\n", status);
132}
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000133#endif
Simon Glassc0c76eb2016-06-12 23:30:20 -0600134
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200135#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
136const char *mmc_mode_name(enum bus_mode mode)
137{
138 static const char *const names[] = {
139 [MMC_LEGACY] = "MMC legacy",
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200140 [MMC_HS] = "MMC High Speed (26MHz)",
141 [SD_HS] = "SD High Speed (50MHz)",
142 [UHS_SDR12] = "UHS SDR12 (25MHz)",
143 [UHS_SDR25] = "UHS SDR25 (50MHz)",
144 [UHS_SDR50] = "UHS SDR50 (100MHz)",
145 [UHS_SDR104] = "UHS SDR104 (208MHz)",
146 [UHS_DDR50] = "UHS DDR50 (50MHz)",
147 [MMC_HS_52] = "MMC High Speed (52MHz)",
148 [MMC_DDR_52] = "MMC DDR52 (52MHz)",
149 [MMC_HS_200] = "HS200 (200MHz)",
Peng Fan3dd26262018-08-10 14:07:54 +0800150 [MMC_HS_400] = "HS400 (200MHz)",
Peng Fan44acd492019-07-10 14:43:07 +0800151 [MMC_HS_400_ES] = "HS400ES (200MHz)",
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200152 };
153
154 if (mode >= MMC_MODES_END)
155 return "Unknown mode";
156 else
157 return names[mode];
158}
159#endif
160
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200161static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
162{
163 static const int freqs[] = {
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900164 [MMC_LEGACY] = 25000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200165 [MMC_HS] = 26000000,
166 [SD_HS] = 50000000,
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900167 [MMC_HS_52] = 52000000,
168 [MMC_DDR_52] = 52000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200169 [UHS_SDR12] = 25000000,
170 [UHS_SDR25] = 50000000,
171 [UHS_SDR50] = 100000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200172 [UHS_DDR50] = 50000000,
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100173 [UHS_SDR104] = 208000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200174 [MMC_HS_200] = 200000000,
Peng Fan3dd26262018-08-10 14:07:54 +0800175 [MMC_HS_400] = 200000000,
Peng Fan44acd492019-07-10 14:43:07 +0800176 [MMC_HS_400_ES] = 200000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200177 };
178
179 if (mode == MMC_LEGACY)
180 return mmc->legacy_speed;
181 else if (mode >= MMC_MODES_END)
182 return 0;
183 else
184 return freqs[mode];
185}
186
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200187static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
188{
189 mmc->selected_mode = mode;
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200190 mmc->tran_speed = mmc_mode2freq(mmc, mode);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200191 mmc->ddr_mode = mmc_is_mode_ddr(mode);
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900192 pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
193 mmc->tran_speed / 1000000);
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200194 return 0;
195}
196
Simon Glasse7881d82017-07-29 11:35:31 -0600197#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassc0c76eb2016-06-12 23:30:20 -0600198int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
199{
200 int ret;
201
202 mmmc_trace_before_send(mmc, cmd);
203 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
204 mmmc_trace_after_send(mmc, cmd, ret);
205
Marek Vasut8635ff92012-03-15 18:41:35 +0000206 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500207}
Simon Glass8ca51e52016-06-12 23:30:22 -0600208#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500209
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200210int mmc_send_status(struct mmc *mmc, unsigned int *status)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000211{
212 struct mmc_cmd cmd;
Jan Kloetzked617c422012-02-05 22:29:12 +0000213 int err, retries = 5;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000214
215 cmd.cmdidx = MMC_CMD_SEND_STATUS;
216 cmd.resp_type = MMC_RSP_R1;
Marek Vasutaaf3d412011-08-10 09:24:48 +0200217 if (!mmc_host_is_spi(mmc))
218 cmd.cmdarg = mmc->rca << 16;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000219
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200220 while (retries--) {
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000221 err = mmc_send_cmd(mmc, &cmd, NULL);
Jan Kloetzked617c422012-02-05 22:29:12 +0000222 if (!err) {
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200223 mmc_trace_state(mmc, &cmd);
224 *status = cmd.response[0];
225 return 0;
226 }
227 }
228 mmc_trace_state(mmc, &cmd);
229 return -ECOMM;
230}
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +0200231
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300232int mmc_poll_for_busy(struct mmc *mmc, int timeout_ms)
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200233{
234 unsigned int status;
235 int err;
236
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300237 err = mmc_wait_dat0(mmc, 1, timeout_ms * 1000);
Jean-Jacques Hiblotcd0b80e2019-07-02 10:53:53 +0200238 if (err != -ENOSYS)
239 return err;
240
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200241 while (1) {
242 err = mmc_send_status(mmc, &status);
243 if (err)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000244 return err;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000245
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200246 if ((status & MMC_STATUS_RDY_FOR_DATA) &&
247 (status & MMC_STATUS_CURR_STATE) !=
248 MMC_STATE_PRG)
249 break;
250
251 if (status & MMC_STATUS_MASK) {
252#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
253 pr_err("Status Error: 0x%08x\n", status);
254#endif
255 return -ECOMM;
256 }
257
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300258 if (timeout_ms-- <= 0)
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500259 break;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000260
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500261 udelay(1000);
262 }
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000263
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300264 if (timeout_ms <= 0) {
Paul Burton56196822013-09-04 16:12:25 +0100265#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100266 pr_err("Timeout waiting card ready\n");
Paul Burton56196822013-09-04 16:12:25 +0100267#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900268 return -ETIMEDOUT;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000269 }
270
271 return 0;
272}
273
Paul Burtonda61fa52013-09-09 15:30:26 +0100274int mmc_set_blocklen(struct mmc *mmc, int len)
Andy Fleming272cc702008-10-30 16:41:01 -0500275{
276 struct mmc_cmd cmd;
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200277 int err;
Andy Fleming272cc702008-10-30 16:41:01 -0500278
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600279 if (mmc->ddr_mode)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900280 return 0;
281
Andy Fleming272cc702008-10-30 16:41:01 -0500282 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
283 cmd.resp_type = MMC_RSP_R1;
284 cmd.cmdarg = len;
Andy Fleming272cc702008-10-30 16:41:01 -0500285
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200286 err = mmc_send_cmd(mmc, &cmd, NULL);
287
288#ifdef CONFIG_MMC_QUIRKS
289 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SET_BLOCKLEN)) {
290 int retries = 4;
291 /*
292 * It has been seen that SET_BLOCKLEN may fail on the first
293 * attempt, let's try a few more time
294 */
295 do {
296 err = mmc_send_cmd(mmc, &cmd, NULL);
297 if (!err)
298 break;
299 } while (retries--);
300 }
301#endif
302
303 return err;
Andy Fleming272cc702008-10-30 16:41:01 -0500304}
305
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100306#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200307static const u8 tuning_blk_pattern_4bit[] = {
308 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
309 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
310 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
311 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
312 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
313 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
314 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
315 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
316};
317
318static const u8 tuning_blk_pattern_8bit[] = {
319 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
320 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
321 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
322 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
323 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
324 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
325 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
326 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
327 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
328 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
329 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
330 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
331 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
332 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
333 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
334 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
335};
336
337int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error)
338{
339 struct mmc_cmd cmd;
340 struct mmc_data data;
341 const u8 *tuning_block_pattern;
342 int size, err;
343
344 if (mmc->bus_width == 8) {
345 tuning_block_pattern = tuning_blk_pattern_8bit;
346 size = sizeof(tuning_blk_pattern_8bit);
347 } else if (mmc->bus_width == 4) {
348 tuning_block_pattern = tuning_blk_pattern_4bit;
349 size = sizeof(tuning_blk_pattern_4bit);
350 } else {
351 return -EINVAL;
352 }
353
354 ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
355
356 cmd.cmdidx = opcode;
357 cmd.cmdarg = 0;
358 cmd.resp_type = MMC_RSP_R1;
359
360 data.dest = (void *)data_buf;
361 data.blocks = 1;
362 data.blocksize = size;
363 data.flags = MMC_DATA_READ;
364
365 err = mmc_send_cmd(mmc, &cmd, &data);
366 if (err)
367 return err;
368
369 if (memcmp(data_buf, tuning_block_pattern, size))
370 return -EIO;
371
372 return 0;
373}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100374#endif
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200375
Sascha Silbeff8fef52013-06-14 13:07:25 +0200376static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000377 lbaint_t blkcnt)
Andy Fleming272cc702008-10-30 16:41:01 -0500378{
379 struct mmc_cmd cmd;
380 struct mmc_data data;
381
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700382 if (blkcnt > 1)
383 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
384 else
385 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
Andy Fleming272cc702008-10-30 16:41:01 -0500386
387 if (mmc->high_capacity)
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700388 cmd.cmdarg = start;
Andy Fleming272cc702008-10-30 16:41:01 -0500389 else
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700390 cmd.cmdarg = start * mmc->read_bl_len;
Andy Fleming272cc702008-10-30 16:41:01 -0500391
392 cmd.resp_type = MMC_RSP_R1;
Andy Fleming272cc702008-10-30 16:41:01 -0500393
394 data.dest = dst;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700395 data.blocks = blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500396 data.blocksize = mmc->read_bl_len;
397 data.flags = MMC_DATA_READ;
398
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700399 if (mmc_send_cmd(mmc, &cmd, &data))
400 return 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500401
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700402 if (blkcnt > 1) {
403 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
404 cmd.cmdarg = 0;
405 cmd.resp_type = MMC_RSP_R1b;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700406 if (mmc_send_cmd(mmc, &cmd, NULL)) {
Paul Burton56196822013-09-04 16:12:25 +0100407#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100408 pr_err("mmc fail to send stop cmd\n");
Paul Burton56196822013-09-04 16:12:25 +0100409#endif
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700410 return 0;
411 }
Andy Fleming272cc702008-10-30 16:41:01 -0500412 }
413
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700414 return blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500415}
416
Marek Vasut145429a2020-04-04 12:45:05 +0200417#if !CONFIG_IS_ENABLED(DM_MMC)
418static int mmc_get_b_max(struct mmc *mmc, void *dst, lbaint_t blkcnt)
419{
420 if (mmc->cfg->ops->get_b_max)
421 return mmc->cfg->ops->get_b_max(mmc, dst, blkcnt);
422 else
423 return mmc->cfg->b_max;
424}
425#endif
426
Simon Glassc4d660d2017-07-04 13:31:19 -0600427#if CONFIG_IS_ENABLED(BLK)
Simon Glass7dba0b92016-06-12 23:30:15 -0600428ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600429#else
Simon Glass7dba0b92016-06-12 23:30:15 -0600430ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
431 void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600432#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500433{
Simon Glassc4d660d2017-07-04 13:31:19 -0600434#if CONFIG_IS_ENABLED(BLK)
Simon Glass33fb2112016-05-01 13:52:41 -0600435 struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
436#endif
Simon Glassbcce53d2016-02-29 15:25:51 -0700437 int dev_num = block_dev->devnum;
Stephen Warren873cc1d2015-12-07 11:38:49 -0700438 int err;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700439 lbaint_t cur, blocks_todo = blkcnt;
Marek Vasut145429a2020-04-04 12:45:05 +0200440 uint b_max;
Andy Fleming272cc702008-10-30 16:41:01 -0500441
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700442 if (blkcnt == 0)
443 return 0;
444
445 struct mmc *mmc = find_mmc_device(dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500446 if (!mmc)
447 return 0;
448
Marek Vasutb5b838f2016-12-01 02:06:33 +0100449 if (CONFIG_IS_ENABLED(MMC_TINY))
450 err = mmc_switch_part(mmc, block_dev->hwpart);
451 else
452 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
453
Stephen Warren873cc1d2015-12-07 11:38:49 -0700454 if (err < 0)
455 return 0;
456
Simon Glassc40fdca2016-05-01 13:52:35 -0600457 if ((start + blkcnt) > block_dev->lba) {
Paul Burton56196822013-09-04 16:12:25 +0100458#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100459 pr_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
460 start + blkcnt, block_dev->lba);
Paul Burton56196822013-09-04 16:12:25 +0100461#endif
Lei Wend2bf29e2010-09-13 22:07:27 +0800462 return 0;
463 }
Andy Fleming272cc702008-10-30 16:41:01 -0500464
Simon Glass11692992015-06-23 15:38:50 -0600465 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900466 pr_debug("%s: Failed to set blocklen\n", __func__);
Andy Fleming272cc702008-10-30 16:41:01 -0500467 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600468 }
Andy Fleming272cc702008-10-30 16:41:01 -0500469
Marek Vasut145429a2020-04-04 12:45:05 +0200470 b_max = mmc_get_b_max(mmc, dst, blkcnt);
471
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700472 do {
Marek Vasut145429a2020-04-04 12:45:05 +0200473 cur = (blocks_todo > b_max) ? b_max : blocks_todo;
Simon Glass11692992015-06-23 15:38:50 -0600474 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900475 pr_debug("%s: Failed to read blocks\n", __func__);
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700476 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600477 }
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700478 blocks_todo -= cur;
479 start += cur;
480 dst += cur * mmc->read_bl_len;
481 } while (blocks_todo > 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500482
483 return blkcnt;
484}
485
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000486static int mmc_go_idle(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500487{
488 struct mmc_cmd cmd;
489 int err;
490
491 udelay(1000);
492
493 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
494 cmd.cmdarg = 0;
495 cmd.resp_type = MMC_RSP_NONE;
Andy Fleming272cc702008-10-30 16:41:01 -0500496
497 err = mmc_send_cmd(mmc, &cmd, NULL);
498
499 if (err)
500 return err;
501
502 udelay(2000);
503
504 return 0;
505}
506
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100507#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200508static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
509{
510 struct mmc_cmd cmd;
511 int err = 0;
512
513 /*
514 * Send CMD11 only if the request is to switch the card to
515 * 1.8V signalling.
516 */
517 if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
518 return mmc_set_signal_voltage(mmc, signal_voltage);
519
520 cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
521 cmd.cmdarg = 0;
522 cmd.resp_type = MMC_RSP_R1;
523
524 err = mmc_send_cmd(mmc, &cmd, NULL);
525 if (err)
526 return err;
527
528 if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
529 return -EIO;
530
531 /*
532 * The card should drive cmd and dat[0:3] low immediately
533 * after the response of cmd11, but wait 100 us to be sure
534 */
535 err = mmc_wait_dat0(mmc, 0, 100);
536 if (err == -ENOSYS)
537 udelay(100);
538 else if (err)
539 return -ETIMEDOUT;
540
541 /*
542 * During a signal voltage level switch, the clock must be gated
543 * for 5 ms according to the SD spec
544 */
Jaehoon Chung65117182018-01-26 19:25:29 +0900545 mmc_set_clock(mmc, mmc->clock, MMC_CLK_DISABLE);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200546
547 err = mmc_set_signal_voltage(mmc, signal_voltage);
548 if (err)
549 return err;
550
551 /* Keep clock gated for at least 10 ms, though spec only says 5 ms */
552 mdelay(10);
Jaehoon Chung65117182018-01-26 19:25:29 +0900553 mmc_set_clock(mmc, mmc->clock, MMC_CLK_ENABLE);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200554
555 /*
556 * Failure to switch is indicated by the card holding
557 * dat[0:3] low. Wait for at least 1 ms according to spec
558 */
559 err = mmc_wait_dat0(mmc, 1, 1000);
560 if (err == -ENOSYS)
561 udelay(1000);
562 else if (err)
563 return -ETIMEDOUT;
564
565 return 0;
566}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100567#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200568
569static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
Andy Fleming272cc702008-10-30 16:41:01 -0500570{
571 int timeout = 1000;
572 int err;
573 struct mmc_cmd cmd;
574
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500575 while (1) {
Andy Fleming272cc702008-10-30 16:41:01 -0500576 cmd.cmdidx = MMC_CMD_APP_CMD;
577 cmd.resp_type = MMC_RSP_R1;
578 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500579
580 err = mmc_send_cmd(mmc, &cmd, NULL);
581
582 if (err)
583 return err;
584
585 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
586 cmd.resp_type = MMC_RSP_R3;
Stefano Babic250de122010-01-20 18:20:39 +0100587
588 /*
589 * Most cards do not answer if some reserved bits
590 * in the ocr are set. However, Some controller
591 * can set bit 7 (reserved for low voltages), but
592 * how to manage low voltages SD card is not yet
593 * specified.
594 */
Thomas Choud52ebf12010-12-24 13:12:21 +0000595 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200596 (mmc->cfg->voltages & 0xff8000);
Andy Fleming272cc702008-10-30 16:41:01 -0500597
598 if (mmc->version == SD_VERSION_2)
599 cmd.cmdarg |= OCR_HCS;
600
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200601 if (uhs_en)
602 cmd.cmdarg |= OCR_S18R;
603
Andy Fleming272cc702008-10-30 16:41:01 -0500604 err = mmc_send_cmd(mmc, &cmd, NULL);
605
606 if (err)
607 return err;
608
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500609 if (cmd.response[0] & OCR_BUSY)
610 break;
Andy Fleming272cc702008-10-30 16:41:01 -0500611
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500612 if (timeout-- <= 0)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900613 return -EOPNOTSUPP;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500614
615 udelay(1000);
616 }
Andy Fleming272cc702008-10-30 16:41:01 -0500617
618 if (mmc->version != SD_VERSION_2)
619 mmc->version = SD_VERSION_1_0;
620
Thomas Choud52ebf12010-12-24 13:12:21 +0000621 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
622 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
623 cmd.resp_type = MMC_RSP_R3;
624 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000625
626 err = mmc_send_cmd(mmc, &cmd, NULL);
627
628 if (err)
629 return err;
630 }
631
Rabin Vincent998be3d2009-04-05 13:30:56 +0530632 mmc->ocr = cmd.response[0];
Andy Fleming272cc702008-10-30 16:41:01 -0500633
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100634#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200635 if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
636 == 0x41000000) {
637 err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
638 if (err)
639 return err;
640 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100641#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200642
Andy Fleming272cc702008-10-30 16:41:01 -0500643 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
644 mmc->rca = 0;
645
646 return 0;
647}
648
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500649static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
Andy Fleming272cc702008-10-30 16:41:01 -0500650{
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500651 struct mmc_cmd cmd;
Andy Fleming272cc702008-10-30 16:41:01 -0500652 int err;
653
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500654 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
655 cmd.resp_type = MMC_RSP_R3;
656 cmd.cmdarg = 0;
Rob Herring5a203972015-03-23 17:56:59 -0500657 if (use_arg && !mmc_host_is_spi(mmc))
658 cmd.cmdarg = OCR_HCS |
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200659 (mmc->cfg->voltages &
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500660 (mmc->ocr & OCR_VOLTAGE_MASK)) |
661 (mmc->ocr & OCR_ACCESS_MODE);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000662
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500663 err = mmc_send_cmd(mmc, &cmd, NULL);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000664 if (err)
665 return err;
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500666 mmc->ocr = cmd.response[0];
Che-Liang Chioue9550442012-11-28 15:21:13 +0000667 return 0;
668}
669
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200670static int mmc_send_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000671{
Che-Liang Chioue9550442012-11-28 15:21:13 +0000672 int err, i;
Haibo Chenfe959052020-06-15 17:18:12 +0800673 int timeout = 1000;
674 uint start;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000675
Andy Fleming272cc702008-10-30 16:41:01 -0500676 /* Some cards seem to need this */
677 mmc_go_idle(mmc);
678
Haibo Chenfe959052020-06-15 17:18:12 +0800679 start = get_timer(0);
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000680 /* Asking to the card its capabilities */
Haibo Chenfe959052020-06-15 17:18:12 +0800681 for (i = 0; ; i++) {
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500682 err = mmc_send_op_cond_iter(mmc, i != 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500683 if (err)
684 return err;
685
Che-Liang Chioue9550442012-11-28 15:21:13 +0000686 /* exit if not busy (flag seems to be inverted) */
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500687 if (mmc->ocr & OCR_BUSY)
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500688 break;
Haibo Chenfe959052020-06-15 17:18:12 +0800689
690 if (get_timer(start) > timeout)
691 return -ETIMEDOUT;
692 udelay(100);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000693 }
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500694 mmc->op_cond_pending = 1;
695 return 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000696}
Andy Fleming272cc702008-10-30 16:41:01 -0500697
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200698static int mmc_complete_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000699{
700 struct mmc_cmd cmd;
701 int timeout = 1000;
Vipul Kumar36332b62018-05-03 12:20:54 +0530702 ulong start;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000703 int err;
704
705 mmc->op_cond_pending = 0;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500706 if (!(mmc->ocr & OCR_BUSY)) {
Yangbo Lud188b112016-08-02 15:33:18 +0800707 /* Some cards seem to need this */
708 mmc_go_idle(mmc);
709
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500710 start = get_timer(0);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500711 while (1) {
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500712 err = mmc_send_op_cond_iter(mmc, 1);
713 if (err)
714 return err;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500715 if (mmc->ocr & OCR_BUSY)
716 break;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500717 if (get_timer(start) > timeout)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900718 return -EOPNOTSUPP;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500719 udelay(100);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500720 }
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500721 }
Andy Fleming272cc702008-10-30 16:41:01 -0500722
Thomas Choud52ebf12010-12-24 13:12:21 +0000723 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
724 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
725 cmd.resp_type = MMC_RSP_R3;
726 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000727
728 err = mmc_send_cmd(mmc, &cmd, NULL);
729
730 if (err)
731 return err;
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500732
733 mmc->ocr = cmd.response[0];
Thomas Choud52ebf12010-12-24 13:12:21 +0000734 }
735
Andy Fleming272cc702008-10-30 16:41:01 -0500736 mmc->version = MMC_VERSION_UNKNOWN;
Andy Fleming272cc702008-10-30 16:41:01 -0500737
738 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
Stephen Warrendef816a2014-01-30 16:11:12 -0700739 mmc->rca = 1;
Andy Fleming272cc702008-10-30 16:41:01 -0500740
741 return 0;
742}
743
744
Heinrich Schuchardt1601ea22020-03-30 07:24:17 +0200745int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
Andy Fleming272cc702008-10-30 16:41:01 -0500746{
747 struct mmc_cmd cmd;
748 struct mmc_data data;
749 int err;
750
751 /* Get the Card Status Register */
752 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
753 cmd.resp_type = MMC_RSP_R1;
754 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500755
Yoshihiro Shimodacdfd1ac2012-06-07 19:09:11 +0000756 data.dest = (char *)ext_csd;
Andy Fleming272cc702008-10-30 16:41:01 -0500757 data.blocks = 1;
Simon Glass8bfa1952013-04-03 08:54:30 +0000758 data.blocksize = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -0500759 data.flags = MMC_DATA_READ;
760
761 err = mmc_send_cmd(mmc, &cmd, &data);
762
763 return err;
764}
765
Marek Vasut68925502019-02-06 11:34:27 +0100766static int __mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value,
767 bool send_status)
Andy Fleming272cc702008-10-30 16:41:01 -0500768{
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200769 unsigned int status, start;
Andy Fleming272cc702008-10-30 16:41:01 -0500770 struct mmc_cmd cmd;
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300771 int timeout_ms = DEFAULT_CMD6_TIMEOUT_MS;
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200772 bool is_part_switch = (set == EXT_CSD_CMD_SET_NORMAL) &&
773 (index == EXT_CSD_PART_CONF);
Maxime Riparda9003dc2016-11-04 16:18:08 +0100774 int retries = 3;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000775 int ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500776
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +0200777 if (mmc->gen_cmd6_time)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300778 timeout_ms = mmc->gen_cmd6_time * 10;
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +0200779
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200780 if (is_part_switch && mmc->part_switch_time)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300781 timeout_ms = mmc->part_switch_time * 10;
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200782
Andy Fleming272cc702008-10-30 16:41:01 -0500783 cmd.cmdidx = MMC_CMD_SWITCH;
784 cmd.resp_type = MMC_RSP_R1b;
785 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000786 (index << 16) |
787 (value << 8);
Andy Fleming272cc702008-10-30 16:41:01 -0500788
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200789 do {
Maxime Riparda9003dc2016-11-04 16:18:08 +0100790 ret = mmc_send_cmd(mmc, &cmd, NULL);
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200791 } while (ret && retries-- > 0);
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000792
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200793 if (ret)
794 return ret;
795
796 start = get_timer(0);
797
798 /* poll dat0 for rdy/buys status */
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300799 ret = mmc_wait_dat0(mmc, 1, timeout_ms * 1000);
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200800 if (ret && ret != -ENOSYS)
801 return ret;
802
803 /*
804 * In cases when not allowed to poll by using CMD13 or because we aren't
805 * capable of polling by using mmc_wait_dat0, then rely on waiting the
806 * stated timeout to be sufficient.
807 */
Haibo Chenef5ab0d2020-09-22 18:11:42 +0800808 if (ret == -ENOSYS && !send_status) {
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300809 mdelay(timeout_ms);
Haibo Chenef5ab0d2020-09-22 18:11:42 +0800810 return 0;
811 }
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200812
813 /* Finally wait until the card is ready or indicates a failure
814 * to switch. It doesn't hurt to use CMD13 here even if send_status
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300815 * is false, because by now (after 'timeout_ms' ms) the bus should be
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200816 * reliable.
817 */
818 do {
819 ret = mmc_send_status(mmc, &status);
820
821 if (!ret && (status & MMC_STATUS_SWITCH_ERROR)) {
822 pr_debug("switch failed %d/%d/0x%x !\n", set, index,
823 value);
824 return -EIO;
Maxime Riparda9003dc2016-11-04 16:18:08 +0100825 }
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200826 if (!ret && (status & MMC_STATUS_RDY_FOR_DATA))
Marek Vasut68925502019-02-06 11:34:27 +0100827 return 0;
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200828 udelay(100);
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300829 } while (get_timer(start) < timeout_ms);
Marek Vasut68925502019-02-06 11:34:27 +0100830
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200831 return -ETIMEDOUT;
Andy Fleming272cc702008-10-30 16:41:01 -0500832}
833
Marek Vasut68925502019-02-06 11:34:27 +0100834int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
835{
836 return __mmc_switch(mmc, set, index, value, true);
837}
838
Heinrich Schuchardt0469d842020-03-30 07:24:19 +0200839int mmc_boot_wp(struct mmc *mmc)
840{
841 return mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BOOT_WP, 1);
842}
843
Marek Vasut62d77ce2018-04-15 00:37:11 +0200844#if !CONFIG_IS_ENABLED(MMC_TINY)
Marek Vasutb9a2a0e2019-01-03 21:19:24 +0100845static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode,
846 bool hsdowngrade)
Andy Fleming272cc702008-10-30 16:41:01 -0500847{
Andy Fleming272cc702008-10-30 16:41:01 -0500848 int err;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200849 int speed_bits;
850
851 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
852
853 switch (mode) {
854 case MMC_HS:
855 case MMC_HS_52:
856 case MMC_DDR_52:
857 speed_bits = EXT_CSD_TIMING_HS;
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200858 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100859#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200860 case MMC_HS_200:
861 speed_bits = EXT_CSD_TIMING_HS200;
862 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100863#endif
Peng Fan3dd26262018-08-10 14:07:54 +0800864#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
865 case MMC_HS_400:
866 speed_bits = EXT_CSD_TIMING_HS400;
867 break;
868#endif
Peng Fan44acd492019-07-10 14:43:07 +0800869#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
870 case MMC_HS_400_ES:
871 speed_bits = EXT_CSD_TIMING_HS400;
872 break;
873#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200874 case MMC_LEGACY:
875 speed_bits = EXT_CSD_TIMING_LEGACY;
876 break;
877 default:
878 return -EINVAL;
879 }
Marek Vasut68925502019-02-06 11:34:27 +0100880
881 err = __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
882 speed_bits, !hsdowngrade);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200883 if (err)
884 return err;
885
Marek Vasutb9a2a0e2019-01-03 21:19:24 +0100886#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
887 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
888 /*
889 * In case the eMMC is in HS200/HS400 mode and we are downgrading
890 * to HS mode, the card clock are still running much faster than
891 * the supported HS mode clock, so we can not reliably read out
892 * Extended CSD. Reconfigure the controller to run at HS mode.
893 */
894 if (hsdowngrade) {
895 mmc_select_mode(mmc, MMC_HS);
896 mmc_set_clock(mmc, mmc_mode2freq(mmc, MMC_HS), false);
897 }
898#endif
899
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200900 if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
901 /* Now check to see that it worked */
902 err = mmc_send_ext_csd(mmc, test_csd);
903 if (err)
904 return err;
905
906 /* No high-speed support */
907 if (!test_csd[EXT_CSD_HS_TIMING])
908 return -ENOTSUPP;
909 }
910
911 return 0;
912}
913
914static int mmc_get_capabilities(struct mmc *mmc)
915{
916 u8 *ext_csd = mmc->ext_csd;
917 char cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -0500918
Jean-Jacques Hiblot00e446f2017-11-30 17:43:56 +0100919 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -0500920
Thomas Choud52ebf12010-12-24 13:12:21 +0000921 if (mmc_host_is_spi(mmc))
922 return 0;
923
Andy Fleming272cc702008-10-30 16:41:01 -0500924 /* Only version 4 supports high-speed */
925 if (mmc->version < MMC_VERSION_4)
926 return 0;
927
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200928 if (!ext_csd) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100929 pr_err("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200930 return -ENOTSUPP;
931 }
932
Andrew Gabbasovfc5b32f2014-12-25 10:22:25 -0600933 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
934
Peng Fan3dd26262018-08-10 14:07:54 +0800935 cardtype = ext_csd[EXT_CSD_CARD_TYPE];
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +0200936 mmc->cardtype = cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -0500937
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100938#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200939 if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
940 EXT_CSD_CARD_TYPE_HS200_1_8V)) {
941 mmc->card_caps |= MMC_MODE_HS200;
942 }
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100943#endif
Peng Fan44acd492019-07-10 14:43:07 +0800944#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT) || \
945 CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
Peng Fan3dd26262018-08-10 14:07:54 +0800946 if (cardtype & (EXT_CSD_CARD_TYPE_HS400_1_2V |
947 EXT_CSD_CARD_TYPE_HS400_1_8V)) {
948 mmc->card_caps |= MMC_MODE_HS400;
949 }
950#endif
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900951 if (cardtype & EXT_CSD_CARD_TYPE_52) {
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200952 if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900953 mmc->card_caps |= MMC_MODE_DDR_52MHz;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200954 mmc->card_caps |= MMC_MODE_HS_52MHz;
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900955 }
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200956 if (cardtype & EXT_CSD_CARD_TYPE_26)
957 mmc->card_caps |= MMC_MODE_HS;
Andy Fleming272cc702008-10-30 16:41:01 -0500958
Peng Fan44acd492019-07-10 14:43:07 +0800959#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
960 if (ext_csd[EXT_CSD_STROBE_SUPPORT] &&
961 (mmc->card_caps & MMC_MODE_HS400)) {
962 mmc->card_caps |= MMC_MODE_HS400_ES;
963 }
964#endif
965
Andy Fleming272cc702008-10-30 16:41:01 -0500966 return 0;
967}
Marek Vasut62d77ce2018-04-15 00:37:11 +0200968#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500969
Stephen Warrenf866a462013-06-11 15:14:01 -0600970static int mmc_set_capacity(struct mmc *mmc, int part_num)
971{
972 switch (part_num) {
973 case 0:
974 mmc->capacity = mmc->capacity_user;
975 break;
976 case 1:
977 case 2:
978 mmc->capacity = mmc->capacity_boot;
979 break;
980 case 3:
981 mmc->capacity = mmc->capacity_rpmb;
982 break;
983 case 4:
984 case 5:
985 case 6:
986 case 7:
987 mmc->capacity = mmc->capacity_gp[part_num - 4];
988 break;
989 default:
990 return -1;
991 }
992
Simon Glassc40fdca2016-05-01 13:52:35 -0600993 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Stephen Warrenf866a462013-06-11 15:14:01 -0600994
995 return 0;
996}
997
Simon Glass7dba0b92016-06-12 23:30:15 -0600998int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
Lei Wenbc897b12011-05-02 16:26:26 +0000999{
Stephen Warrenf866a462013-06-11 15:14:01 -06001000 int ret;
Jean-Jacques Hiblot05384772019-07-02 10:53:58 +02001001 int retry = 3;
Lei Wenbc897b12011-05-02 16:26:26 +00001002
Jean-Jacques Hiblot05384772019-07-02 10:53:58 +02001003 do {
1004 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1005 EXT_CSD_PART_CONF,
1006 (mmc->part_config & ~PART_ACCESS_MASK)
1007 | (part_num & PART_ACCESS_MASK));
1008 } while (ret && retry--);
Stephen Warrenf866a462013-06-11 15:14:01 -06001009
Peter Bigot6dc93e72014-09-02 18:31:23 -05001010 /*
1011 * Set the capacity if the switch succeeded or was intended
1012 * to return to representing the raw device.
1013 */
Stephen Warren873cc1d2015-12-07 11:38:49 -07001014 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
Peter Bigot6dc93e72014-09-02 18:31:23 -05001015 ret = mmc_set_capacity(mmc, part_num);
Simon Glassfdbb1392016-05-01 13:52:37 -06001016 mmc_get_blk_desc(mmc)->hwpart = part_num;
Stephen Warren873cc1d2015-12-07 11:38:49 -07001017 }
Peter Bigot6dc93e72014-09-02 18:31:23 -05001018
1019 return ret;
Lei Wenbc897b12011-05-02 16:26:26 +00001020}
1021
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +01001022#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001023int mmc_hwpart_config(struct mmc *mmc,
1024 const struct mmc_hwpart_conf *conf,
1025 enum mmc_hwpart_conf_mode mode)
1026{
1027 u8 part_attrs = 0;
1028 u32 enh_size_mult;
1029 u32 enh_start_addr;
1030 u32 gp_size_mult[4];
1031 u32 max_enh_size_mult;
1032 u32 tot_enh_size_mult = 0;
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001033 u8 wr_rel_set;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001034 int i, pidx, err;
1035 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1036
1037 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
1038 return -EINVAL;
1039
1040 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001041 pr_err("eMMC >= 4.4 required for enhanced user data area\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001042 return -EMEDIUMTYPE;
1043 }
1044
1045 if (!(mmc->part_support & PART_SUPPORT)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001046 pr_err("Card does not support partitioning\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001047 return -EMEDIUMTYPE;
1048 }
1049
1050 if (!mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001051 pr_err("Card does not define HC WP group size\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001052 return -EMEDIUMTYPE;
1053 }
1054
1055 /* check partition alignment and total enhanced size */
1056 if (conf->user.enh_size) {
1057 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
1058 conf->user.enh_start % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001059 pr_err("User data enhanced area not HC WP group "
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001060 "size aligned\n");
1061 return -EINVAL;
1062 }
1063 part_attrs |= EXT_CSD_ENH_USR;
1064 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
1065 if (mmc->high_capacity) {
1066 enh_start_addr = conf->user.enh_start;
1067 } else {
1068 enh_start_addr = (conf->user.enh_start << 9);
1069 }
1070 } else {
1071 enh_size_mult = 0;
1072 enh_start_addr = 0;
1073 }
1074 tot_enh_size_mult += enh_size_mult;
1075
1076 for (pidx = 0; pidx < 4; pidx++) {
1077 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001078 pr_err("GP%i partition not HC WP group size "
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001079 "aligned\n", pidx+1);
1080 return -EINVAL;
1081 }
1082 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
1083 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
1084 part_attrs |= EXT_CSD_ENH_GP(pidx);
1085 tot_enh_size_mult += gp_size_mult[pidx];
1086 }
1087 }
1088
1089 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001090 pr_err("Card does not support enhanced attribute\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001091 return -EMEDIUMTYPE;
1092 }
1093
1094 err = mmc_send_ext_csd(mmc, ext_csd);
1095 if (err)
1096 return err;
1097
1098 max_enh_size_mult =
1099 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1100 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1101 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1102 if (tot_enh_size_mult > max_enh_size_mult) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001103 pr_err("Total enhanced size exceeds maximum (%u > %u)\n",
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001104 tot_enh_size_mult, max_enh_size_mult);
1105 return -EMEDIUMTYPE;
1106 }
1107
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001108 /* The default value of EXT_CSD_WR_REL_SET is device
1109 * dependent, the values can only be changed if the
1110 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1111 * changed only once and before partitioning is completed. */
1112 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1113 if (conf->user.wr_rel_change) {
1114 if (conf->user.wr_rel_set)
1115 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1116 else
1117 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1118 }
1119 for (pidx = 0; pidx < 4; pidx++) {
1120 if (conf->gp_part[pidx].wr_rel_change) {
1121 if (conf->gp_part[pidx].wr_rel_set)
1122 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1123 else
1124 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1125 }
1126 }
1127
1128 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1129 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1130 puts("Card does not support host controlled partition write "
1131 "reliability settings\n");
1132 return -EMEDIUMTYPE;
1133 }
1134
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001135 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1136 EXT_CSD_PARTITION_SETTING_COMPLETED) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001137 pr_err("Card already partitioned\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001138 return -EPERM;
1139 }
1140
1141 if (mode == MMC_HWPART_CONF_CHECK)
1142 return 0;
1143
1144 /* Partitioning requires high-capacity size definitions */
1145 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1146 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1147 EXT_CSD_ERASE_GROUP_DEF, 1);
1148
1149 if (err)
1150 return err;
1151
1152 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1153
Jaehoon Chung4af66592020-01-17 15:06:54 +09001154#if CONFIG_IS_ENABLED(MMC_WRITE)
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001155 /* update erase group size to be high-capacity */
1156 mmc->erase_grp_size =
1157 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jaehoon Chung4af66592020-01-17 15:06:54 +09001158#endif
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001159
1160 }
1161
1162 /* all OK, write the configuration */
1163 for (i = 0; i < 4; i++) {
1164 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1165 EXT_CSD_ENH_START_ADDR+i,
1166 (enh_start_addr >> (i*8)) & 0xFF);
1167 if (err)
1168 return err;
1169 }
1170 for (i = 0; i < 3; i++) {
1171 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1172 EXT_CSD_ENH_SIZE_MULT+i,
1173 (enh_size_mult >> (i*8)) & 0xFF);
1174 if (err)
1175 return err;
1176 }
1177 for (pidx = 0; pidx < 4; pidx++) {
1178 for (i = 0; i < 3; i++) {
1179 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1180 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1181 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1182 if (err)
1183 return err;
1184 }
1185 }
1186 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1187 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1188 if (err)
1189 return err;
1190
1191 if (mode == MMC_HWPART_CONF_SET)
1192 return 0;
1193
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001194 /* The WR_REL_SET is a write-once register but shall be
1195 * written before setting PART_SETTING_COMPLETED. As it is
1196 * write-once we can only write it when completing the
1197 * partitioning. */
1198 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1199 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1200 EXT_CSD_WR_REL_SET, wr_rel_set);
1201 if (err)
1202 return err;
1203 }
1204
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001205 /* Setting PART_SETTING_COMPLETED confirms the partition
1206 * configuration but it only becomes effective after power
1207 * cycle, so we do not adjust the partition related settings
1208 * in the mmc struct. */
1209
1210 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1211 EXT_CSD_PARTITION_SETTING,
1212 EXT_CSD_PARTITION_SETTING_COMPLETED);
1213 if (err)
1214 return err;
1215
1216 return 0;
1217}
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +01001218#endif
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001219
Simon Glasse7881d82017-07-29 11:35:31 -06001220#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +00001221int mmc_getcd(struct mmc *mmc)
1222{
1223 int cd;
1224
1225 cd = board_mmc_getcd(mmc);
1226
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001227 if (cd < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001228 if (mmc->cfg->ops->getcd)
1229 cd = mmc->cfg->ops->getcd(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001230 else
1231 cd = 1;
1232 }
Thierry Reding48972d92012-01-02 01:15:37 +00001233
1234 return cd;
1235}
Simon Glass8ca51e52016-06-12 23:30:22 -06001236#endif
Thierry Reding48972d92012-01-02 01:15:37 +00001237
Marek Vasut62d77ce2018-04-15 00:37:11 +02001238#if !CONFIG_IS_ENABLED(MMC_TINY)
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001239static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
Andy Fleming272cc702008-10-30 16:41:01 -05001240{
1241 struct mmc_cmd cmd;
1242 struct mmc_data data;
1243
1244 /* Switch the frequency */
1245 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1246 cmd.resp_type = MMC_RSP_R1;
1247 cmd.cmdarg = (mode << 31) | 0xffffff;
1248 cmd.cmdarg &= ~(0xf << (group * 4));
1249 cmd.cmdarg |= value << (group * 4);
Andy Fleming272cc702008-10-30 16:41:01 -05001250
1251 data.dest = (char *)resp;
1252 data.blocksize = 64;
1253 data.blocks = 1;
1254 data.flags = MMC_DATA_READ;
1255
1256 return mmc_send_cmd(mmc, &cmd, &data);
1257}
1258
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001259static int sd_get_capabilities(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001260{
1261 int err;
1262 struct mmc_cmd cmd;
Suniel Mahesh18e7c8f2017-10-05 11:32:00 +05301263 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
1264 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
Andy Fleming272cc702008-10-30 16:41:01 -05001265 struct mmc_data data;
1266 int timeout;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001267#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001268 u32 sd3_bus_mode;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001269#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001270
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301271 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05001272
Thomas Choud52ebf12010-12-24 13:12:21 +00001273 if (mmc_host_is_spi(mmc))
1274 return 0;
1275
Andy Fleming272cc702008-10-30 16:41:01 -05001276 /* Read the SCR to find out if this card supports higher speeds */
1277 cmd.cmdidx = MMC_CMD_APP_CMD;
1278 cmd.resp_type = MMC_RSP_R1;
1279 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05001280
1281 err = mmc_send_cmd(mmc, &cmd, NULL);
1282
1283 if (err)
1284 return err;
1285
1286 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1287 cmd.resp_type = MMC_RSP_R1;
1288 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05001289
1290 timeout = 3;
1291
1292retry_scr:
Anton staaff781dd32011-10-03 13:54:59 +00001293 data.dest = (char *)scr;
Andy Fleming272cc702008-10-30 16:41:01 -05001294 data.blocksize = 8;
1295 data.blocks = 1;
1296 data.flags = MMC_DATA_READ;
1297
1298 err = mmc_send_cmd(mmc, &cmd, &data);
1299
1300 if (err) {
1301 if (timeout--)
1302 goto retry_scr;
1303
1304 return err;
1305 }
1306
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001307 mmc->scr[0] = __be32_to_cpu(scr[0]);
1308 mmc->scr[1] = __be32_to_cpu(scr[1]);
Andy Fleming272cc702008-10-30 16:41:01 -05001309
1310 switch ((mmc->scr[0] >> 24) & 0xf) {
Bin Meng53e8e402016-03-17 21:53:13 -07001311 case 0:
1312 mmc->version = SD_VERSION_1_0;
1313 break;
1314 case 1:
1315 mmc->version = SD_VERSION_1_10;
1316 break;
1317 case 2:
1318 mmc->version = SD_VERSION_2;
1319 if ((mmc->scr[0] >> 15) & 0x1)
1320 mmc->version = SD_VERSION_3;
1321 break;
1322 default:
1323 mmc->version = SD_VERSION_1_0;
1324 break;
Andy Fleming272cc702008-10-30 16:41:01 -05001325 }
1326
Alagu Sankarb44c7082010-05-12 15:08:24 +05301327 if (mmc->scr[0] & SD_DATA_4BIT)
1328 mmc->card_caps |= MMC_MODE_4BIT;
1329
Andy Fleming272cc702008-10-30 16:41:01 -05001330 /* Version 1.0 doesn't support switching */
1331 if (mmc->version == SD_VERSION_1_0)
1332 return 0;
1333
1334 timeout = 4;
1335 while (timeout--) {
1336 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
Anton staaff781dd32011-10-03 13:54:59 +00001337 (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001338
1339 if (err)
1340 return err;
1341
1342 /* The high-speed function is busy. Try again */
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001343 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
Andy Fleming272cc702008-10-30 16:41:01 -05001344 break;
1345 }
1346
Andy Fleming272cc702008-10-30 16:41:01 -05001347 /* If high-speed isn't supported, we return */
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001348 if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1349 mmc->card_caps |= MMC_CAP(SD_HS);
Andy Fleming272cc702008-10-30 16:41:01 -05001350
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001351#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001352 /* Version before 3.0 don't support UHS modes */
1353 if (mmc->version < SD_VERSION_3)
1354 return 0;
1355
1356 sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1357 if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1358 mmc->card_caps |= MMC_CAP(UHS_SDR104);
1359 if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1360 mmc->card_caps |= MMC_CAP(UHS_SDR50);
1361 if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1362 mmc->card_caps |= MMC_CAP(UHS_SDR25);
1363 if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1364 mmc->card_caps |= MMC_CAP(UHS_SDR12);
1365 if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1366 mmc->card_caps |= MMC_CAP(UHS_DDR50);
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001367#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001368
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001369 return 0;
1370}
1371
1372static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1373{
1374 int err;
1375
1376 ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001377 int speed;
Macpaul Lin2c3fbf42011-11-28 16:31:09 +00001378
Marek Vasutcf345762018-11-18 03:25:08 +01001379 /* SD version 1.00 and 1.01 does not support CMD 6 */
1380 if (mmc->version == SD_VERSION_1_0)
1381 return 0;
1382
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001383 switch (mode) {
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301384 case MMC_LEGACY:
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001385 speed = UHS_SDR12_BUS_SPEED;
1386 break;
1387 case SD_HS:
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001388 speed = HIGH_SPEED_BUS_SPEED;
1389 break;
1390#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1391 case UHS_SDR12:
1392 speed = UHS_SDR12_BUS_SPEED;
1393 break;
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001394 case UHS_SDR25:
1395 speed = UHS_SDR25_BUS_SPEED;
1396 break;
1397 case UHS_SDR50:
1398 speed = UHS_SDR50_BUS_SPEED;
1399 break;
1400 case UHS_DDR50:
1401 speed = UHS_DDR50_BUS_SPEED;
1402 break;
1403 case UHS_SDR104:
1404 speed = UHS_SDR104_BUS_SPEED;
1405 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001406#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001407 default:
1408 return -EINVAL;
1409 }
1410
1411 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001412 if (err)
1413 return err;
1414
Jean-Jacques Hiblota0276f32018-02-09 12:09:27 +01001415 if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001416 return -ENOTSUPP;
1417
1418 return 0;
1419}
1420
Marek Vasutec360e62018-04-15 00:36:45 +02001421static int sd_select_bus_width(struct mmc *mmc, int w)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001422{
1423 int err;
1424 struct mmc_cmd cmd;
1425
1426 if ((w != 4) && (w != 1))
1427 return -EINVAL;
1428
1429 cmd.cmdidx = MMC_CMD_APP_CMD;
1430 cmd.resp_type = MMC_RSP_R1;
1431 cmd.cmdarg = mmc->rca << 16;
1432
1433 err = mmc_send_cmd(mmc, &cmd, NULL);
1434 if (err)
1435 return err;
1436
1437 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1438 cmd.resp_type = MMC_RSP_R1;
1439 if (w == 4)
1440 cmd.cmdarg = 2;
1441 else if (w == 1)
1442 cmd.cmdarg = 0;
1443 err = mmc_send_cmd(mmc, &cmd, NULL);
1444 if (err)
1445 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05001446
1447 return 0;
1448}
Marek Vasut62d77ce2018-04-15 00:37:11 +02001449#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001450
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001451#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fan3697e592016-09-01 11:13:38 +08001452static int sd_read_ssr(struct mmc *mmc)
1453{
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001454 static const unsigned int sd_au_size[] = {
1455 0, SZ_16K / 512, SZ_32K / 512,
1456 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
1457 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
1458 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
1459 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512,
1460 SZ_64M / 512,
1461 };
Peng Fan3697e592016-09-01 11:13:38 +08001462 int err, i;
1463 struct mmc_cmd cmd;
1464 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1465 struct mmc_data data;
1466 int timeout = 3;
1467 unsigned int au, eo, et, es;
1468
1469 cmd.cmdidx = MMC_CMD_APP_CMD;
1470 cmd.resp_type = MMC_RSP_R1;
1471 cmd.cmdarg = mmc->rca << 16;
1472
1473 err = mmc_send_cmd(mmc, &cmd, NULL);
Joel Johnsond4a5fa32020-01-11 09:08:14 -07001474#ifdef CONFIG_MMC_QUIRKS
1475 if (err && (mmc->quirks & MMC_QUIRK_RETRY_APP_CMD)) {
1476 int retries = 4;
1477 /*
1478 * It has been seen that APP_CMD may fail on the first
1479 * attempt, let's try a few more times
1480 */
1481 do {
1482 err = mmc_send_cmd(mmc, &cmd, NULL);
1483 if (!err)
1484 break;
1485 } while (retries--);
1486 }
1487#endif
Peng Fan3697e592016-09-01 11:13:38 +08001488 if (err)
1489 return err;
1490
1491 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1492 cmd.resp_type = MMC_RSP_R1;
1493 cmd.cmdarg = 0;
1494
1495retry_ssr:
1496 data.dest = (char *)ssr;
1497 data.blocksize = 64;
1498 data.blocks = 1;
1499 data.flags = MMC_DATA_READ;
1500
1501 err = mmc_send_cmd(mmc, &cmd, &data);
1502 if (err) {
1503 if (timeout--)
1504 goto retry_ssr;
1505
1506 return err;
1507 }
1508
1509 for (i = 0; i < 16; i++)
1510 ssr[i] = be32_to_cpu(ssr[i]);
1511
1512 au = (ssr[2] >> 12) & 0xF;
1513 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1514 mmc->ssr.au = sd_au_size[au];
1515 es = (ssr[3] >> 24) & 0xFF;
1516 es |= (ssr[2] & 0xFF) << 8;
1517 et = (ssr[3] >> 18) & 0x3F;
1518 if (es && et) {
1519 eo = (ssr[3] >> 16) & 0x3;
1520 mmc->ssr.erase_timeout = (et * 1000) / es;
1521 mmc->ssr.erase_offset = eo * 1000;
1522 }
1523 } else {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001524 pr_debug("Invalid Allocation Unit Size.\n");
Peng Fan3697e592016-09-01 11:13:38 +08001525 }
1526
1527 return 0;
1528}
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001529#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001530/* frequency bases */
1531/* divided by 10 to be nice to platforms without floating point */
Mike Frysinger5f837c22010-10-20 01:15:53 +00001532static const int fbase[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001533 10000,
1534 100000,
1535 1000000,
1536 10000000,
1537};
1538
1539/* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1540 * to platforms without floating point.
1541 */
Simon Glass61fe0762016-05-14 14:02:57 -06001542static const u8 multipliers[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001543 0, /* reserved */
1544 10,
1545 12,
1546 13,
1547 15,
1548 20,
1549 25,
1550 30,
1551 35,
1552 40,
1553 45,
1554 50,
1555 55,
1556 60,
1557 70,
1558 80,
1559};
1560
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001561static inline int bus_width(uint cap)
1562{
1563 if (cap == MMC_MODE_8BIT)
1564 return 8;
1565 if (cap == MMC_MODE_4BIT)
1566 return 4;
1567 if (cap == MMC_MODE_1BIT)
1568 return 1;
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001569 pr_warn("invalid bus witdh capability 0x%x\n", cap);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001570 return 0;
1571}
1572
Simon Glasse7881d82017-07-29 11:35:31 -06001573#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001574#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001575static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1576{
1577 return -ENOTSUPP;
1578}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001579#endif
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001580
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001581static int mmc_set_ios(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001582{
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001583 int ret = 0;
1584
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001585 if (mmc->cfg->ops->set_ios)
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001586 ret = mmc->cfg->ops->set_ios(mmc);
1587
1588 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05001589}
Yann Gautier3602a562019-09-19 17:56:12 +02001590
1591static int mmc_host_power_cycle(struct mmc *mmc)
1592{
1593 int ret = 0;
1594
1595 if (mmc->cfg->ops->host_power_cycle)
1596 ret = mmc->cfg->ops->host_power_cycle(mmc);
1597
1598 return ret;
1599}
Simon Glass8ca51e52016-06-12 23:30:22 -06001600#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001601
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001602int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
Andy Fleming272cc702008-10-30 16:41:01 -05001603{
Jaehoon Chungc0fafe62018-01-23 14:04:30 +09001604 if (!disable) {
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001605 if (clock > mmc->cfg->f_max)
1606 clock = mmc->cfg->f_max;
Andy Fleming272cc702008-10-30 16:41:01 -05001607
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001608 if (clock < mmc->cfg->f_min)
1609 clock = mmc->cfg->f_min;
1610 }
Andy Fleming272cc702008-10-30 16:41:01 -05001611
1612 mmc->clock = clock;
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001613 mmc->clk_disable = disable;
Andy Fleming272cc702008-10-30 16:41:01 -05001614
Jaehoon Chungd2faadb2018-01-26 19:25:30 +09001615 debug("clock is %s (%dHz)\n", disable ? "disabled" : "enabled", clock);
1616
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001617 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001618}
1619
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001620static int mmc_set_bus_width(struct mmc *mmc, uint width)
Andy Fleming272cc702008-10-30 16:41:01 -05001621{
1622 mmc->bus_width = width;
1623
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001624 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001625}
1626
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001627#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
1628/*
1629 * helper function to display the capabilities in a human
1630 * friendly manner. The capabilities include bus width and
1631 * supported modes.
1632 */
1633void mmc_dump_capabilities(const char *text, uint caps)
1634{
1635 enum bus_mode mode;
1636
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001637 pr_debug("%s: widths [", text);
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001638 if (caps & MMC_MODE_8BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001639 pr_debug("8, ");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001640 if (caps & MMC_MODE_4BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001641 pr_debug("4, ");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001642 if (caps & MMC_MODE_1BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001643 pr_debug("1, ");
1644 pr_debug("\b\b] modes [");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001645 for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
1646 if (MMC_CAP(mode) & caps)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001647 pr_debug("%s, ", mmc_mode_name(mode));
1648 pr_debug("\b\b]\n");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001649}
1650#endif
1651
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001652struct mode_width_tuning {
1653 enum bus_mode mode;
1654 uint widths;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001655#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001656 uint tuning;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001657#endif
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001658};
1659
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001660#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001661int mmc_voltage_to_mv(enum mmc_voltage voltage)
1662{
1663 switch (voltage) {
1664 case MMC_SIGNAL_VOLTAGE_000: return 0;
1665 case MMC_SIGNAL_VOLTAGE_330: return 3300;
1666 case MMC_SIGNAL_VOLTAGE_180: return 1800;
1667 case MMC_SIGNAL_VOLTAGE_120: return 1200;
1668 }
1669 return -EINVAL;
1670}
1671
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001672static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1673{
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001674 int err;
1675
1676 if (mmc->signal_voltage == signal_voltage)
1677 return 0;
1678
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001679 mmc->signal_voltage = signal_voltage;
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001680 err = mmc_set_ios(mmc);
1681 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001682 pr_debug("unable to set voltage (err %d)\n", err);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001683
1684 return err;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001685}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001686#else
1687static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1688{
1689 return 0;
1690}
1691#endif
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001692
Marek Vasut62d77ce2018-04-15 00:37:11 +02001693#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001694static const struct mode_width_tuning sd_modes_by_pref[] = {
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001695#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1696#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001697 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001698 .mode = UHS_SDR104,
1699 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1700 .tuning = MMC_CMD_SEND_TUNING_BLOCK
1701 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001702#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001703 {
1704 .mode = UHS_SDR50,
1705 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1706 },
1707 {
1708 .mode = UHS_DDR50,
1709 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1710 },
1711 {
1712 .mode = UHS_SDR25,
1713 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1714 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001715#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001716 {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001717 .mode = SD_HS,
1718 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1719 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001720#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001721 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001722 .mode = UHS_SDR12,
1723 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1724 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001725#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001726 {
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301727 .mode = MMC_LEGACY,
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001728 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1729 }
1730};
1731
1732#define for_each_sd_mode_by_pref(caps, mwt) \
1733 for (mwt = sd_modes_by_pref;\
1734 mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1735 mwt++) \
1736 if (caps & MMC_CAP(mwt->mode))
1737
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02001738static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001739{
1740 int err;
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001741 uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1742 const struct mode_width_tuning *mwt;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001743#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001744 bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001745#else
1746 bool uhs_en = false;
1747#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001748 uint caps;
1749
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001750#ifdef DEBUG
1751 mmc_dump_capabilities("sd card", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001752 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001753#endif
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001754
Anup Patelf49ff792019-07-08 04:10:43 +00001755 if (mmc_host_is_spi(mmc)) {
1756 mmc_set_bus_width(mmc, 1);
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301757 mmc_select_mode(mmc, MMC_LEGACY);
Anup Patelf49ff792019-07-08 04:10:43 +00001758 mmc_set_clock(mmc, mmc->tran_speed, MMC_CLK_ENABLE);
Pragnesh Patel810bc132020-06-29 15:17:26 +05301759#if CONFIG_IS_ENABLED(MMC_WRITE)
1760 err = sd_read_ssr(mmc);
1761 if (err)
1762 pr_warn("unable to read ssr\n");
1763#endif
Anup Patelf49ff792019-07-08 04:10:43 +00001764 return 0;
1765 }
1766
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001767 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001768 caps = card_caps & mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001769
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001770 if (!uhs_en)
1771 caps &= ~UHS_CAPS;
1772
1773 for_each_sd_mode_by_pref(caps, mwt) {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001774 uint *w;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001775
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001776 for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001777 if (*w & caps & mwt->widths) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001778 pr_debug("trying mode %s width %d (at %d MHz)\n",
1779 mmc_mode_name(mwt->mode),
1780 bus_width(*w),
1781 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001782
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001783 /* configure the bus width (card + host) */
1784 err = sd_select_bus_width(mmc, bus_width(*w));
1785 if (err)
1786 goto error;
1787 mmc_set_bus_width(mmc, bus_width(*w));
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001788
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001789 /* configure the bus mode (card) */
1790 err = sd_set_card_speed(mmc, mwt->mode);
1791 if (err)
1792 goto error;
1793
1794 /* configure the bus mode (host) */
1795 mmc_select_mode(mmc, mwt->mode);
Jaehoon Chung65117182018-01-26 19:25:29 +09001796 mmc_set_clock(mmc, mmc->tran_speed,
1797 MMC_CLK_ENABLE);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001798
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001799#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001800 /* execute tuning if needed */
1801 if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1802 err = mmc_execute_tuning(mmc,
1803 mwt->tuning);
1804 if (err) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001805 pr_debug("tuning failed\n");
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001806 goto error;
1807 }
1808 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001809#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001810
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001811#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001812 err = sd_read_ssr(mmc);
Peng Fan0a4c2b02018-03-05 16:20:40 +08001813 if (err)
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001814 pr_warn("unable to read ssr\n");
1815#endif
1816 if (!err)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001817 return 0;
1818
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001819error:
1820 /* revert to a safer bus speed */
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301821 mmc_select_mode(mmc, MMC_LEGACY);
Jaehoon Chung65117182018-01-26 19:25:29 +09001822 mmc_set_clock(mmc, mmc->tran_speed,
1823 MMC_CLK_ENABLE);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001824 }
1825 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001826 }
1827
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001828 pr_err("unable to select a mode\n");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001829 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001830}
1831
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001832/*
1833 * read the compare the part of ext csd that is constant.
1834 * This can be used to check that the transfer is working
1835 * as expected.
1836 */
1837static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
1838{
1839 int err;
1840 const u8 *ext_csd = mmc->ext_csd;
1841 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1842
Jean-Jacques Hiblot1de06b92017-11-30 17:43:58 +01001843 if (mmc->version < MMC_VERSION_4)
1844 return 0;
1845
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001846 err = mmc_send_ext_csd(mmc, test_csd);
1847 if (err)
1848 return err;
1849
1850 /* Only compare read only fields */
1851 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1852 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1853 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1854 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1855 ext_csd[EXT_CSD_REV]
1856 == test_csd[EXT_CSD_REV] &&
1857 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1858 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1859 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1860 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1861 return 0;
1862
1863 return -EBADMSG;
1864}
1865
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001866#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001867static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1868 uint32_t allowed_mask)
1869{
1870 u32 card_mask = 0;
1871
1872 switch (mode) {
Peng Fan44acd492019-07-10 14:43:07 +08001873 case MMC_HS_400_ES:
Peng Fan3dd26262018-08-10 14:07:54 +08001874 case MMC_HS_400:
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001875 case MMC_HS_200:
Peng Fan3dd26262018-08-10 14:07:54 +08001876 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_8V |
1877 EXT_CSD_CARD_TYPE_HS400_1_8V))
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001878 card_mask |= MMC_SIGNAL_VOLTAGE_180;
Peng Fan3dd26262018-08-10 14:07:54 +08001879 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
1880 EXT_CSD_CARD_TYPE_HS400_1_2V))
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001881 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1882 break;
1883 case MMC_DDR_52:
1884 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1885 card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1886 MMC_SIGNAL_VOLTAGE_180;
1887 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1888 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1889 break;
1890 default:
1891 card_mask |= MMC_SIGNAL_VOLTAGE_330;
1892 break;
1893 }
1894
1895 while (card_mask & allowed_mask) {
1896 enum mmc_voltage best_match;
1897
1898 best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1899 if (!mmc_set_signal_voltage(mmc, best_match))
1900 return 0;
1901
1902 allowed_mask &= ~best_match;
1903 }
1904
1905 return -ENOTSUPP;
1906}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001907#else
1908static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1909 uint32_t allowed_mask)
1910{
1911 return 0;
1912}
1913#endif
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001914
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001915static const struct mode_width_tuning mmc_modes_by_pref[] = {
Peng Fan44acd492019-07-10 14:43:07 +08001916#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
1917 {
1918 .mode = MMC_HS_400_ES,
1919 .widths = MMC_MODE_8BIT,
1920 },
1921#endif
Peng Fan3dd26262018-08-10 14:07:54 +08001922#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1923 {
1924 .mode = MMC_HS_400,
1925 .widths = MMC_MODE_8BIT,
1926 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
1927 },
1928#endif
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001929#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001930 {
1931 .mode = MMC_HS_200,
1932 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001933 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001934 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001935#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001936 {
1937 .mode = MMC_DDR_52,
1938 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1939 },
1940 {
1941 .mode = MMC_HS_52,
1942 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1943 },
1944 {
1945 .mode = MMC_HS,
1946 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1947 },
1948 {
1949 .mode = MMC_LEGACY,
1950 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1951 }
1952};
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001953
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001954#define for_each_mmc_mode_by_pref(caps, mwt) \
1955 for (mwt = mmc_modes_by_pref;\
1956 mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
1957 mwt++) \
1958 if (caps & MMC_CAP(mwt->mode))
1959
1960static const struct ext_csd_bus_width {
1961 uint cap;
1962 bool is_ddr;
1963 uint ext_csd_bits;
1964} ext_csd_bus_width[] = {
1965 {MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
1966 {MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
1967 {MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
1968 {MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
1969 {MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
1970};
1971
Peng Fan3dd26262018-08-10 14:07:54 +08001972#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1973static int mmc_select_hs400(struct mmc *mmc)
1974{
1975 int err;
1976
1977 /* Set timing to HS200 for tuning */
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01001978 err = mmc_set_card_speed(mmc, MMC_HS_200, false);
Peng Fan3dd26262018-08-10 14:07:54 +08001979 if (err)
1980 return err;
1981
1982 /* configure the bus mode (host) */
1983 mmc_select_mode(mmc, MMC_HS_200);
1984 mmc_set_clock(mmc, mmc->tran_speed, false);
1985
1986 /* execute tuning if needed */
Yangbo Lu8c968802020-09-01 16:58:03 +08001987 mmc->hs400_tuning = 1;
Peng Fan3dd26262018-08-10 14:07:54 +08001988 err = mmc_execute_tuning(mmc, MMC_CMD_SEND_TUNING_BLOCK_HS200);
Yangbo Lu8c968802020-09-01 16:58:03 +08001989 mmc->hs400_tuning = 0;
Peng Fan3dd26262018-08-10 14:07:54 +08001990 if (err) {
1991 debug("tuning failed\n");
1992 return err;
1993 }
1994
1995 /* Set back to HS */
BOUGH CHEN5cf12032019-03-26 06:24:17 +00001996 mmc_set_card_speed(mmc, MMC_HS, true);
Peng Fan3dd26262018-08-10 14:07:54 +08001997
Yangbo Lud271e102020-09-01 16:58:04 +08001998 err = mmc_hs400_prepare_ddr(mmc);
1999 if (err)
2000 return err;
2001
Peng Fan3dd26262018-08-10 14:07:54 +08002002 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
2003 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG);
2004 if (err)
2005 return err;
2006
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002007 err = mmc_set_card_speed(mmc, MMC_HS_400, false);
Peng Fan3dd26262018-08-10 14:07:54 +08002008 if (err)
2009 return err;
2010
2011 mmc_select_mode(mmc, MMC_HS_400);
2012 err = mmc_set_clock(mmc, mmc->tran_speed, false);
2013 if (err)
2014 return err;
2015
2016 return 0;
2017}
2018#else
2019static int mmc_select_hs400(struct mmc *mmc)
2020{
2021 return -ENOTSUPP;
2022}
2023#endif
2024
Peng Fan44acd492019-07-10 14:43:07 +08002025#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
2026#if !CONFIG_IS_ENABLED(DM_MMC)
2027static int mmc_set_enhanced_strobe(struct mmc *mmc)
2028{
2029 return -ENOTSUPP;
2030}
2031#endif
2032static int mmc_select_hs400es(struct mmc *mmc)
2033{
2034 int err;
2035
2036 err = mmc_set_card_speed(mmc, MMC_HS, true);
2037 if (err)
2038 return err;
2039
2040 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
2041 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG |
2042 EXT_CSD_BUS_WIDTH_STROBE);
2043 if (err) {
2044 printf("switch to bus width for hs400 failed\n");
2045 return err;
2046 }
2047 /* TODO: driver strength */
2048 err = mmc_set_card_speed(mmc, MMC_HS_400_ES, false);
2049 if (err)
2050 return err;
2051
2052 mmc_select_mode(mmc, MMC_HS_400_ES);
2053 err = mmc_set_clock(mmc, mmc->tran_speed, false);
2054 if (err)
2055 return err;
2056
2057 return mmc_set_enhanced_strobe(mmc);
2058}
2059#else
2060static int mmc_select_hs400es(struct mmc *mmc)
2061{
2062 return -ENOTSUPP;
2063}
2064#endif
2065
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002066#define for_each_supported_width(caps, ddr, ecbv) \
2067 for (ecbv = ext_csd_bus_width;\
2068 ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
2069 ecbv++) \
2070 if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
2071
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002072static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002073{
2074 int err;
2075 const struct mode_width_tuning *mwt;
2076 const struct ext_csd_bus_width *ecbw;
2077
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01002078#ifdef DEBUG
2079 mmc_dump_capabilities("mmc", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01002080 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01002081#endif
2082
Anup Patelf49ff792019-07-08 04:10:43 +00002083 if (mmc_host_is_spi(mmc)) {
2084 mmc_set_bus_width(mmc, 1);
2085 mmc_select_mode(mmc, MMC_LEGACY);
2086 mmc_set_clock(mmc, mmc->tran_speed, MMC_CLK_ENABLE);
2087 return 0;
2088 }
2089
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002090 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01002091 card_caps &= mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002092
2093 /* Only version 4 of MMC supports wider bus widths */
2094 if (mmc->version < MMC_VERSION_4)
2095 return 0;
2096
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002097 if (!mmc->ext_csd) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002098 pr_debug("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002099 return -ENOTSUPP;
2100 }
2101
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002102#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
2103 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
2104 /*
2105 * In case the eMMC is in HS200/HS400 mode, downgrade to HS mode
2106 * before doing anything else, since a transition from either of
2107 * the HS200/HS400 mode directly to legacy mode is not supported.
2108 */
2109 if (mmc->selected_mode == MMC_HS_200 ||
2110 mmc->selected_mode == MMC_HS_400)
2111 mmc_set_card_speed(mmc, MMC_HS, true);
2112 else
2113#endif
2114 mmc_set_clock(mmc, mmc->legacy_speed, MMC_CLK_ENABLE);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002115
2116 for_each_mmc_mode_by_pref(card_caps, mwt) {
2117 for_each_supported_width(card_caps & mwt->widths,
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002118 mmc_is_mode_ddr(mwt->mode), ecbw) {
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002119 enum mmc_voltage old_voltage;
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002120 pr_debug("trying mode %s width %d (at %d MHz)\n",
2121 mmc_mode_name(mwt->mode),
2122 bus_width(ecbw->cap),
2123 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002124 old_voltage = mmc->signal_voltage;
2125 err = mmc_set_lowest_voltage(mmc, mwt->mode,
2126 MMC_ALL_SIGNAL_VOLTAGE);
2127 if (err)
2128 continue;
2129
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002130 /* configure the bus width (card + host) */
2131 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2132 EXT_CSD_BUS_WIDTH,
2133 ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
2134 if (err)
2135 goto error;
2136 mmc_set_bus_width(mmc, bus_width(ecbw->cap));
2137
Peng Fan3dd26262018-08-10 14:07:54 +08002138 if (mwt->mode == MMC_HS_400) {
2139 err = mmc_select_hs400(mmc);
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002140 if (err) {
Peng Fan3dd26262018-08-10 14:07:54 +08002141 printf("Select HS400 failed %d\n", err);
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002142 goto error;
2143 }
Peng Fan44acd492019-07-10 14:43:07 +08002144 } else if (mwt->mode == MMC_HS_400_ES) {
2145 err = mmc_select_hs400es(mmc);
2146 if (err) {
2147 printf("Select HS400ES failed %d\n",
2148 err);
2149 goto error;
2150 }
Peng Fan3dd26262018-08-10 14:07:54 +08002151 } else {
2152 /* configure the bus speed (card) */
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002153 err = mmc_set_card_speed(mmc, mwt->mode, false);
Peng Fan3dd26262018-08-10 14:07:54 +08002154 if (err)
2155 goto error;
2156
2157 /*
2158 * configure the bus width AND the ddr mode
2159 * (card). The host side will be taken care
2160 * of in the next step
2161 */
2162 if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
2163 err = mmc_switch(mmc,
2164 EXT_CSD_CMD_SET_NORMAL,
2165 EXT_CSD_BUS_WIDTH,
2166 ecbw->ext_csd_bits);
2167 if (err)
2168 goto error;
2169 }
2170
2171 /* configure the bus mode (host) */
2172 mmc_select_mode(mmc, mwt->mode);
2173 mmc_set_clock(mmc, mmc->tran_speed,
2174 MMC_CLK_ENABLE);
2175#ifdef MMC_SUPPORTS_TUNING
2176
2177 /* execute tuning if needed */
2178 if (mwt->tuning) {
2179 err = mmc_execute_tuning(mmc,
2180 mwt->tuning);
2181 if (err) {
2182 pr_debug("tuning failed\n");
2183 goto error;
2184 }
2185 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01002186#endif
Peng Fan3dd26262018-08-10 14:07:54 +08002187 }
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002188
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002189 /* do a transfer to check the configuration */
2190 err = mmc_read_and_compare_ext_csd(mmc);
2191 if (!err)
2192 return 0;
2193error:
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002194 mmc_set_signal_voltage(mmc, old_voltage);
Naoki Hayama64dbd862020-10-12 18:35:22 +09002195 /* if an error occurred, revert to a safer bus mode */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002196 mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2197 EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
2198 mmc_select_mode(mmc, MMC_LEGACY);
2199 mmc_set_bus_width(mmc, 1);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002200 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002201 }
2202
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002203 pr_err("unable to select a mode\n");
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002204
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002205 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002206}
Marek Vasut62d77ce2018-04-15 00:37:11 +02002207#endif
2208
2209#if CONFIG_IS_ENABLED(MMC_TINY)
2210DEFINE_CACHE_ALIGN_BUFFER(u8, ext_csd_bkup, MMC_MAX_BLOCK_LEN);
2211#endif
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002212
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002213static int mmc_startup_v4(struct mmc *mmc)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002214{
2215 int err, i;
2216 u64 capacity;
2217 bool has_parts = false;
2218 bool part_completed;
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002219 static const u32 mmc_versions[] = {
2220 MMC_VERSION_4,
2221 MMC_VERSION_4_1,
2222 MMC_VERSION_4_2,
2223 MMC_VERSION_4_3,
Jean-Jacques Hiblotace1bed2018-02-09 12:09:28 +01002224 MMC_VERSION_4_4,
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002225 MMC_VERSION_4_41,
2226 MMC_VERSION_4_5,
2227 MMC_VERSION_5_0,
2228 MMC_VERSION_5_1
2229 };
2230
Marek Vasut62d77ce2018-04-15 00:37:11 +02002231#if CONFIG_IS_ENABLED(MMC_TINY)
2232 u8 *ext_csd = ext_csd_bkup;
2233
2234 if (IS_SD(mmc) || mmc->version < MMC_VERSION_4)
2235 return 0;
2236
2237 if (!mmc->ext_csd)
2238 memset(ext_csd_bkup, 0, sizeof(ext_csd_bkup));
2239
2240 err = mmc_send_ext_csd(mmc, ext_csd);
2241 if (err)
2242 goto error;
2243
2244 /* store the ext csd for future reference */
2245 if (!mmc->ext_csd)
2246 mmc->ext_csd = ext_csd;
2247#else
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002248 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002249
2250 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
2251 return 0;
2252
2253 /* check ext_csd version and capacity */
2254 err = mmc_send_ext_csd(mmc, ext_csd);
2255 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002256 goto error;
2257
2258 /* store the ext csd for future reference */
2259 if (!mmc->ext_csd)
2260 mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
2261 if (!mmc->ext_csd)
2262 return -ENOMEM;
2263 memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002264#endif
Alexander Kochetkov76584e32018-02-20 14:35:55 +03002265 if (ext_csd[EXT_CSD_REV] >= ARRAY_SIZE(mmc_versions))
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002266 return -EINVAL;
2267
2268 mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
2269
2270 if (mmc->version >= MMC_VERSION_4_2) {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002271 /*
2272 * According to the JEDEC Standard, the value of
2273 * ext_csd's capacity is valid if the value is more
2274 * than 2GB
2275 */
2276 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
2277 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
2278 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
2279 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
2280 capacity *= MMC_MAX_BLOCK_LEN;
2281 if ((capacity >> 20) > 2 * 1024)
2282 mmc->capacity_user = capacity;
2283 }
2284
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +02002285 if (mmc->version >= MMC_VERSION_4_5)
2286 mmc->gen_cmd6_time = ext_csd[EXT_CSD_GENERIC_CMD6_TIME];
2287
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002288 /* The partition data may be non-zero but it is only
2289 * effective if PARTITION_SETTING_COMPLETED is set in
2290 * EXT_CSD, so ignore any data if this bit is not set,
2291 * except for enabling the high-capacity group size
2292 * definition (see below).
2293 */
2294 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
2295 EXT_CSD_PARTITION_SETTING_COMPLETED);
2296
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +02002297 mmc->part_switch_time = ext_csd[EXT_CSD_PART_SWITCH_TIME];
2298 /* Some eMMC set the value too low so set a minimum */
2299 if (mmc->part_switch_time < MMC_MIN_PART_SWITCH_TIME && mmc->part_switch_time)
2300 mmc->part_switch_time = MMC_MIN_PART_SWITCH_TIME;
2301
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002302 /* store the partition info of emmc */
2303 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2304 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2305 ext_csd[EXT_CSD_BOOT_MULT])
2306 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2307 if (part_completed &&
2308 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2309 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2310
2311 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2312
2313 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2314
2315 for (i = 0; i < 4; i++) {
2316 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2317 uint mult = (ext_csd[idx + 2] << 16) +
2318 (ext_csd[idx + 1] << 8) + ext_csd[idx];
2319 if (mult)
2320 has_parts = true;
2321 if (!part_completed)
2322 continue;
2323 mmc->capacity_gp[i] = mult;
2324 mmc->capacity_gp[i] *=
2325 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2326 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2327 mmc->capacity_gp[i] <<= 19;
2328 }
2329
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002330#ifndef CONFIG_SPL_BUILD
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002331 if (part_completed) {
2332 mmc->enh_user_size =
2333 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2334 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2335 ext_csd[EXT_CSD_ENH_SIZE_MULT];
2336 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2337 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2338 mmc->enh_user_size <<= 19;
2339 mmc->enh_user_start =
2340 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2341 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2342 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2343 ext_csd[EXT_CSD_ENH_START_ADDR];
2344 if (mmc->high_capacity)
2345 mmc->enh_user_start <<= 9;
2346 }
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002347#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002348
2349 /*
2350 * Host needs to enable ERASE_GRP_DEF bit if device is
2351 * partitioned. This bit will be lost every time after a reset
2352 * or power off. This will affect erase size.
2353 */
2354 if (part_completed)
2355 has_parts = true;
2356 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2357 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2358 has_parts = true;
2359 if (has_parts) {
2360 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2361 EXT_CSD_ERASE_GROUP_DEF, 1);
2362
2363 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002364 goto error;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002365
2366 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2367 }
2368
2369 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002370#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002371 /* Read out group size from ext_csd */
2372 mmc->erase_grp_size =
2373 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002374#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002375 /*
2376 * if high capacity and partition setting completed
2377 * SEC_COUNT is valid even if it is smaller than 2 GiB
2378 * JEDEC Standard JESD84-B45, 6.2.4
2379 */
2380 if (mmc->high_capacity && part_completed) {
2381 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2382 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2383 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2384 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2385 capacity *= MMC_MAX_BLOCK_LEN;
2386 mmc->capacity_user = capacity;
2387 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002388 }
2389#if CONFIG_IS_ENABLED(MMC_WRITE)
2390 else {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002391 /* Calculate the group size from the csd value. */
2392 int erase_gsz, erase_gmul;
2393
2394 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2395 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2396 mmc->erase_grp_size = (erase_gsz + 1)
2397 * (erase_gmul + 1);
2398 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002399#endif
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002400#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002401 mmc->hc_wp_grp_size = 1024
2402 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2403 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002404#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002405
2406 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2407
2408 return 0;
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002409error:
2410 if (mmc->ext_csd) {
Marek Vasut62d77ce2018-04-15 00:37:11 +02002411#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002412 free(mmc->ext_csd);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002413#endif
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002414 mmc->ext_csd = NULL;
2415 }
2416 return err;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002417}
2418
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002419static int mmc_startup(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002420{
Stephen Warrenf866a462013-06-11 15:14:01 -06002421 int err, i;
Andy Fleming272cc702008-10-30 16:41:01 -05002422 uint mult, freq;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002423 u64 cmult, csize;
Andy Fleming272cc702008-10-30 16:41:01 -05002424 struct mmc_cmd cmd;
Simon Glassc40fdca2016-05-01 13:52:35 -06002425 struct blk_desc *bdesc;
Andy Fleming272cc702008-10-30 16:41:01 -05002426
Thomas Choud52ebf12010-12-24 13:12:21 +00002427#ifdef CONFIG_MMC_SPI_CRC_ON
2428 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2429 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2430 cmd.resp_type = MMC_RSP_R1;
2431 cmd.cmdarg = 1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002432 err = mmc_send_cmd(mmc, &cmd, NULL);
Thomas Choud52ebf12010-12-24 13:12:21 +00002433 if (err)
2434 return err;
2435 }
2436#endif
2437
Andy Fleming272cc702008-10-30 16:41:01 -05002438 /* Put the Card in Identify Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002439 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2440 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
Andy Fleming272cc702008-10-30 16:41:01 -05002441 cmd.resp_type = MMC_RSP_R2;
2442 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002443
2444 err = mmc_send_cmd(mmc, &cmd, NULL);
2445
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002446#ifdef CONFIG_MMC_QUIRKS
2447 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SEND_CID)) {
2448 int retries = 4;
2449 /*
2450 * It has been seen that SEND_CID may fail on the first
2451 * attempt, let's try a few more time
2452 */
2453 do {
2454 err = mmc_send_cmd(mmc, &cmd, NULL);
2455 if (!err)
2456 break;
2457 } while (retries--);
2458 }
2459#endif
2460
Andy Fleming272cc702008-10-30 16:41:01 -05002461 if (err)
2462 return err;
2463
2464 memcpy(mmc->cid, cmd.response, 16);
2465
2466 /*
2467 * For MMC cards, set the Relative Address.
2468 * For SD cards, get the Relatvie Address.
2469 * This also puts the cards into Standby State
2470 */
Thomas Choud52ebf12010-12-24 13:12:21 +00002471 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2472 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2473 cmd.cmdarg = mmc->rca << 16;
2474 cmd.resp_type = MMC_RSP_R6;
Andy Fleming272cc702008-10-30 16:41:01 -05002475
Thomas Choud52ebf12010-12-24 13:12:21 +00002476 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002477
Thomas Choud52ebf12010-12-24 13:12:21 +00002478 if (err)
2479 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05002480
Thomas Choud52ebf12010-12-24 13:12:21 +00002481 if (IS_SD(mmc))
2482 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2483 }
Andy Fleming272cc702008-10-30 16:41:01 -05002484
2485 /* Get the Card-Specific Data */
2486 cmd.cmdidx = MMC_CMD_SEND_CSD;
2487 cmd.resp_type = MMC_RSP_R2;
2488 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05002489
2490 err = mmc_send_cmd(mmc, &cmd, NULL);
2491
2492 if (err)
2493 return err;
2494
Rabin Vincent998be3d2009-04-05 13:30:56 +05302495 mmc->csd[0] = cmd.response[0];
2496 mmc->csd[1] = cmd.response[1];
2497 mmc->csd[2] = cmd.response[2];
2498 mmc->csd[3] = cmd.response[3];
Andy Fleming272cc702008-10-30 16:41:01 -05002499
2500 if (mmc->version == MMC_VERSION_UNKNOWN) {
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302501 int version = (cmd.response[0] >> 26) & 0xf;
Andy Fleming272cc702008-10-30 16:41:01 -05002502
2503 switch (version) {
Bin Meng53e8e402016-03-17 21:53:13 -07002504 case 0:
2505 mmc->version = MMC_VERSION_1_2;
2506 break;
2507 case 1:
2508 mmc->version = MMC_VERSION_1_4;
2509 break;
2510 case 2:
2511 mmc->version = MMC_VERSION_2_2;
2512 break;
2513 case 3:
2514 mmc->version = MMC_VERSION_3;
2515 break;
2516 case 4:
2517 mmc->version = MMC_VERSION_4;
2518 break;
2519 default:
2520 mmc->version = MMC_VERSION_1_2;
2521 break;
Andy Fleming272cc702008-10-30 16:41:01 -05002522 }
2523 }
2524
2525 /* divide frequency by 10, since the mults are 10x bigger */
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302526 freq = fbase[(cmd.response[0] & 0x7)];
2527 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
Andy Fleming272cc702008-10-30 16:41:01 -05002528
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002529 mmc->legacy_speed = freq * mult;
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002530 mmc_select_mode(mmc, MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05002531
Markus Niebelab711882013-12-16 13:40:46 +01002532 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
Rabin Vincent998be3d2009-04-05 13:30:56 +05302533 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002534#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Fleming272cc702008-10-30 16:41:01 -05002535
2536 if (IS_SD(mmc))
2537 mmc->write_bl_len = mmc->read_bl_len;
2538 else
Rabin Vincent998be3d2009-04-05 13:30:56 +05302539 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002540#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002541
2542 if (mmc->high_capacity) {
2543 csize = (mmc->csd[1] & 0x3f) << 16
2544 | (mmc->csd[2] & 0xffff0000) >> 16;
2545 cmult = 8;
2546 } else {
2547 csize = (mmc->csd[1] & 0x3ff) << 2
2548 | (mmc->csd[2] & 0xc0000000) >> 30;
2549 cmult = (mmc->csd[2] & 0x00038000) >> 15;
2550 }
2551
Stephen Warrenf866a462013-06-11 15:14:01 -06002552 mmc->capacity_user = (csize + 1) << (cmult + 2);
2553 mmc->capacity_user *= mmc->read_bl_len;
2554 mmc->capacity_boot = 0;
2555 mmc->capacity_rpmb = 0;
2556 for (i = 0; i < 4; i++)
2557 mmc->capacity_gp[i] = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002558
Simon Glass8bfa1952013-04-03 08:54:30 +00002559 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
2560 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -05002561
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002562#if CONFIG_IS_ENABLED(MMC_WRITE)
Simon Glass8bfa1952013-04-03 08:54:30 +00002563 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
2564 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002565#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002566
Markus Niebelab711882013-12-16 13:40:46 +01002567 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2568 cmd.cmdidx = MMC_CMD_SET_DSR;
2569 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2570 cmd.resp_type = MMC_RSP_NONE;
2571 if (mmc_send_cmd(mmc, &cmd, NULL))
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002572 pr_warn("MMC: SET_DSR failed\n");
Markus Niebelab711882013-12-16 13:40:46 +01002573 }
2574
Andy Fleming272cc702008-10-30 16:41:01 -05002575 /* Select the card, and put it into Transfer Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002576 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2577 cmd.cmdidx = MMC_CMD_SELECT_CARD;
Ajay Bhargavfe8f7062011-10-05 03:13:23 +00002578 cmd.resp_type = MMC_RSP_R1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002579 cmd.cmdarg = mmc->rca << 16;
Thomas Choud52ebf12010-12-24 13:12:21 +00002580 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002581
Thomas Choud52ebf12010-12-24 13:12:21 +00002582 if (err)
2583 return err;
2584 }
Andy Fleming272cc702008-10-30 16:41:01 -05002585
Lei Wene6f99a52011-06-22 17:03:31 +00002586 /*
2587 * For SD, its erase group is always one sector
2588 */
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002589#if CONFIG_IS_ENABLED(MMC_WRITE)
Lei Wene6f99a52011-06-22 17:03:31 +00002590 mmc->erase_grp_size = 1;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002591#endif
Lei Wenbc897b12011-05-02 16:26:26 +00002592 mmc->part_config = MMCPART_NOAVAILABLE;
Lei Wenbc897b12011-05-02 16:26:26 +00002593
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002594 err = mmc_startup_v4(mmc);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002595 if (err)
2596 return err;
Sukumar Ghoraid23e2c02010-09-20 18:29:29 +05302597
Simon Glassc40fdca2016-05-01 13:52:35 -06002598 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
Stephen Warrenf866a462013-06-11 15:14:01 -06002599 if (err)
2600 return err;
2601
Marek Vasut62d77ce2018-04-15 00:37:11 +02002602#if CONFIG_IS_ENABLED(MMC_TINY)
2603 mmc_set_clock(mmc, mmc->legacy_speed, false);
Faiz Abbase8d5dde2020-02-26 13:44:32 +05302604 mmc_select_mode(mmc, MMC_LEGACY);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002605 mmc_set_bus_width(mmc, 1);
2606#else
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002607 if (IS_SD(mmc)) {
2608 err = sd_get_capabilities(mmc);
2609 if (err)
2610 return err;
2611 err = sd_select_mode_and_width(mmc, mmc->card_caps);
2612 } else {
2613 err = mmc_get_capabilities(mmc);
2614 if (err)
2615 return err;
Masahiro Yamada8adf50e2020-01-23 14:31:12 +09002616 err = mmc_select_mode_and_width(mmc, mmc->card_caps);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002617 }
Marek Vasut62d77ce2018-04-15 00:37:11 +02002618#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002619 if (err)
2620 return err;
2621
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002622 mmc->best_mode = mmc->selected_mode;
Jaehoon Chungad5fd922012-03-26 21:16:03 +00002623
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002624 /* Fix the block length for DDR mode */
2625 if (mmc->ddr_mode) {
2626 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002627#if CONFIG_IS_ENABLED(MMC_WRITE)
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002628 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002629#endif
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002630 }
2631
Andy Fleming272cc702008-10-30 16:41:01 -05002632 /* fill in device description */
Simon Glassc40fdca2016-05-01 13:52:35 -06002633 bdesc = mmc_get_blk_desc(mmc);
2634 bdesc->lun = 0;
2635 bdesc->hwpart = 0;
2636 bdesc->type = 0;
2637 bdesc->blksz = mmc->read_bl_len;
2638 bdesc->log2blksz = LOG2(bdesc->blksz);
2639 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Sjoerd Simonsfc011f62015-12-04 23:27:40 +01002640#if !defined(CONFIG_SPL_BUILD) || \
2641 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
Simon Glass27084c02019-09-25 08:56:27 -06002642 !CONFIG_IS_ENABLED(USE_TINY_PRINTF))
Simon Glassc40fdca2016-05-01 13:52:35 -06002643 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
Taylor Huttbabce5f2012-10-20 17:15:59 +00002644 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2645 (mmc->cid[3] >> 16) & 0xffff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002646 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002647 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2648 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2649 (mmc->cid[2] >> 24) & 0xff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002650 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002651 (mmc->cid[2] >> 16) & 0xf);
Paul Burton56196822013-09-04 16:12:25 +01002652#else
Simon Glassc40fdca2016-05-01 13:52:35 -06002653 bdesc->vendor[0] = 0;
2654 bdesc->product[0] = 0;
2655 bdesc->revision[0] = 0;
Paul Burton56196822013-09-04 16:12:25 +01002656#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002657
Andre Przywaraeef05fd2018-12-17 10:05:45 +00002658#if !defined(CONFIG_DM_MMC) && (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT))
2659 part_init(bdesc);
2660#endif
2661
Andy Fleming272cc702008-10-30 16:41:01 -05002662 return 0;
2663}
2664
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002665static int mmc_send_if_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002666{
2667 struct mmc_cmd cmd;
2668 int err;
2669
2670 cmd.cmdidx = SD_CMD_SEND_IF_COND;
2671 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002672 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
Andy Fleming272cc702008-10-30 16:41:01 -05002673 cmd.resp_type = MMC_RSP_R7;
Andy Fleming272cc702008-10-30 16:41:01 -05002674
2675 err = mmc_send_cmd(mmc, &cmd, NULL);
2676
2677 if (err)
2678 return err;
2679
Rabin Vincent998be3d2009-04-05 13:30:56 +05302680 if ((cmd.response[0] & 0xff) != 0xaa)
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002681 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002682 else
2683 mmc->version = SD_VERSION_2;
2684
2685 return 0;
2686}
2687
Simon Glassc4d660d2017-07-04 13:31:19 -06002688#if !CONFIG_IS_ENABLED(DM_MMC)
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002689/* board-specific MMC power initializations. */
2690__weak void board_mmc_power_init(void)
2691{
2692}
Simon Glass05cbeb72017-04-22 19:10:56 -06002693#endif
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002694
Peng Fan2051aef2016-10-11 15:08:43 +08002695static int mmc_power_init(struct mmc *mmc)
2696{
Simon Glassc4d660d2017-07-04 13:31:19 -06002697#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002698#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan2051aef2016-10-11 15:08:43 +08002699 int ret;
2700
2701 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002702 &mmc->vmmc_supply);
2703 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002704 pr_debug("%s: No vmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002705
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002706 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
2707 &mmc->vqmmc_supply);
2708 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002709 pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002710#endif
Simon Glass05cbeb72017-04-22 19:10:56 -06002711#else /* !CONFIG_DM_MMC */
2712 /*
2713 * Driver model should use a regulator, as above, rather than calling
2714 * out to board code.
2715 */
2716 board_mmc_power_init();
2717#endif
Peng Fan2051aef2016-10-11 15:08:43 +08002718 return 0;
2719}
2720
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002721/*
2722 * put the host in the initial state:
2723 * - turn on Vdd (card power supply)
2724 * - configure the bus width and clock to minimal values
2725 */
2726static void mmc_set_initial_state(struct mmc *mmc)
2727{
2728 int err;
2729
2730 /* First try to set 3.3V. If it fails set to 1.8V */
2731 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2732 if (err != 0)
2733 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2734 if (err != 0)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002735 pr_warn("mmc: failed to set signal voltage\n");
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002736
2737 mmc_select_mode(mmc, MMC_LEGACY);
2738 mmc_set_bus_width(mmc, 1);
Jaehoon Chung65117182018-01-26 19:25:29 +09002739 mmc_set_clock(mmc, 0, MMC_CLK_ENABLE);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002740}
2741
2742static int mmc_power_on(struct mmc *mmc)
2743{
2744#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2745 if (mmc->vmmc_supply) {
2746 int ret = regulator_set_enable(mmc->vmmc_supply, true);
2747
2748 if (ret) {
2749 puts("Error enabling VMMC supply\n");
2750 return ret;
2751 }
2752 }
2753#endif
2754 return 0;
2755}
2756
2757static int mmc_power_off(struct mmc *mmc)
2758{
Jaehoon Chung65117182018-01-26 19:25:29 +09002759 mmc_set_clock(mmc, 0, MMC_CLK_DISABLE);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002760#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2761 if (mmc->vmmc_supply) {
2762 int ret = regulator_set_enable(mmc->vmmc_supply, false);
2763
2764 if (ret) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002765 pr_debug("Error disabling VMMC supply\n");
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002766 return ret;
2767 }
2768 }
2769#endif
2770 return 0;
2771}
2772
2773static int mmc_power_cycle(struct mmc *mmc)
2774{
2775 int ret;
2776
2777 ret = mmc_power_off(mmc);
2778 if (ret)
2779 return ret;
Yann Gautier3602a562019-09-19 17:56:12 +02002780
2781 ret = mmc_host_power_cycle(mmc);
2782 if (ret)
2783 return ret;
2784
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002785 /*
2786 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2787 * to be on the safer side.
2788 */
2789 udelay(2000);
2790 return mmc_power_on(mmc);
2791}
2792
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002793int mmc_get_op_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002794{
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002795 bool uhs_en = supports_uhs(mmc->cfg->host_caps);
Macpaul Linafd59322011-11-14 23:35:39 +00002796 int err;
Andy Fleming272cc702008-10-30 16:41:01 -05002797
Lei Wenbc897b12011-05-02 16:26:26 +00002798 if (mmc->has_init)
2799 return 0;
2800
Peng Fan2051aef2016-10-11 15:08:43 +08002801 err = mmc_power_init(mmc);
2802 if (err)
2803 return err;
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002804
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002805#ifdef CONFIG_MMC_QUIRKS
2806 mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
Joel Johnsond4a5fa32020-01-11 09:08:14 -07002807 MMC_QUIRK_RETRY_SEND_CID |
2808 MMC_QUIRK_RETRY_APP_CMD;
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002809#endif
2810
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002811 err = mmc_power_cycle(mmc);
2812 if (err) {
2813 /*
2814 * if power cycling is not supported, we should not try
2815 * to use the UHS modes, because we wouldn't be able to
2816 * recover from an error during the UHS initialization.
2817 */
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002818 pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002819 uhs_en = false;
2820 mmc->host_caps &= ~UHS_CAPS;
2821 err = mmc_power_on(mmc);
2822 }
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002823 if (err)
2824 return err;
2825
Simon Glasse7881d82017-07-29 11:35:31 -06002826#if CONFIG_IS_ENABLED(DM_MMC)
Yangbo Lu390f9bd2020-09-01 16:57:59 +08002827 /*
2828 * Re-initialization is needed to clear old configuration for
2829 * mmc rescan.
2830 */
2831 err = mmc_reinit(mmc);
Simon Glass8ca51e52016-06-12 23:30:22 -06002832#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +02002833 /* made sure it's not NULL earlier */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002834 err = mmc->cfg->ops->init(mmc);
Yangbo Lu390f9bd2020-09-01 16:57:59 +08002835#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002836 if (err)
2837 return err;
Andrew Gabbasov786e8f82014-12-01 06:59:09 -06002838 mmc->ddr_mode = 0;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02002839
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002840retry:
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002841 mmc_set_initial_state(mmc);
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +02002842
Andy Fleming272cc702008-10-30 16:41:01 -05002843 /* Reset the Card */
2844 err = mmc_go_idle(mmc);
2845
2846 if (err)
2847 return err;
2848
Marcel Ziswilerf5624b12019-05-20 02:44:53 +02002849 /* The internal partition reset to user partition(0) at every CMD0 */
Simon Glassc40fdca2016-05-01 13:52:35 -06002850 mmc_get_blk_desc(mmc)->hwpart = 0;
Lei Wenbc897b12011-05-02 16:26:26 +00002851
Andy Fleming272cc702008-10-30 16:41:01 -05002852 /* Test for SD version 2 */
Macpaul Linafd59322011-11-14 23:35:39 +00002853 err = mmc_send_if_cond(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05002854
Andy Fleming272cc702008-10-30 16:41:01 -05002855 /* Now try to get the SD card's operating condition */
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002856 err = sd_send_op_cond(mmc, uhs_en);
2857 if (err && uhs_en) {
2858 uhs_en = false;
2859 mmc_power_cycle(mmc);
2860 goto retry;
2861 }
Andy Fleming272cc702008-10-30 16:41:01 -05002862
2863 /* If the command timed out, we check for an MMC card */
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002864 if (err == -ETIMEDOUT) {
Andy Fleming272cc702008-10-30 16:41:01 -05002865 err = mmc_send_op_cond(mmc);
2866
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002867 if (err) {
Paul Burton56196822013-09-04 16:12:25 +01002868#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002869 pr_err("Card did not respond to voltage select!\n");
Paul Burton56196822013-09-04 16:12:25 +01002870#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002871 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002872 }
2873 }
2874
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002875 return err;
2876}
2877
2878int mmc_start_init(struct mmc *mmc)
2879{
2880 bool no_card;
2881 int err = 0;
2882
2883 /*
2884 * all hosts are capable of 1 bit bus-width and able to use the legacy
2885 * timings.
2886 */
Faiz Abbase8d5dde2020-02-26 13:44:32 +05302887 mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(MMC_LEGACY) |
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002888 MMC_CAP(MMC_LEGACY) | MMC_MODE_1BIT;
Faiz Abbas32860bd2020-02-26 13:44:30 +05302889#if CONFIG_IS_ENABLED(DM_MMC)
2890 mmc_deferred_probe(mmc);
2891#endif
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002892#if !defined(CONFIG_MMC_BROKEN_CD)
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002893 no_card = mmc_getcd(mmc) == 0;
2894#else
2895 no_card = 0;
2896#endif
2897#if !CONFIG_IS_ENABLED(DM_MMC)
Baruch Siachfea39392019-07-22 15:52:12 +03002898 /* we pretend there's no card when init is NULL */
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002899 no_card = no_card || (mmc->cfg->ops->init == NULL);
2900#endif
2901 if (no_card) {
2902 mmc->has_init = 0;
2903#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2904 pr_err("MMC: no card present\n");
2905#endif
2906 return -ENOMEDIUM;
2907 }
2908
2909 err = mmc_get_op_cond(mmc);
2910
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002911 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00002912 mmc->init_in_progress = 1;
2913
2914 return err;
2915}
2916
2917static int mmc_complete_init(struct mmc *mmc)
2918{
2919 int err = 0;
2920
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002921 mmc->init_in_progress = 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +00002922 if (mmc->op_cond_pending)
2923 err = mmc_complete_op_cond(mmc);
2924
2925 if (!err)
2926 err = mmc_startup(mmc);
Lei Wenbc897b12011-05-02 16:26:26 +00002927 if (err)
2928 mmc->has_init = 0;
2929 else
2930 mmc->has_init = 1;
Che-Liang Chioue9550442012-11-28 15:21:13 +00002931 return err;
2932}
2933
2934int mmc_init(struct mmc *mmc)
2935{
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002936 int err = 0;
Vipul Kumar36332b62018-05-03 12:20:54 +05302937 __maybe_unused ulong start;
Simon Glassc4d660d2017-07-04 13:31:19 -06002938#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass33fb2112016-05-01 13:52:41 -06002939 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
Che-Liang Chioue9550442012-11-28 15:21:13 +00002940
Simon Glass33fb2112016-05-01 13:52:41 -06002941 upriv->mmc = mmc;
2942#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00002943 if (mmc->has_init)
2944 return 0;
Mateusz Zalegad803fea2014-04-29 20:15:30 +02002945
2946 start = get_timer(0);
2947
Che-Liang Chioue9550442012-11-28 15:21:13 +00002948 if (!mmc->init_in_progress)
2949 err = mmc_start_init(mmc);
2950
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002951 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00002952 err = mmc_complete_init(mmc);
Jagan Teki919b4852017-01-10 11:18:43 +01002953 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002954 pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
Jagan Teki919b4852017-01-10 11:18:43 +01002955
Lei Wenbc897b12011-05-02 16:26:26 +00002956 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05002957}
2958
Marek Vasutfceea992019-01-29 04:45:51 +01002959#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
2960 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
2961 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
2962int mmc_deinit(struct mmc *mmc)
2963{
2964 u32 caps_filtered;
2965
2966 if (!mmc->has_init)
2967 return 0;
2968
2969 if (IS_SD(mmc)) {
2970 caps_filtered = mmc->card_caps &
2971 ~(MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) |
2972 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_DDR50) |
2973 MMC_CAP(UHS_SDR104));
2974
2975 return sd_select_mode_and_width(mmc, caps_filtered);
2976 } else {
2977 caps_filtered = mmc->card_caps &
2978 ~(MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_HS_400));
2979
2980 return mmc_select_mode_and_width(mmc, caps_filtered);
2981 }
2982}
2983#endif
2984
Markus Niebelab711882013-12-16 13:40:46 +01002985int mmc_set_dsr(struct mmc *mmc, u16 val)
2986{
2987 mmc->dsr = val;
2988 return 0;
2989}
2990
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02002991/* CPU-specific MMC initializations */
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09002992__weak int cpu_mmc_init(struct bd_info *bis)
Andy Fleming272cc702008-10-30 16:41:01 -05002993{
2994 return -1;
2995}
2996
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02002997/* board-specific MMC initializations. */
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09002998__weak int board_mmc_init(struct bd_info *bis)
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02002999{
3000 return -1;
3001}
Andy Fleming272cc702008-10-30 16:41:01 -05003002
Che-Liang Chioue9550442012-11-28 15:21:13 +00003003void mmc_set_preinit(struct mmc *mmc, int preinit)
3004{
3005 mmc->preinit = preinit;
3006}
3007
Faiz Abbas8a856db2018-02-12 19:35:24 +05303008#if CONFIG_IS_ENABLED(DM_MMC)
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003009static int mmc_probe(struct bd_info *bis)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003010{
Simon Glass4a1db6d2015-12-29 05:22:49 -07003011 int ret, i;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003012 struct uclass *uc;
Simon Glass4a1db6d2015-12-29 05:22:49 -07003013 struct udevice *dev;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003014
3015 ret = uclass_get(UCLASS_MMC, &uc);
3016 if (ret)
3017 return ret;
3018
Simon Glass4a1db6d2015-12-29 05:22:49 -07003019 /*
3020 * Try to add them in sequence order. Really with driver model we
3021 * should allow holes, but the current MMC list does not allow that.
3022 * So if we request 0, 1, 3 we will get 0, 1, 2.
3023 */
3024 for (i = 0; ; i++) {
3025 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
3026 if (ret == -ENODEV)
3027 break;
3028 }
3029 uclass_foreach_dev(dev, uc) {
3030 ret = device_probe(dev);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003031 if (ret)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01003032 pr_err("%s - probe failed: %d\n", dev->name, ret);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003033 }
3034
3035 return 0;
3036}
3037#else
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003038static int mmc_probe(struct bd_info *bis)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003039{
3040 if (board_mmc_init(bis) < 0)
3041 cpu_mmc_init(bis);
3042
3043 return 0;
3044}
3045#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00003046
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +09003047int mmc_initialize(struct bd_info *bis)
Andy Fleming272cc702008-10-30 16:41:01 -05003048{
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02003049 static int initialized = 0;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003050 int ret;
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02003051 if (initialized) /* Avoid initializing mmc multiple times */
3052 return 0;
3053 initialized = 1;
3054
Simon Glassc4d660d2017-07-04 13:31:19 -06003055#if !CONFIG_IS_ENABLED(BLK)
Marek Vasutb5b838f2016-12-01 02:06:33 +01003056#if !CONFIG_IS_ENABLED(MMC_TINY)
Simon Glassc40fdca2016-05-01 13:52:35 -06003057 mmc_list_init();
3058#endif
Marek Vasutb5b838f2016-12-01 02:06:33 +01003059#endif
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003060 ret = mmc_probe(bis);
3061 if (ret)
3062 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05003063
Ying Zhangbb0dc102013-08-16 15:16:11 +08003064#ifndef CONFIG_SPL_BUILD
Andy Fleming272cc702008-10-30 16:41:01 -05003065 print_mmc_devices(',');
Ying Zhangbb0dc102013-08-16 15:16:11 +08003066#endif
Andy Fleming272cc702008-10-30 16:41:01 -05003067
Simon Glassc40fdca2016-05-01 13:52:35 -06003068 mmc_do_preinit();
Andy Fleming272cc702008-10-30 16:41:01 -05003069 return 0;
3070}
Tomas Melincd3d4882016-11-25 11:01:03 +02003071
Lokesh Vutla80f02012019-09-09 14:40:36 +05303072#if CONFIG_IS_ENABLED(DM_MMC)
3073int mmc_init_device(int num)
3074{
3075 struct udevice *dev;
3076 struct mmc *m;
3077 int ret;
3078
3079 ret = uclass_get_device(UCLASS_MMC, num, &dev);
3080 if (ret)
3081 return ret;
3082
3083 m = mmc_get_mmc_dev(dev);
3084 if (!m)
3085 return 0;
Lokesh Vutla80f02012019-09-09 14:40:36 +05303086 if (m->preinit)
3087 mmc_start_init(m);
3088
3089 return 0;
3090}
3091#endif
3092
Tomas Melincd3d4882016-11-25 11:01:03 +02003093#ifdef CONFIG_CMD_BKOPS_ENABLE
3094int mmc_set_bkops_enable(struct mmc *mmc)
3095{
3096 int err;
3097 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
3098
3099 err = mmc_send_ext_csd(mmc, ext_csd);
3100 if (err) {
3101 puts("Could not get ext_csd register values\n");
3102 return err;
3103 }
3104
3105 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
3106 puts("Background operations not supported on device\n");
3107 return -EMEDIUMTYPE;
3108 }
3109
3110 if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
3111 puts("Background operations already enabled\n");
3112 return 0;
3113 }
3114
3115 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
3116 if (err) {
3117 puts("Failed to enable manual background operations\n");
3118 return err;
3119 }
3120
3121 puts("Enabled manual background operations\n");
3122
3123 return 0;
3124}
3125#endif
David Woodhouse4dee3f72020-08-04 10:05:46 +01003126
3127__weak int mmc_get_env_dev(void)
3128{
3129#ifdef CONFIG_SYS_MMC_ENV_DEV
3130 return CONFIG_SYS_MMC_ENV_DEV;
3131#else
3132 return 0;
3133#endif
3134}