blob: 0a4cab820870166e09fa45ccd62c56ee44b1f0e8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut1c38c362020-05-17 16:16:45 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrene3090532008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass90526e92020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassc05ed002020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk138b6082011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burtonf1ae3822014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut1c38c362020-05-17 16:16:45 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burtonf1ae3822014-04-07 16:41:46 +010079
Marek Vasut97d5c142020-05-17 15:10:41 +020080struct pcnet_priv {
Marek Vasut1c38c362020-05-17 16:16:45 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut1c38c362020-05-17 16:16:45 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Marek Vasut60074d92020-05-17 16:31:04 +020085 pci_dev_t dev;
Marek Vasut3b2d63a2020-05-17 17:00:42 +020086 void __iomem *iobase;
Marek Vasut1023a1e2020-05-17 17:04:19 +020087 char *name;
88 u8 *enetaddr;
Marek Vasutdea9b602020-05-17 17:28:31 +020089 u16 status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020090 int cur_rx;
91 int cur_tx;
Marek Vasut97d5c142020-05-17 15:10:41 +020092};
wdenkc6097192002-11-03 00:24:07 +000093
wdenkc6097192002-11-03 00:24:07 +000094/* Offsets from base I/O address for WIO mode */
95#define PCNET_RDP 0x10
96#define PCNET_RAP 0x12
97#define PCNET_RESET 0x14
98#define PCNET_BDP 0x16
99
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200100static u16 pcnet_read_csr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000101{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200102 writew(index, lp->iobase + PCNET_RAP);
103 return readw(lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000104}
105
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200106static void pcnet_write_csr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000107{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200108 writew(index, lp->iobase + PCNET_RAP);
109 writew(val, lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000110}
111
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200112static u16 pcnet_read_bcr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000113{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200114 writew(index, lp->iobase + PCNET_RAP);
115 return readw(lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000116}
117
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200118static void pcnet_write_bcr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000119{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200120 writew(index, lp->iobase + PCNET_RAP);
121 writew(val, lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000122}
123
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200124static void pcnet_reset(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000125{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200126 readw(lp->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000127}
128
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200129static int pcnet_check(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000130{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200131 writew(88, lp->iobase + PCNET_RAP);
132 return readw(lp->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000133}
134
Marek Vasut60074d92020-05-17 16:31:04 +0200135static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr)
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100136{
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100137 void *virt_addr = addr;
138
Marek Vasut60074d92020-05-17 16:31:04 +0200139 return pci_virt_to_mem(lp->dev, virt_addr);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100140}
wdenkc6097192002-11-03 00:24:07 +0000141
142static struct pci_device_id supported[] = {
Marek Vasute4797c32020-05-17 17:33:17 +0200143 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200144 {}
wdenkc6097192002-11-03 00:24:07 +0000145};
146
Marek Vasutdea9b602020-05-17 17:28:31 +0200147static int pcnet_probe_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000148{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200149 int chip_version;
150 char *chipname;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200151 int i;
wdenkc6097192002-11-03 00:24:07 +0000152
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200153 /* Reset the PCnet controller */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200154 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000155
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200156 /* Check if register access is working */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200157 if (pcnet_read_csr(lp, 0) != 4 || !pcnet_check(lp)) {
Marek Vasut1023a1e2020-05-17 17:04:19 +0200158 printf("%s: CSR register access check failed\n", lp->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200159 return -1;
160 }
wdenkc6097192002-11-03 00:24:07 +0000161
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200162 /* Identify the chip */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200163 chip_version = pcnet_read_csr(lp, 88) | (pcnet_read_csr(lp, 89) << 16);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200164 if ((chip_version & 0xfff) != 0x003)
165 return -1;
166 chip_version = (chip_version >> 12) & 0xffff;
167 switch (chip_version) {
168 case 0x2621:
169 chipname = "PCnet/PCI II 79C970A"; /* PCI */
170 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200171 case 0x2625:
172 chipname = "PCnet/FAST III 79C973"; /* PCI */
173 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200174 case 0x2627:
175 chipname = "PCnet/FAST III 79C975"; /* PCI */
176 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200177 default:
Paul Burton6011dab2013-11-08 11:18:43 +0000178 printf("%s: PCnet version %#x not supported\n",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200179 lp->name, chip_version);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200180 return -1;
181 }
wdenkc6097192002-11-03 00:24:07 +0000182
Paul Burton6011dab2013-11-08 11:18:43 +0000183 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000184
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200185 /*
186 * In most chips, after a chip reset, the ethernet address is read from
187 * the station address PROM at the base address and programmed into the
188 * "Physical Address Registers" CSR12-14.
189 */
190 for (i = 0; i < 3; i++) {
191 unsigned int val;
192
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200193 val = pcnet_read_csr(lp, i + 12) & 0x0ffff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200194 /* There may be endianness issues here. */
Marek Vasut1023a1e2020-05-17 17:04:19 +0200195 lp->enetaddr[2 * i] = val & 0x0ff;
196 lp->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200197 }
wdenkc6097192002-11-03 00:24:07 +0000198
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200199 return 0;
wdenkc6097192002-11-03 00:24:07 +0000200}
201
Marek Vasutdea9b602020-05-17 17:28:31 +0200202static int pcnet_init_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000203{
Paul Burtonf1ae3822014-04-07 16:41:46 +0100204 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200205 int i, val;
Paul Burton442d2e02016-05-26 14:49:35 +0100206 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000207
Marek Vasut1023a1e2020-05-17 17:04:19 +0200208 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000209
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200210 /* Switch pcnet to 32bit mode */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200211 pcnet_write_bcr(lp, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000212
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200213 /* Set/reset autoselect bit */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200214 val = pcnet_read_bcr(lp, 2) & ~2;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200215 val |= 2;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200216 pcnet_write_bcr(lp, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000217
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200218 /* Enable auto negotiate, setup, disable fd */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200219 val = pcnet_read_bcr(lp, 32) & ~0x98;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200220 val |= 0x20;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200221 pcnet_write_bcr(lp, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000222
wdenkc6097192002-11-03 00:24:07 +0000223 /*
Paul Burton62715a22013-11-08 11:18:46 +0000224 * Enable NOUFLO on supported controllers, with the transmit
225 * start point set to the full packet. This will cause entire
226 * packets to be buffered by the ethernet controller before
227 * transmission, eliminating underflows which are common on
228 * slower devices. Controllers which do not support NOUFLO will
229 * simply be left with a larger transmit FIFO threshold.
230 */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200231 val = pcnet_read_bcr(lp, 18);
Paul Burton62715a22013-11-08 11:18:46 +0000232 val |= 1 << 11;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200233 pcnet_write_bcr(lp, 18, val);
234 val = pcnet_read_csr(lp, 80);
Paul Burton62715a22013-11-08 11:18:46 +0000235 val |= 0x3 << 10;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200236 pcnet_write_csr(lp, 80, val);
Paul Burton62715a22013-11-08 11:18:46 +0000237
Paul Burtonf1ae3822014-04-07 16:41:46 +0100238 uc = lp->uc;
239
240 uc->init_block.mode = cpu_to_le16(0x0000);
241 uc->init_block.filter[0] = 0x00000000;
242 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000243
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200244 /*
245 * Initialize the Rx ring.
246 */
247 lp->cur_rx = 0;
248 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut60074d92020-05-17 16:31:04 +0200249 addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100250 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100251 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
252 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200253 PCNET_DEBUG1
254 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burtonf1ae3822014-04-07 16:41:46 +0100255 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
256 uc->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000257 }
wdenkc6097192002-11-03 00:24:07 +0000258
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200259 /*
260 * Initialize the Tx ring. The Tx buffer address is filled in as
261 * needed, but we do need to clear the upper ownership bit.
262 */
263 lp->cur_tx = 0;
264 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100265 uc->tx_ring[i].base = 0;
266 uc->tx_ring[i].status = 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200267 }
268
269 /*
270 * Setup Init Block.
271 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100272 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200273
274 for (i = 0; i < 6; i++) {
Marek Vasut1023a1e2020-05-17 17:04:19 +0200275 lp->uc->init_block.phys_addr[i] = lp->enetaddr[i];
Paul Burtonf1ae3822014-04-07 16:41:46 +0100276 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200277 }
278
Paul Burtonf1ae3822014-04-07 16:41:46 +0100279 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton6011dab2013-11-08 11:18:43 +0000280 RX_RING_LEN_BITS);
Marek Vasut60074d92020-05-17 16:31:04 +0200281 addr = pcnet_virt_to_mem(lp, uc->rx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100282 uc->init_block.rx_ring = cpu_to_le32(addr);
Marek Vasut60074d92020-05-17 16:31:04 +0200283 addr = pcnet_virt_to_mem(lp, uc->tx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100284 uc->init_block.tx_ring = cpu_to_le32(addr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200285
Paul Burton6011dab2013-11-08 11:18:43 +0000286 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burtonf1ae3822014-04-07 16:41:46 +0100287 uc->init_block.tlen_rlen,
288 uc->init_block.rx_ring, uc->init_block.tx_ring);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200289
290 /*
291 * Tell the controller where the Init Block is located.
292 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100293 barrier();
Marek Vasut60074d92020-05-17 16:31:04 +0200294 addr = pcnet_virt_to_mem(lp, &lp->uc->init_block);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200295 pcnet_write_csr(lp, 1, addr & 0xffff);
296 pcnet_write_csr(lp, 2, (addr >> 16) & 0xffff);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200297
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200298 pcnet_write_csr(lp, 4, 0x0915);
299 pcnet_write_csr(lp, 0, 0x0001); /* start */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200300
301 /* Wait for Init Done bit */
302 for (i = 10000; i > 0; i--) {
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200303 if (pcnet_read_csr(lp, 0) & 0x0100)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200304 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000305 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200306 }
307 if (i <= 0) {
Marek Vasut1023a1e2020-05-17 17:04:19 +0200308 printf("%s: TIMEOUT: controller init failed\n", lp->name);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200309 pcnet_reset(lp);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200310 return -1;
311 }
312
313 /*
314 * Finally start network controller operation.
315 */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200316 pcnet_write_csr(lp, 0, 0x0002);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200317
318 return 0;
wdenkc6097192002-11-03 00:24:07 +0000319}
320
Marek Vasutdea9b602020-05-17 17:28:31 +0200321static int pcnet_send_common(struct pcnet_priv *lp, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000322{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200323 int i, status;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100324 u32 addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100325 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000326
Paul Burton6011dab2013-11-08 11:18:43 +0000327 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
328 packet);
wdenkc6097192002-11-03 00:24:07 +0000329
Paul Burtonf3ac8662013-11-08 11:18:45 +0000330 flush_dcache_range((unsigned long)packet,
331 (unsigned long)packet + pkt_len);
332
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200333 /* Wait for completion by testing the OWN bit */
334 for (i = 1000; i > 0; i--) {
Paul Burton6fb49e42014-04-07 16:41:48 +0100335 status = readw(&entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200336 if ((status & 0x8000) == 0)
337 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000338 udelay(100);
339 PCNET_DEBUG2(".");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200340 }
341 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000342 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200343 lp->name, lp->cur_tx, status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200344 pkt_len = 0;
345 goto failure;
346 }
wdenkc6097192002-11-03 00:24:07 +0000347
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200348 /*
349 * Setup Tx ring. Caution: the write order is important here,
350 * set the status with the "ownership" bits last.
351 */
Marek Vasut60074d92020-05-17 16:31:04 +0200352 addr = pcnet_virt_to_mem(lp, packet);
Paul Burton6fb49e42014-04-07 16:41:48 +0100353 writew(-pkt_len, &entry->length);
354 writel(0, &entry->misc);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100355 writel(addr, &entry->base);
Paul Burton6fb49e42014-04-07 16:41:48 +0100356 writew(0x8300, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200357
358 /* Trigger an immediate send poll. */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200359 pcnet_write_csr(lp, 0, 0x0008);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200360
361 failure:
362 if (++lp->cur_tx >= TX_RING_SIZE)
363 lp->cur_tx = 0;
364
Paul Burton6011dab2013-11-08 11:18:43 +0000365 PCNET_DEBUG2("done\n");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200366 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000367}
368
Marek Vasutdea9b602020-05-17 17:28:31 +0200369static int pcnet_recv_common(struct pcnet_priv *lp, unsigned char **bufp)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200370{
371 struct pcnet_rx_head *entry;
Paul Burtona354ddc2014-04-07 16:41:47 +0100372 unsigned char *buf;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200373 int pkt_len = 0;
Marek Vasutdea9b602020-05-17 17:28:31 +0200374 u16 err_status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200375
Marek Vasutdea9b602020-05-17 17:28:31 +0200376 entry = &lp->uc->rx_ring[lp->cur_rx];
377 /*
378 * If we own the next entry, it's a new packet. Send it up.
379 */
380 lp->status = readw(&entry->status);
381 if ((lp->status & 0x8000) != 0)
382 return 0;
383 err_status = lp->status >> 8;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200384
Marek Vasutdea9b602020-05-17 17:28:31 +0200385 if (err_status != 0x03) { /* There was an error. */
386 printf("%s: Rx%d", lp->name, lp->cur_rx);
387 PCNET_DEBUG1(" (status=0x%x)", err_status);
388 if (err_status & 0x20)
389 printf(" Frame");
390 if (err_status & 0x10)
391 printf(" Overflow");
392 if (err_status & 0x08)
393 printf(" CRC");
394 if (err_status & 0x04)
395 printf(" Fifo");
396 printf(" Error\n");
397 lp->status &= 0x03ff;
398 return 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200399 }
Marek Vasutdea9b602020-05-17 17:28:31 +0200400
401 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
402 if (pkt_len < 60) {
403 printf("%s: Rx%d: invalid packet length %d\n",
404 lp->name, lp->cur_rx, pkt_len);
405 return 0;
406 }
407
408 *bufp = lp->rx_buf[lp->cur_rx];
409 invalidate_dcache_range((unsigned long)*bufp,
410 (unsigned long)*bufp + pkt_len);
411
412 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
413 lp->cur_rx, pkt_len, buf);
414
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200415 return pkt_len;
416}
417
Marek Vasutdea9b602020-05-17 17:28:31 +0200418static void pcnet_free_pkt_common(struct pcnet_priv *lp, unsigned int len)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200419{
Marek Vasutdea9b602020-05-17 17:28:31 +0200420 struct pcnet_rx_head *entry;
421
422 entry = &lp->uc->rx_ring[lp->cur_rx];
423
424 lp->status |= 0x8000;
425 writew(lp->status, &entry->status);
426
427 if (++lp->cur_rx >= RX_RING_SIZE)
428 lp->cur_rx = 0;
429}
430
431static void pcnet_halt_common(struct pcnet_priv *lp)
432{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200433 int i;
434
Marek Vasut1023a1e2020-05-17 17:04:19 +0200435 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200436
437 /* Reset the PCnet controller */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200438 pcnet_reset(lp);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200439
440 /* Wait for Stop bit */
441 for (i = 1000; i > 0; i--) {
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200442 if (pcnet_read_csr(lp, 0) & 0x4)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200443 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000444 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200445 }
Paul Burton6011dab2013-11-08 11:18:43 +0000446 if (i <= 0)
Marek Vasut1023a1e2020-05-17 17:04:19 +0200447 printf("%s: TIMEOUT: controller reset failed\n", lp->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200448}
Marek Vasut69e08bd2020-05-17 16:31:41 +0200449
Marek Vasutdea9b602020-05-17 17:28:31 +0200450static int pcnet_init(struct eth_device *dev, bd_t *bis)
451{
452 struct pcnet_priv *lp = dev->priv;
453
454 return pcnet_init_common(lp);
455}
456
457static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
458{
459 struct pcnet_priv *lp = dev->priv;
460
461 return pcnet_send_common(lp, packet, pkt_len);
462}
463
464static int pcnet_recv(struct eth_device *dev)
465{
466 struct pcnet_priv *lp = dev->priv;
467 uchar *packet;
468 int ret;
469
470 ret = pcnet_recv_common(lp, &packet);
471 if (ret > 0)
472 net_process_received_packet(packet, ret);
473 if (ret)
474 pcnet_free_pkt_common(lp, ret);
475
476 return ret;
477}
478
479static void pcnet_halt(struct eth_device *dev)
480{
481 struct pcnet_priv *lp = dev->priv;
482
483 pcnet_halt_common(lp);
484}
485
Marek Vasut69e08bd2020-05-17 16:31:41 +0200486int pcnet_initialize(bd_t *bis)
487{
488 pci_dev_t devbusfn;
489 struct eth_device *dev;
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200490 struct pcnet_priv *lp;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200491 u16 command, status;
492 int dev_nr = 0;
493 u32 bar;
494
Marek Vasut1023a1e2020-05-17 17:04:19 +0200495 PCNET_DEBUG1("\n%s...\n", __func__);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200496
497 for (dev_nr = 0; ; dev_nr++) {
498 /*
499 * Find the PCnet PCI device(s).
500 */
501 devbusfn = pci_find_devices(supported, dev_nr);
502 if (devbusfn < 0)
503 break;
504
505 /*
506 * Allocate and pre-fill the device structure.
507 */
508 dev = calloc(1, sizeof(*dev));
509 if (!dev) {
510 printf("pcnet: Can not allocate memory\n");
511 break;
512 }
513
514 /*
515 * We only maintain one structure because the drivers will
516 * never be used concurrently. In 32bit mode the RX and TX
517 * ring entries must be aligned on 16-byte boundaries.
518 */
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200519 lp = malloc_cache_aligned(sizeof(*lp));
520 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
521 sizeof(lp->ucp), MAP_NOCACHE);
Marek Vasut60074d92020-05-17 16:31:04 +0200522 lp->dev = devbusfn;
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200523 flush_dcache_range((unsigned long)lp,
524 (unsigned long)lp + sizeof(*lp));
525 dev->priv = lp;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200526 sprintf(dev->name, "pcnet#%d", dev_nr);
Marek Vasut1023a1e2020-05-17 17:04:19 +0200527 lp->name = dev->name;
528 lp->enetaddr = dev->enetaddr;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200529
530 /*
531 * Setup the PCI device.
532 */
533 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200534 lp->iobase = (void *)(pci_mem_to_phys(devbusfn, bar) & ~0xf);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200535
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200536 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%p: ",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200537 lp->name, devbusfn, lp->iobase);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200538
539 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
540 pci_write_config_word(devbusfn, PCI_COMMAND, command);
541 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
542 if ((status & command) != command) {
543 printf("%s: Couldn't enable IO access or Bus Mastering\n",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200544 lp->name);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200545 free(dev);
546 continue;
547 }
548
549 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
550
551 /*
552 * Probe the PCnet chip.
553 */
Marek Vasutdea9b602020-05-17 17:28:31 +0200554 if (pcnet_probe_common(lp) < 0) {
Marek Vasut69e08bd2020-05-17 16:31:41 +0200555 free(dev);
556 continue;
557 }
558
559 /*
560 * Setup device structure and register the driver.
561 */
562 dev->init = pcnet_init;
563 dev->halt = pcnet_halt;
564 dev->send = pcnet_send;
565 dev->recv = pcnet_recv;
566
567 eth_register(dev);
568 }
569
570 udelay(10 * 1000);
571
572 return dev_nr;
573}