blob: dd36a8c22aa76d098f67300b4f195d6601f840a8 [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +053012#include <clk.h>
Michal Simek185f7d92012-09-13 20:23:34 +000013#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010014#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000015#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020016#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000017#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020018#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000019#include <malloc.h>
20#include <asm/io.h>
21#include <phy.h>
22#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010023#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000024#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053025#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020026#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020027#include <asm/arch/sys_proto.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090028#include <linux/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000029
Michal Simek6889ca72015-11-30 14:14:56 +010030DECLARE_GLOBAL_DATA_PTR;
31
Michal Simek185f7d92012-09-13 20:23:34 +000032/* Bit/mask specification */
33#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
34#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
35#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
36#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
37#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
38
39#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
40#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
41#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
42
43#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
44#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
45#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
46
47/* Wrap bit, last descriptor */
48#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
49#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020050#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000051
Michal Simek185f7d92012-09-13 20:23:34 +000052#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
53#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
54#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
55#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
56
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053057#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
58#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
59#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
60#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladugu4eaf8f52016-05-16 15:31:38 +053061#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053062#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020063#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053064#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020065#else
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053066#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020067#endif
Michal Simek185f7d92012-09-13 20:23:34 +000068
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053069#ifdef CONFIG_ARM64
70# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
71#else
72# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
73#endif
74
75#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
76 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000077 ZYNQ_GEM_NWCFG_FSREM | \
78 ZYNQ_GEM_NWCFG_MDCCLKDIV)
79
80#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
81
82#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
83/* Use full configured addressable space (8 Kb) */
84#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
85/* Use full configured addressable space (4 Kb) */
86#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
87/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
88#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
89
90#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
91 ZYNQ_GEM_DMACR_RXSIZE | \
92 ZYNQ_GEM_DMACR_TXSIZE | \
93 ZYNQ_GEM_DMACR_RXBUF)
94
Michal Simeke4d23182015-08-17 09:57:46 +020095#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
96
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +053097#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
98
Michal Simekf97d7e82013-04-22 14:41:09 +020099/* Use MII register 1 (MII status register) to detect PHY */
100#define PHY_DETECT_REG 1
101
102/* Mask used to verify certain PHY features (or register contents)
103 * in the register above:
104 * 0x1000: 10Mbps full duplex support
105 * 0x0800: 10Mbps half duplex support
106 * 0x0008: Auto-negotiation support
107 */
108#define PHY_DETECT_MASK 0x1808
109
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530110/* TX BD status masks */
111#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
112#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
113#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
114
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800115/* Clock frequencies for different speeds */
116#define ZYNQ_GEM_FREQUENCY_10 2500000UL
117#define ZYNQ_GEM_FREQUENCY_100 25000000UL
118#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
119
Michal Simek185f7d92012-09-13 20:23:34 +0000120/* Device registers */
121struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200122 u32 nwctrl; /* 0x0 - Network Control reg */
123 u32 nwcfg; /* 0x4 - Network Config reg */
124 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000125 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200126 u32 dmacr; /* 0x10 - DMA Control reg */
127 u32 txsr; /* 0x14 - TX Status reg */
128 u32 rxqbase; /* 0x18 - RX Q Base address reg */
129 u32 txqbase; /* 0x1c - TX Q Base address reg */
130 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000131 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200132 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000133 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200134 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000135 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200136 u32 hashl; /* 0x80 - Hash Low address reg */
137 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000138#define LADDR_LOW 0
139#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200140 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
141 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000142 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200143#define STAT_SIZE 44
144 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530145 u32 reserved9[20];
146 u32 pcscntrl;
147 u32 reserved7[143];
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700148 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
149 u32 reserved8[15];
150 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000151};
152
153/* BD descriptors */
154struct emac_bd {
155 u32 addr; /* Next descriptor pointer */
156 u32 status;
157};
158
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530159#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530160/* Page table entries are set to 1MB, or multiples of 1MB
161 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
162 */
163#define BD_SPACE 0x100000
164/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200165#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000166
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700167/* Setup the first free TX descriptor */
168#define TX_FREE_DESC 2
169
Michal Simek185f7d92012-09-13 20:23:34 +0000170/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
171struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530172 struct emac_bd *tx_bd;
173 struct emac_bd *rx_bd;
174 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000175 u32 rxbd_current;
176 u32 rx_first_buf;
177 int phyaddr;
Michal Simek05868752013-01-24 13:04:12 +0100178 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100179 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200180 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000181 struct phy_device *phydev;
Dan Murphy20671a92016-05-02 15:45:57 -0500182 int phy_of_handle;
Michal Simek185f7d92012-09-13 20:23:34 +0000183 struct mii_dev *bus;
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530184 struct clk clk;
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200185 u32 max_speed;
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530186 bool int_pcs;
Michal Simek185f7d92012-09-13 20:23:34 +0000187};
188
Michal Simekf2fc2762015-11-30 10:24:15 +0100189static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
190 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000191{
192 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100193 struct zynq_gem_regs *regs = priv->iobase;
Michal Simekb908fca2016-12-12 09:47:26 +0100194 int err;
Michal Simek185f7d92012-09-13 20:23:34 +0000195
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100196 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
197 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100198 if (err)
199 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000200
201 /* Construct mgtcr mask for the operation */
202 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
203 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
204 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
205
206 /* Write mgtcr and wait for completion */
207 writel(mgtcr, &regs->phymntnc);
208
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100209 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
210 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100211 if (err)
212 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000213
214 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
215 *data = readl(&regs->phymntnc);
216
217 return 0;
218}
219
Michal Simekf2fc2762015-11-30 10:24:15 +0100220static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
221 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000222{
Michal Simek198e9a42015-10-07 16:34:51 +0200223 u32 ret;
224
Michal Simekf2fc2762015-11-30 10:24:15 +0100225 ret = phy_setup_op(priv, phy_addr, regnum,
226 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200227
228 if (!ret)
229 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
230 phy_addr, regnum, *val);
231
232 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000233}
234
Michal Simekf2fc2762015-11-30 10:24:15 +0100235static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
236 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000237{
Michal Simek198e9a42015-10-07 16:34:51 +0200238 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
239 regnum, data);
240
Michal Simekf2fc2762015-11-30 10:24:15 +0100241 return phy_setup_op(priv, phy_addr, regnum,
242 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000243}
244
Michal Simek6889ca72015-11-30 14:14:56 +0100245static int phy_detection(struct udevice *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200246{
247 int i;
248 u16 phyreg;
249 struct zynq_gem_priv *priv = dev->priv;
250
251 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100252 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200253 if ((phyreg != 0xFFFF) &&
254 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
255 /* Found a valid PHY address */
256 debug("Default phy address %d is valid\n",
257 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100258 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200259 } else {
260 debug("PHY address is not setup correctly %d\n",
261 priv->phyaddr);
262 priv->phyaddr = -1;
263 }
264 }
265
266 debug("detecting phy address\n");
267 if (priv->phyaddr == -1) {
268 /* detect the PHY address */
269 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100270 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200271 if ((phyreg != 0xFFFF) &&
272 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
273 /* Found a valid PHY address */
274 priv->phyaddr = i;
275 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100276 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200277 }
278 }
279 }
280 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100281 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200282}
283
Michal Simek6889ca72015-11-30 14:14:56 +0100284static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000285{
286 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100287 struct eth_pdata *pdata = dev_get_platdata(dev);
288 struct zynq_gem_priv *priv = dev_get_priv(dev);
289 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000290
291 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100292 macaddrlow = pdata->enetaddr[0];
293 macaddrlow |= pdata->enetaddr[1] << 8;
294 macaddrlow |= pdata->enetaddr[2] << 16;
295 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000296
297 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100298 macaddrhigh = pdata->enetaddr[4];
299 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000300
301 for (i = 0; i < 4; i++) {
302 writel(0, &regs->laddr[i][LADDR_LOW]);
303 writel(0, &regs->laddr[i][LADDR_HIGH]);
304 /* Do not use MATCHx register */
305 writel(0, &regs->match[i]);
306 }
307
308 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
309 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
310
311 return 0;
312}
313
Michal Simek6889ca72015-11-30 14:14:56 +0100314static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100315{
316 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100317 struct zynq_gem_priv *priv = dev_get_priv(dev);
318 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100319 const u32 supported = SUPPORTED_10baseT_Half |
320 SUPPORTED_10baseT_Full |
321 SUPPORTED_100baseT_Half |
322 SUPPORTED_100baseT_Full |
323 SUPPORTED_1000baseT_Half |
324 SUPPORTED_1000baseT_Full;
325
Michal Simekc8e29272015-11-30 13:58:36 +0100326 /* Enable only MDIO bus */
327 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
328
Siva Durga Prasad Paladugud77081c2018-02-20 11:56:19 +0530329 if ((priv->interface != PHY_INTERFACE_MODE_SGMII) &&
330 (priv->interface != PHY_INTERFACE_MODE_GMII)) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530331 ret = phy_detection(dev);
332 if (ret) {
333 printf("GEM PHY init failed\n");
334 return ret;
335 }
Michal Simek68cc3bd2015-11-30 13:54:43 +0100336 }
337
338 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
339 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100340 if (!priv->phydev)
341 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100342
Nathan Rossi2c2ab8d2017-03-06 00:36:23 +1000343 priv->phydev->supported &= supported | ADVERTISED_Pause |
Michal Simek68cc3bd2015-11-30 13:54:43 +0100344 ADVERTISED_Asym_Pause;
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200345 if (priv->max_speed) {
346 ret = phy_set_supported(priv->phydev, priv->max_speed);
347 if (ret)
348 return ret;
349 }
350
Michal Simek68cc3bd2015-11-30 13:54:43 +0100351 priv->phydev->advertising = priv->phydev->supported;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100352
Dan Murphy20671a92016-05-02 15:45:57 -0500353 if (priv->phy_of_handle > 0)
Simon Glasse160f7d2017-01-17 16:52:55 -0700354 dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
Dan Murphy20671a92016-05-02 15:45:57 -0500355
Michal Simek7a673f02016-05-18 14:37:23 +0200356 return phy_config(priv->phydev);
Michal Simek68cc3bd2015-11-30 13:54:43 +0100357}
358
Michal Simek6889ca72015-11-30 14:14:56 +0100359static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000360{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530361 u32 i, nwconfig;
Michal Simek55259e72016-05-18 12:37:22 +0200362 int ret;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800363 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100364 struct zynq_gem_priv *priv = dev_get_priv(dev);
365 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700366 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
367 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000368
Michal Simek05868752013-01-24 13:04:12 +0100369 if (!priv->init) {
370 /* Disable all interrupts */
371 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000372
Michal Simek05868752013-01-24 13:04:12 +0100373 /* Disable the receiver & transmitter */
374 writel(0, &regs->nwctrl);
375 writel(0, &regs->txsr);
376 writel(0, &regs->rxsr);
377 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000378
Michal Simek05868752013-01-24 13:04:12 +0100379 /* Clear the Hash registers for the mac address
380 * pointed by AddressPtr
381 */
382 writel(0x0, &regs->hashl);
383 /* Write bits [63:32] in TOP */
384 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000385
Michal Simek05868752013-01-24 13:04:12 +0100386 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200387 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100388 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000389
Michal Simek05868752013-01-24 13:04:12 +0100390 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530391 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000392
Michal Simek05868752013-01-24 13:04:12 +0100393 for (i = 0; i < RX_BUF; i++) {
394 priv->rx_bd[i].status = 0xF0000000;
395 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530396 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000397 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100398 }
399 /* WRAP bit to last BD */
400 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
401 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530402 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000403
Michal Simek05868752013-01-24 13:04:12 +0100404 /* Setup for DMA Configuration register */
405 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000406
Michal Simek05868752013-01-24 13:04:12 +0100407 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200408 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000409
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700410 /* Disable the second priority queue */
411 dummy_tx_bd->addr = 0;
412 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
413 ZYNQ_GEM_TXBUF_LAST_MASK|
414 ZYNQ_GEM_TXBUF_USED_MASK;
415
416 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
417 ZYNQ_GEM_RXBUF_NEW_MASK;
418 dummy_rx_bd->status = 0;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700419
420 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
421 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
422
Michal Simek05868752013-01-24 13:04:12 +0100423 priv->init++;
424 }
425
Michal Simek55259e72016-05-18 12:37:22 +0200426 ret = phy_startup(priv->phydev);
427 if (ret)
428 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000429
Michal Simek64a7ead2015-11-30 13:44:49 +0100430 if (!priv->phydev->link) {
431 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100432 return -1;
433 }
434
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530435 nwconfig = ZYNQ_GEM_NWCFG_INIT;
436
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530437 /*
438 * Set SGMII enable PCS selection only if internal PCS/PMA
439 * core is used and interface is SGMII.
440 */
441 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
442 priv->int_pcs) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530443 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
444 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530445#ifdef CONFIG_ARM64
446 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
447 &regs->pcscntrl);
448#endif
449 }
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530450
Michal Simek64a7ead2015-11-30 13:44:49 +0100451 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200452 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530453 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200454 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800455 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200456 break;
457 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530458 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200459 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800460 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200461 break;
462 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800463 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200464 break;
465 }
David Andrey01fbf312013-04-05 17:24:24 +0200466
Stefan Herbrechtsmeiereff55c52017-01-17 16:27:25 +0100467 ret = clk_set_rate(&priv->clk, clk_rate);
468 if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
469 dev_err(dev, "failed to set tx clock rate\n");
470 return ret;
471 }
472
473 ret = clk_enable(&priv->clk);
474 if (ret && ret != -ENOSYS) {
475 dev_err(dev, "failed to enable tx clock\n");
476 return ret;
477 }
Michal Simek80243522012-10-15 14:01:23 +0200478
479 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
480 ZYNQ_GEM_NWCTRL_TXEN_MASK);
481
Michal Simek185f7d92012-09-13 20:23:34 +0000482 return 0;
483}
484
Michal Simek6889ca72015-11-30 14:14:56 +0100485static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000486{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530487 u32 addr, size;
Michal Simek6889ca72015-11-30 14:14:56 +0100488 struct zynq_gem_priv *priv = dev_get_priv(dev);
489 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200490 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000491
Michal Simek185f7d92012-09-13 20:23:34 +0000492 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530493 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000494
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530495 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530496 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200497 ZYNQ_GEM_TXBUF_LAST_MASK;
498 /* Dummy descriptor to mark it as the last in descriptor chain */
499 current_bd->addr = 0x0;
500 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
501 ZYNQ_GEM_TXBUF_LAST_MASK|
502 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530503
Michal Simek45c07742015-08-17 09:50:09 +0200504 /* setup BD */
505 writel((ulong)priv->tx_bd, &regs->txqbase);
506
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530507 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530508 addr &= ~(ARCH_DMA_MINALIGN - 1);
509 size = roundup(len, ARCH_DMA_MINALIGN);
510 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530511
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530512 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530513 addr &= ~(ARCH_DMA_MINALIGN - 1);
514 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
515 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530516 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000517
518 /* Start transmit */
519 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
520
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530521 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530522 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
523 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000524
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100525 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
526 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000527}
528
529/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100530static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000531{
532 int frame_len;
Michal Simek9d9211a2015-12-09 14:26:48 +0100533 u32 addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100534 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000535 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000536
537 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100538 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000539
540 if (!(current_bd->status &
541 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
542 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100543 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000544 }
545
546 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100547 if (!frame_len) {
548 printf("%s: Zero size packet?\n", __func__);
549 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000550 }
551
Michal Simek9d9211a2015-12-09 14:26:48 +0100552 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
553 addr &= ~(ARCH_DMA_MINALIGN - 1);
554 *packetp = (uchar *)(uintptr_t)addr;
555
556 return frame_len;
557}
558
559static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
560{
561 struct zynq_gem_priv *priv = dev_get_priv(dev);
562 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
563 struct emac_bd *first_bd;
564
565 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
566 priv->rx_first_buf = priv->rxbd_current;
567 } else {
568 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
569 current_bd->status = 0xF0000000; /* FIXME */
570 }
571
572 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
573 first_bd = &priv->rx_bd[priv->rx_first_buf];
574 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
575 first_bd->status = 0xF0000000;
576 }
577
578 if ((++priv->rxbd_current) >= RX_BUF)
579 priv->rxbd_current = 0;
580
Michal Simekda872d72015-12-09 14:16:32 +0100581 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000582}
583
Michal Simek6889ca72015-11-30 14:14:56 +0100584static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000585{
Michal Simek6889ca72015-11-30 14:14:56 +0100586 struct zynq_gem_priv *priv = dev_get_priv(dev);
587 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000588
Michal Simek80243522012-10-15 14:01:23 +0200589 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
590 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000591}
592
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600593__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
594{
595 return -ENOSYS;
596}
597
598static int zynq_gem_read_rom_mac(struct udevice *dev)
599{
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600600 struct eth_pdata *pdata = dev_get_platdata(dev);
601
Olliver Schinaglb2330892017-04-03 16:18:53 +0200602 if (!pdata)
603 return -ENOSYS;
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600604
Olliver Schinaglb2330892017-04-03 16:18:53 +0200605 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600606}
607
Michal Simek6889ca72015-11-30 14:14:56 +0100608static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
609 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000610{
Michal Simek6889ca72015-11-30 14:14:56 +0100611 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000612 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100613 u16 val;
Michal Simek185f7d92012-09-13 20:23:34 +0000614
Michal Simek6889ca72015-11-30 14:14:56 +0100615 ret = phyread(priv, addr, reg, &val);
616 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
617 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000618}
619
Michal Simek6889ca72015-11-30 14:14:56 +0100620static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
621 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000622{
Michal Simek6889ca72015-11-30 14:14:56 +0100623 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000624
Michal Simek6889ca72015-11-30 14:14:56 +0100625 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
626 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000627}
628
Michal Simek6889ca72015-11-30 14:14:56 +0100629static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000630{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530631 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100632 struct zynq_gem_priv *priv = dev_get_priv(dev);
633 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000634
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530635 /* Align rxbuffers to ARCH_DMA_MINALIGN */
636 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
637 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
638
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530639 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530640 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200641 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
642 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530643
644 /* Initialize the bd spaces for tx and rx bd's */
645 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530646 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530647
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530648 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
649 if (ret < 0) {
650 dev_err(dev, "failed to get clock\n");
651 return -EINVAL;
652 }
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530653
Michal Simek6889ca72015-11-30 14:14:56 +0100654 priv->bus = mdio_alloc();
655 priv->bus->read = zynq_gem_miiphy_read;
656 priv->bus->write = zynq_gem_miiphy_write;
657 priv->bus->priv = priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000658
Michal Simek6516e3f2016-12-08 10:25:44 +0100659 ret = mdio_register_seq(priv->bus, dev->seq);
Michal Simekc8e29272015-11-30 13:58:36 +0100660 if (ret)
661 return ret;
662
Siva Durga Prasad Paladugue76d2dc2016-03-30 12:29:49 +0530663 return zynq_phy_init(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000664}
Michal Simek6889ca72015-11-30 14:14:56 +0100665
666static int zynq_gem_remove(struct udevice *dev)
667{
668 struct zynq_gem_priv *priv = dev_get_priv(dev);
669
670 free(priv->phydev);
671 mdio_unregister(priv->bus);
672 mdio_free(priv->bus);
673
674 return 0;
675}
676
677static const struct eth_ops zynq_gem_ops = {
678 .start = zynq_gem_init,
679 .send = zynq_gem_send,
680 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100681 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100682 .stop = zynq_gem_halt,
683 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600684 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek6889ca72015-11-30 14:14:56 +0100685};
686
687static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
688{
689 struct eth_pdata *pdata = dev_get_platdata(dev);
690 struct zynq_gem_priv *priv = dev_get_priv(dev);
Simon Glasse160f7d2017-01-17 16:52:55 -0700691 int node = dev_of_offset(dev);
Michal Simek3cdb1452015-11-30 14:17:50 +0100692 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100693
Simon Glassa821c4a2017-05-17 17:18:05 -0600694 pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
Michal Simek6889ca72015-11-30 14:14:56 +0100695 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
696 /* Hardcode for now */
Michal Simekbcdfef72015-12-09 09:29:12 +0100697 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100698
Simon Glasse160f7d2017-01-17 16:52:55 -0700699 priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
700 "phy-handle");
Dan Murphy20671a92016-05-02 15:45:57 -0500701 if (priv->phy_of_handle > 0)
702 priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
703 priv->phy_of_handle, "reg", -1);
Michal Simek6889ca72015-11-30 14:14:56 +0100704
Simon Glasse160f7d2017-01-17 16:52:55 -0700705 phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
Michal Simek3cdb1452015-11-30 14:17:50 +0100706 if (phy_mode)
707 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
708 if (pdata->phy_interface == -1) {
709 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
710 return -EINVAL;
711 }
712 priv->interface = pdata->phy_interface;
713
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200714 priv->max_speed = fdtdec_get_uint(gd->fdt_blob, priv->phy_of_handle,
715 "max-speed", SPEED_1000);
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530716 priv->int_pcs = fdtdec_get_bool(gd->fdt_blob, node,
717 "is-internal-pcspma");
718
Michal Simek15a2acd2016-11-16 08:41:01 +0100719 printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
Michal Simek3cdb1452015-11-30 14:17:50 +0100720 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100721
722 return 0;
723}
724
725static const struct udevice_id zynq_gem_ids[] = {
726 { .compatible = "cdns,zynqmp-gem" },
727 { .compatible = "cdns,zynq-gem" },
728 { .compatible = "cdns,gem" },
729 { }
730};
731
732U_BOOT_DRIVER(zynq_gem) = {
733 .name = "zynq_gem",
734 .id = UCLASS_ETH,
735 .of_match = zynq_gem_ids,
736 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
737 .probe = zynq_gem_probe,
738 .remove = zynq_gem_remove,
739 .ops = &zynq_gem_ops,
740 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
741 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
742};