blob: 78f94148b4114b53692735995fb11dedfc798f29 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek185f7d92012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek185f7d92012-09-13 20:23:34 +000012#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070013#include <cpu_func.h>
Michal Simek6889ca72015-11-30 14:14:56 +010014#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000015#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020016#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000017#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020018#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000019#include <malloc.h>
20#include <asm/io.h>
21#include <phy.h>
22#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010023#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000024#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053025#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020026#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020027#include <asm/arch/sys_proto.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090028#include <linux/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000029
Michal Simek185f7d92012-09-13 20:23:34 +000030/* Bit/mask specification */
31#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
32#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
33#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
34#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
35#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
36
37#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
38#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
39#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
40
41#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
42#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
43#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
44
45/* Wrap bit, last descriptor */
46#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
47#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020048#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000049
Michal Simek185f7d92012-09-13 20:23:34 +000050#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
51#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
52#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
53#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
54
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053055#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
56#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
57#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
58#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladugu4eaf8f52016-05-16 15:31:38 +053059#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053060#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020061#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053062#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020063#else
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053064#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020065#endif
Michal Simek185f7d92012-09-13 20:23:34 +000066
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053067#ifdef CONFIG_ARM64
68# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
69#else
70# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
71#endif
72
73#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
74 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000075 ZYNQ_GEM_NWCFG_FSREM | \
76 ZYNQ_GEM_NWCFG_MDCCLKDIV)
77
78#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
79
80#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
81/* Use full configured addressable space (8 Kb) */
82#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
83/* Use full configured addressable space (4 Kb) */
84#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
85/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
86#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
87
Vipul Kumar9a7799f2018-11-26 16:27:38 +053088#if defined(CONFIG_PHYS_64BIT)
89# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
90#else
91# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
92#endif
93
Michal Simek185f7d92012-09-13 20:23:34 +000094#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
95 ZYNQ_GEM_DMACR_RXSIZE | \
96 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumar9a7799f2018-11-26 16:27:38 +053097 ZYNQ_GEM_DMACR_RXBUF | \
98 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek185f7d92012-09-13 20:23:34 +000099
Michal Simeke4d23182015-08-17 09:57:46 +0200100#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
101
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530102#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
103
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530104#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
105
Michal Simekf97d7e82013-04-22 14:41:09 +0200106/* Use MII register 1 (MII status register) to detect PHY */
107#define PHY_DETECT_REG 1
108
109/* Mask used to verify certain PHY features (or register contents)
110 * in the register above:
111 * 0x1000: 10Mbps full duplex support
112 * 0x0800: 10Mbps half duplex support
113 * 0x0008: Auto-negotiation support
114 */
115#define PHY_DETECT_MASK 0x1808
116
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530117/* TX BD status masks */
118#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
119#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
120#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
121
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800122/* Clock frequencies for different speeds */
123#define ZYNQ_GEM_FREQUENCY_10 2500000UL
124#define ZYNQ_GEM_FREQUENCY_100 25000000UL
125#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
126
Michal Simek185f7d92012-09-13 20:23:34 +0000127/* Device registers */
128struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200129 u32 nwctrl; /* 0x0 - Network Control reg */
130 u32 nwcfg; /* 0x4 - Network Config reg */
131 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200133 u32 dmacr; /* 0x10 - DMA Control reg */
134 u32 txsr; /* 0x14 - TX Status reg */
135 u32 rxqbase; /* 0x18 - RX Q Base address reg */
136 u32 txqbase; /* 0x1c - TX Q Base address reg */
137 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000138 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200139 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000140 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200141 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000142 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200143 u32 hashl; /* 0x80 - Hash Low address reg */
144 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000145#define LADDR_LOW 0
146#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200147 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
148 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000149 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200150#define STAT_SIZE 44
151 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530152 u32 reserved9[20];
153 u32 pcscntrl;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530154 u32 rserved12[36];
155 u32 dcfg6; /* 0x294 Design config reg6 */
156 u32 reserved7[106];
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700157 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
158 u32 reserved8[15];
159 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530160 u32 reserved10[17];
161 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
162 u32 reserved11[2];
163 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek185f7d92012-09-13 20:23:34 +0000164};
165
166/* BD descriptors */
167struct emac_bd {
168 u32 addr; /* Next descriptor pointer */
169 u32 status;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530170#if defined(CONFIG_PHYS_64BIT)
171 u32 addr_hi;
172 u32 reserved;
173#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000174};
175
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530176#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530177/* Page table entries are set to 1MB, or multiples of 1MB
178 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
179 */
180#define BD_SPACE 0x100000
181/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200182#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000183
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700184/* Setup the first free TX descriptor */
185#define TX_FREE_DESC 2
186
Michal Simek185f7d92012-09-13 20:23:34 +0000187/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
188struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530189 struct emac_bd *tx_bd;
190 struct emac_bd *rx_bd;
191 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000192 u32 rxbd_current;
193 u32 rx_first_buf;
194 int phyaddr;
Michal Simek05868752013-01-24 13:04:12 +0100195 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100196 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200197 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000198 struct phy_device *phydev;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530199 ofnode phy_of_node;
Michal Simek185f7d92012-09-13 20:23:34 +0000200 struct mii_dev *bus;
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530201 struct clk clk;
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200202 u32 max_speed;
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530203 bool int_pcs;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530204 bool dma_64bit;
Michal Simek185f7d92012-09-13 20:23:34 +0000205};
206
Michal Simekb33d4a52018-06-13 10:00:30 +0200207static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simekf2fc2762015-11-30 10:24:15 +0100208 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000209{
210 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100211 struct zynq_gem_regs *regs = priv->iobase;
Michal Simekb908fca2016-12-12 09:47:26 +0100212 int err;
Michal Simek185f7d92012-09-13 20:23:34 +0000213
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100214 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
215 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100216 if (err)
217 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000218
219 /* Construct mgtcr mask for the operation */
220 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
221 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
222 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
223
224 /* Write mgtcr and wait for completion */
225 writel(mgtcr, &regs->phymntnc);
226
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100227 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
228 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100229 if (err)
230 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000231
232 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
233 *data = readl(&regs->phymntnc);
234
235 return 0;
236}
237
Michal Simekb33d4a52018-06-13 10:00:30 +0200238static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100239 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000240{
Michal Simekb33d4a52018-06-13 10:00:30 +0200241 int ret;
Michal Simek198e9a42015-10-07 16:34:51 +0200242
Michal Simekf2fc2762015-11-30 10:24:15 +0100243 ret = phy_setup_op(priv, phy_addr, regnum,
244 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200245
246 if (!ret)
247 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
248 phy_addr, regnum, *val);
249
250 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000251}
252
Michal Simekb33d4a52018-06-13 10:00:30 +0200253static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100254 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000255{
Michal Simek198e9a42015-10-07 16:34:51 +0200256 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
257 regnum, data);
258
Michal Simekf2fc2762015-11-30 10:24:15 +0100259 return phy_setup_op(priv, phy_addr, regnum,
260 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000261}
262
Michal Simek6889ca72015-11-30 14:14:56 +0100263static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000264{
265 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100266 struct eth_pdata *pdata = dev_get_platdata(dev);
267 struct zynq_gem_priv *priv = dev_get_priv(dev);
268 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000269
270 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100271 macaddrlow = pdata->enetaddr[0];
272 macaddrlow |= pdata->enetaddr[1] << 8;
273 macaddrlow |= pdata->enetaddr[2] << 16;
274 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000275
276 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100277 macaddrhigh = pdata->enetaddr[4];
278 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000279
280 for (i = 0; i < 4; i++) {
281 writel(0, &regs->laddr[i][LADDR_LOW]);
282 writel(0, &regs->laddr[i][LADDR_HIGH]);
283 /* Do not use MATCHx register */
284 writel(0, &regs->match[i]);
285 }
286
287 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
288 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
289
290 return 0;
291}
292
Michal Simek6889ca72015-11-30 14:14:56 +0100293static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100294{
295 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100296 struct zynq_gem_priv *priv = dev_get_priv(dev);
297 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100298 const u32 supported = SUPPORTED_10baseT_Half |
299 SUPPORTED_10baseT_Full |
300 SUPPORTED_100baseT_Half |
301 SUPPORTED_100baseT_Full |
302 SUPPORTED_1000baseT_Half |
303 SUPPORTED_1000baseT_Full;
304
Michal Simekc8e29272015-11-30 13:58:36 +0100305 /* Enable only MDIO bus */
306 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
307
Michal Simek68cc3bd2015-11-30 13:54:43 +0100308 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
309 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100310 if (!priv->phydev)
311 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100312
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200313 if (priv->max_speed) {
314 ret = phy_set_supported(priv->phydev, priv->max_speed);
315 if (ret)
316 return ret;
317 }
318
Siva Durga Prasad Paladugu51c019f2019-03-27 17:39:59 +0530319 priv->phydev->supported &= supported | ADVERTISED_Pause |
320 ADVERTISED_Asym_Pause;
321
Michal Simek68cc3bd2015-11-30 13:54:43 +0100322 priv->phydev->advertising = priv->phydev->supported;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530323 priv->phydev->node = priv->phy_of_node;
Dan Murphy20671a92016-05-02 15:45:57 -0500324
Michal Simek7a673f02016-05-18 14:37:23 +0200325 return phy_config(priv->phydev);
Michal Simek68cc3bd2015-11-30 13:54:43 +0100326}
327
Michal Simek6889ca72015-11-30 14:14:56 +0100328static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000329{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530330 u32 i, nwconfig;
Michal Simek55259e72016-05-18 12:37:22 +0200331 int ret;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800332 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100333 struct zynq_gem_priv *priv = dev_get_priv(dev);
334 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700335 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
336 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000337
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530338 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
339 priv->dma_64bit = true;
340 else
341 priv->dma_64bit = false;
342
343#if defined(CONFIG_PHYS_64BIT)
344 if (!priv->dma_64bit) {
345 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
346 __func__);
347 return -EINVAL;
348 }
349#else
350 if (priv->dma_64bit)
351 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
352 __func__);
353#endif
354
Michal Simek05868752013-01-24 13:04:12 +0100355 if (!priv->init) {
356 /* Disable all interrupts */
357 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000358
Michal Simek05868752013-01-24 13:04:12 +0100359 /* Disable the receiver & transmitter */
360 writel(0, &regs->nwctrl);
361 writel(0, &regs->txsr);
362 writel(0, &regs->rxsr);
363 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000364
Michal Simek05868752013-01-24 13:04:12 +0100365 /* Clear the Hash registers for the mac address
366 * pointed by AddressPtr
367 */
368 writel(0x0, &regs->hashl);
369 /* Write bits [63:32] in TOP */
370 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000371
Michal Simek05868752013-01-24 13:04:12 +0100372 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200373 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100374 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000375
Michal Simek05868752013-01-24 13:04:12 +0100376 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530377 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000378
Michal Simek05868752013-01-24 13:04:12 +0100379 for (i = 0; i < RX_BUF; i++) {
380 priv->rx_bd[i].status = 0xF0000000;
381 priv->rx_bd[i].addr =
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530382 (lower_32_bits((ulong)(priv->rxbuffers)
383 + (i * PKTSIZE_ALIGN)));
384#if defined(CONFIG_PHYS_64BIT)
385 priv->rx_bd[i].addr_hi =
386 (upper_32_bits((ulong)(priv->rxbuffers)
387 + (i * PKTSIZE_ALIGN)));
388#endif
389 }
Michal Simek05868752013-01-24 13:04:12 +0100390 /* WRAP bit to last BD */
391 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
392 /* Write RxBDs to IP */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530393 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
394#if defined(CONFIG_PHYS_64BIT)
395 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
396#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000397
Michal Simek05868752013-01-24 13:04:12 +0100398 /* Setup for DMA Configuration register */
399 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000400
Michal Simek05868752013-01-24 13:04:12 +0100401 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200402 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000403
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700404 /* Disable the second priority queue */
405 dummy_tx_bd->addr = 0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530406#if defined(CONFIG_PHYS_64BIT)
407 dummy_tx_bd->addr_hi = 0;
408#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700409 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
410 ZYNQ_GEM_TXBUF_LAST_MASK|
411 ZYNQ_GEM_TXBUF_USED_MASK;
412
413 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
414 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530415#if defined(CONFIG_PHYS_64BIT)
416 dummy_rx_bd->addr_hi = 0;
417#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700418 dummy_rx_bd->status = 0;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700419
420 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
421 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
422
Michal Simek05868752013-01-24 13:04:12 +0100423 priv->init++;
424 }
425
Michal Simek55259e72016-05-18 12:37:22 +0200426 ret = phy_startup(priv->phydev);
427 if (ret)
428 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000429
Michal Simek64a7ead2015-11-30 13:44:49 +0100430 if (!priv->phydev->link) {
431 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100432 return -1;
433 }
434
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530435 nwconfig = ZYNQ_GEM_NWCFG_INIT;
436
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530437 /*
438 * Set SGMII enable PCS selection only if internal PCS/PMA
439 * core is used and interface is SGMII.
440 */
441 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
442 priv->int_pcs) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530443 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
444 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530445#ifdef CONFIG_ARM64
446 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
447 &regs->pcscntrl);
448#endif
449 }
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530450
Michal Simek64a7ead2015-11-30 13:44:49 +0100451 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200452 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530453 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200454 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800455 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200456 break;
457 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530458 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200459 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800460 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200461 break;
462 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800463 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200464 break;
465 }
David Andrey01fbf312013-04-05 17:24:24 +0200466
Stefan Herbrechtsmeiereff55c52017-01-17 16:27:25 +0100467 ret = clk_set_rate(&priv->clk, clk_rate);
468 if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
469 dev_err(dev, "failed to set tx clock rate\n");
470 return ret;
471 }
472
473 ret = clk_enable(&priv->clk);
474 if (ret && ret != -ENOSYS) {
475 dev_err(dev, "failed to enable tx clock\n");
476 return ret;
477 }
Michal Simek80243522012-10-15 14:01:23 +0200478
479 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
480 ZYNQ_GEM_NWCTRL_TXEN_MASK);
481
Michal Simek185f7d92012-09-13 20:23:34 +0000482 return 0;
483}
484
Michal Simek6889ca72015-11-30 14:14:56 +0100485static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000486{
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530487 dma_addr_t addr;
488 u32 size;
Michal Simek6889ca72015-11-30 14:14:56 +0100489 struct zynq_gem_priv *priv = dev_get_priv(dev);
490 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200491 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000492
Michal Simek185f7d92012-09-13 20:23:34 +0000493 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530494 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000495
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530496 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
497#if defined(CONFIG_PHYS_64BIT)
498 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
499#endif
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530500 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200501 ZYNQ_GEM_TXBUF_LAST_MASK;
502 /* Dummy descriptor to mark it as the last in descriptor chain */
503 current_bd->addr = 0x0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530504#if defined(CONFIG_PHYS_64BIT)
505 current_bd->addr_hi = 0x0;
506#endif
Michal Simek23a598f2015-08-17 09:58:54 +0200507 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
508 ZYNQ_GEM_TXBUF_LAST_MASK|
509 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530510
Michal Simek45c07742015-08-17 09:50:09 +0200511 /* setup BD */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530512 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
513#if defined(CONFIG_PHYS_64BIT)
514 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
515#endif
Michal Simek45c07742015-08-17 09:50:09 +0200516
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530517 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530518 addr &= ~(ARCH_DMA_MINALIGN - 1);
519 size = roundup(len, ARCH_DMA_MINALIGN);
520 flush_dcache_range(addr, addr + size);
521 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000522
523 /* Start transmit */
524 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
525
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530526 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530527 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
528 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000529
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100530 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
531 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000532}
533
534/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100535static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000536{
537 int frame_len;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530538 dma_addr_t addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100539 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000540 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000541
542 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100543 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000544
545 if (!(current_bd->status &
546 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
547 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100548 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000549 }
550
551 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100552 if (!frame_len) {
553 printf("%s: Zero size packet?\n", __func__);
554 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000555 }
556
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530557#if defined(CONFIG_PHYS_64BIT)
558 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
559 | ((dma_addr_t)current_bd->addr_hi << 32));
560#else
Michal Simek9d9211a2015-12-09 14:26:48 +0100561 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530562#endif
Michal Simek9d9211a2015-12-09 14:26:48 +0100563 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530564
Michal Simek9d9211a2015-12-09 14:26:48 +0100565 *packetp = (uchar *)(uintptr_t)addr;
566
Stefan Theil10598582018-12-17 09:12:30 +0100567 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
568 barrier();
569
Michal Simek9d9211a2015-12-09 14:26:48 +0100570 return frame_len;
571}
572
573static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
574{
575 struct zynq_gem_priv *priv = dev_get_priv(dev);
576 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
577 struct emac_bd *first_bd;
578
579 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
580 priv->rx_first_buf = priv->rxbd_current;
581 } else {
582 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
583 current_bd->status = 0xF0000000; /* FIXME */
584 }
585
586 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
587 first_bd = &priv->rx_bd[priv->rx_first_buf];
588 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
589 first_bd->status = 0xF0000000;
590 }
591
592 if ((++priv->rxbd_current) >= RX_BUF)
593 priv->rxbd_current = 0;
594
Michal Simekda872d72015-12-09 14:16:32 +0100595 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000596}
597
Michal Simek6889ca72015-11-30 14:14:56 +0100598static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000599{
Michal Simek6889ca72015-11-30 14:14:56 +0100600 struct zynq_gem_priv *priv = dev_get_priv(dev);
601 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000602
Michal Simek80243522012-10-15 14:01:23 +0200603 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
604 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000605}
606
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600607__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
608{
609 return -ENOSYS;
610}
611
612static int zynq_gem_read_rom_mac(struct udevice *dev)
613{
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600614 struct eth_pdata *pdata = dev_get_platdata(dev);
615
Olliver Schinaglb2330892017-04-03 16:18:53 +0200616 if (!pdata)
617 return -ENOSYS;
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600618
Olliver Schinaglb2330892017-04-03 16:18:53 +0200619 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600620}
621
Michal Simek6889ca72015-11-30 14:14:56 +0100622static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
623 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000624{
Michal Simek6889ca72015-11-30 14:14:56 +0100625 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000626 int ret;
Michal Simekd1b226b2018-06-14 09:08:44 +0200627 u16 val = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000628
Michal Simek6889ca72015-11-30 14:14:56 +0100629 ret = phyread(priv, addr, reg, &val);
630 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
631 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000632}
633
Michal Simek6889ca72015-11-30 14:14:56 +0100634static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
635 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000636{
Michal Simek6889ca72015-11-30 14:14:56 +0100637 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000638
Michal Simek6889ca72015-11-30 14:14:56 +0100639 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
640 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000641}
642
Michal Simek6889ca72015-11-30 14:14:56 +0100643static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000644{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530645 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100646 struct zynq_gem_priv *priv = dev_get_priv(dev);
647 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000648
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530649 /* Align rxbuffers to ARCH_DMA_MINALIGN */
650 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simek5b2c9a62018-06-13 15:20:35 +0200651 if (!priv->rxbuffers)
652 return -ENOMEM;
653
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530654 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
Stefan Theil10598582018-12-17 09:12:30 +0100655 u32 addr = (ulong)priv->rxbuffers;
656 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
657 barrier();
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530658
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530659 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530660 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek5b2c9a62018-06-13 15:20:35 +0200661 if (!bd_space)
662 return -ENOMEM;
663
Michal Simek9ce1edc2015-04-15 13:31:28 +0200664 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
665 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530666
667 /* Initialize the bd spaces for tx and rx bd's */
668 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530669 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530670
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530671 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
672 if (ret < 0) {
673 dev_err(dev, "failed to get clock\n");
674 return -EINVAL;
675 }
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530676
Michal Simek6889ca72015-11-30 14:14:56 +0100677 priv->bus = mdio_alloc();
678 priv->bus->read = zynq_gem_miiphy_read;
679 priv->bus->write = zynq_gem_miiphy_write;
680 priv->bus->priv = priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000681
Michal Simek6516e3f2016-12-08 10:25:44 +0100682 ret = mdio_register_seq(priv->bus, dev->seq);
Michal Simekc8e29272015-11-30 13:58:36 +0100683 if (ret)
684 return ret;
685
Siva Durga Prasad Paladugue76d2dc2016-03-30 12:29:49 +0530686 return zynq_phy_init(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000687}
Michal Simek6889ca72015-11-30 14:14:56 +0100688
689static int zynq_gem_remove(struct udevice *dev)
690{
691 struct zynq_gem_priv *priv = dev_get_priv(dev);
692
693 free(priv->phydev);
694 mdio_unregister(priv->bus);
695 mdio_free(priv->bus);
696
697 return 0;
698}
699
700static const struct eth_ops zynq_gem_ops = {
701 .start = zynq_gem_init,
702 .send = zynq_gem_send,
703 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100704 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100705 .stop = zynq_gem_halt,
706 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600707 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek6889ca72015-11-30 14:14:56 +0100708};
709
710static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
711{
712 struct eth_pdata *pdata = dev_get_platdata(dev);
713 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530714 struct ofnode_phandle_args phandle_args;
Michal Simek3cdb1452015-11-30 14:17:50 +0100715 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100716
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530717 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek6889ca72015-11-30 14:14:56 +0100718 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
719 /* Hardcode for now */
Michal Simekbcdfef72015-12-09 09:29:12 +0100720 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100721
Michal Simek3888c8d2018-09-20 09:42:27 +0200722 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
723 &phandle_args)) {
724 debug("phy-handle does exist %s\n", dev->name);
725 priv->phyaddr = ofnode_read_u32_default(phandle_args.node,
726 "reg", -1);
727 priv->phy_of_node = phandle_args.node;
728 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
729 "max-speed",
730 SPEED_1000);
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530731 }
Michal Simek6889ca72015-11-30 14:14:56 +0100732
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530733 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Michal Simek3cdb1452015-11-30 14:17:50 +0100734 if (phy_mode)
735 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
736 if (pdata->phy_interface == -1) {
737 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
738 return -EINVAL;
739 }
740 priv->interface = pdata->phy_interface;
741
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530742 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530743
Michal Simek15a2acd2016-11-16 08:41:01 +0100744 printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
Michal Simek3cdb1452015-11-30 14:17:50 +0100745 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100746
747 return 0;
748}
749
750static const struct udevice_id zynq_gem_ids[] = {
Siva Durga Prasad Paladugu1ff8bdb2019-07-25 23:07:59 -0700751 { .compatible = "cdns,versal-gem" },
Michal Simek6889ca72015-11-30 14:14:56 +0100752 { .compatible = "cdns,zynqmp-gem" },
753 { .compatible = "cdns,zynq-gem" },
754 { .compatible = "cdns,gem" },
755 { }
756};
757
758U_BOOT_DRIVER(zynq_gem) = {
759 .name = "zynq_gem",
760 .id = UCLASS_ETH,
761 .of_match = zynq_gem_ids,
762 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
763 .probe = zynq_gem_probe,
764 .remove = zynq_gem_remove,
765 .ops = &zynq_gem_ops,
766 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
767 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
768};