blob: ef976a43fe8c013d2cdd25d73c7508d27a5212db [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Andy Fleming1ced1212008-02-06 01:19:40 -06002 * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
Andy Fleming75b9d4a2008-08-31 16:33:26 -050028#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000029#include <common.h>
30#include <watchdog.h>
31#include <command.h>
Andy Fleming75b9d4a2008-08-31 16:33:26 -050032#include <tsec.h>
Ben Warren3456a142008-10-22 23:20:29 -070033#include <netdev.h>
Andy Fleming80522dc2008-10-30 16:51:33 -050034#include <fsl_esdhc.h>
wdenk42d1f032003-10-15 23:53:47 +000035#include <asm/cache.h>
Sergei Poselenov740280e2008-06-06 15:42:40 +020036#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000037
James Yang591933c2008-02-08 16:44:53 -060038DECLARE_GLOBAL_DATA_PTR;
39
Andy Fleming1ced1212008-02-06 01:19:40 -060040struct cpu_type cpu_type_list [] = {
Kumar Gala4dbdb762008-06-10 16:53:46 -050041 CPU_TYPE_ENTRY(8533, 8533),
42 CPU_TYPE_ENTRY(8533, 8533_E),
Kumar Galaef50d6c2008-08-12 11:14:19 -050043 CPU_TYPE_ENTRY(8536, 8536),
44 CPU_TYPE_ENTRY(8536, 8536_E),
Kumar Gala4dbdb762008-06-10 16:53:46 -050045 CPU_TYPE_ENTRY(8540, 8540),
46 CPU_TYPE_ENTRY(8541, 8541),
47 CPU_TYPE_ENTRY(8541, 8541_E),
48 CPU_TYPE_ENTRY(8543, 8543),
49 CPU_TYPE_ENTRY(8543, 8543_E),
50 CPU_TYPE_ENTRY(8544, 8544),
51 CPU_TYPE_ENTRY(8544, 8544_E),
52 CPU_TYPE_ENTRY(8545, 8545),
53 CPU_TYPE_ENTRY(8545, 8545_E),
54 CPU_TYPE_ENTRY(8547, 8547_E),
55 CPU_TYPE_ENTRY(8548, 8548),
56 CPU_TYPE_ENTRY(8548, 8548_E),
57 CPU_TYPE_ENTRY(8555, 8555),
58 CPU_TYPE_ENTRY(8555, 8555_E),
59 CPU_TYPE_ENTRY(8560, 8560),
60 CPU_TYPE_ENTRY(8567, 8567),
61 CPU_TYPE_ENTRY(8567, 8567_E),
62 CPU_TYPE_ENTRY(8568, 8568),
63 CPU_TYPE_ENTRY(8568, 8568_E),
Haiying Wang22b6dbc2009-03-27 17:02:44 -040064 CPU_TYPE_ENTRY(8569, 8569),
65 CPU_TYPE_ENTRY(8569, 8569_E),
Kumar Gala4dbdb762008-06-10 16:53:46 -050066 CPU_TYPE_ENTRY(8572, 8572),
67 CPU_TYPE_ENTRY(8572, 8572_E),
Srikanth Srinivasan8d949af2009-01-21 17:17:33 -060068 CPU_TYPE_ENTRY(P2020, P2020),
69 CPU_TYPE_ENTRY(P2020, P2020_E),
Andy Fleming1ced1212008-02-06 01:19:40 -060070};
71
Anatolij Gustschin96026d42008-06-12 12:40:11 +020072struct cpu_type *identify_cpu(u32 ver)
Kumar Gala4dbdb762008-06-10 16:53:46 -050073{
74 int i;
75 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
76 if (cpu_type_list[i].soc_ver == ver)
77 return &cpu_type_list[i];
78
79 return NULL;
80}
81
wdenk42d1f032003-10-15 23:53:47 +000082int checkcpu (void)
83{
wdenk97d80fc2004-06-09 00:34:46 +000084 sys_info_t sysinfo;
wdenk97d80fc2004-06-09 00:34:46 +000085 uint pvr, svr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050086 uint fam;
wdenk97d80fc2004-06-09 00:34:46 +000087 uint ver;
88 uint major, minor;
Kumar Gala4dbdb762008-06-10 16:53:46 -050089 struct cpu_type *cpu;
Wolfgang Denk08ef89e2008-10-19 02:35:49 +020090 char buf1[32], buf2[32];
Kumar Galaee1e35b2008-05-29 01:21:24 -050091#ifdef CONFIG_DDR_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Jason Jinc0391112008-09-27 14:40:57 +080093 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
94 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galaee1e35b2008-05-29 01:21:24 -050095#else
96 u32 ddr_ratio = 0;
97#endif
Haiying Wang2fc7eb02009-01-15 11:58:35 -050098 int i;
wdenk42d1f032003-10-15 23:53:47 +000099
wdenk97d80fc2004-06-09 00:34:46 +0000100 svr = get_svr();
Andy Fleming1ced1212008-02-06 01:19:40 -0600101 ver = SVR_SOC_VER(svr);
wdenk97d80fc2004-06-09 00:34:46 +0000102 major = SVR_MAJ(svr);
Kumar Galaef50d6c2008-08-12 11:14:19 -0500103#ifdef CONFIG_MPC8536
104 major &= 0x7; /* the msb of this nibble is a mfg code */
105#endif
wdenk97d80fc2004-06-09 00:34:46 +0000106 minor = SVR_MIN(svr);
107
Ed Swarthout6856b3d2008-10-08 23:37:59 -0500108#if (CONFIG_NUM_CPUS > 1)
109 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
110 printf("CPU%d: ", pic->whoami);
111#else
wdenk6c9e7892005-03-15 22:56:53 +0000112 puts("CPU: ");
Ed Swarthout6856b3d2008-10-08 23:37:59 -0500113#endif
Andy Fleming1ced1212008-02-06 01:19:40 -0600114
Kumar Gala4dbdb762008-06-10 16:53:46 -0500115 cpu = identify_cpu(ver);
116 if (cpu) {
117 puts(cpu->name);
Andy Fleming1ced1212008-02-06 01:19:40 -0600118
Kim Phillips06b41862008-06-17 17:45:22 -0500119 if (IS_E_PROCESSOR(svr))
Kumar Gala4dbdb762008-06-10 16:53:46 -0500120 puts("E");
121 } else {
wdenk97d80fc2004-06-09 00:34:46 +0000122 puts("Unknown");
Kumar Gala4dbdb762008-06-10 16:53:46 -0500123 }
Andy Fleming1ced1212008-02-06 01:19:40 -0600124
wdenk97d80fc2004-06-09 00:34:46 +0000125 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk42d1f032003-10-15 23:53:47 +0000126
wdenk6c9e7892005-03-15 22:56:53 +0000127 pvr = get_pvr();
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500128 fam = PVR_FAM(pvr);
wdenk6c9e7892005-03-15 22:56:53 +0000129 ver = PVR_VER(pvr);
130 major = PVR_MAJ(pvr);
131 minor = PVR_MIN(pvr);
132
133 printf("Core: ");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500134 switch (fam) {
135 case PVR_FAM(PVR_85xx):
wdenk6c9e7892005-03-15 22:56:53 +0000136 puts("E500");
137 break;
138 default:
139 puts("Unknown");
140 break;
141 }
Kumar Gala0f060c32008-10-23 01:47:38 -0500142
143 if (PVR_MEM(pvr) == 0x03)
144 puts("MC");
145
wdenk6c9e7892005-03-15 22:56:53 +0000146 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
147
wdenk97d80fc2004-06-09 00:34:46 +0000148 get_sys_info(&sysinfo);
149
Kumar Galab29dee32009-02-04 09:35:57 -0600150 puts("Clock Configuration:");
151 for (i = 0; i < CONFIG_NUM_CPUS; i++) {
Wolfgang Denk1bba30e2009-02-19 00:41:08 +0100152 if (!(i & 3))
153 printf ("\n ");
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500154 printf("CPU%d:%-4s MHz, ",
155 i,strmhz(buf1, sysinfo.freqProcessor[i]));
Kumar Galab29dee32009-02-04 09:35:57 -0600156 }
157 printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
Kumar Galaee1e35b2008-05-29 01:21:24 -0500158
Kumar Galad4357932007-12-07 04:59:26 -0600159 switch (ddr_ratio) {
160 case 0x0:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200161 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
162 strmhz(buf1, sysinfo.freqDDRBus/2),
163 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600164 break;
165 case 0x7:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200166 printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ",
167 strmhz(buf1, sysinfo.freqDDRBus/2),
168 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600169 break;
170 default:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200171 printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ",
172 strmhz(buf1, sysinfo.freqDDRBus/2),
173 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600174 break;
175 }
wdenk97d80fc2004-06-09 00:34:46 +0000176
Trent Piephoada591d2008-12-03 15:16:37 -0800177 if (sysinfo.freqLocalBus > LCRR_CLKDIV)
178 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
179 else
180 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
181 sysinfo.freqLocalBus);
wdenk97d80fc2004-06-09 00:34:46 +0000182
Andy Fleming1ced1212008-02-06 01:19:40 -0600183#ifdef CONFIG_CPM2
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200184 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
Andy Fleming1ced1212008-02-06 01:19:40 -0600185#endif
wdenk97d80fc2004-06-09 00:34:46 +0000186
wdenk6c9e7892005-03-15 22:56:53 +0000187 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000188
189 return 0;
190}
191
192
193/* ------------------------------------------------------------------------- */
194
195int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
196{
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800197 uint pvr;
198 uint ver;
Sergei Poselenov793670c2008-05-08 14:17:08 +0200199 unsigned long val, msr;
200
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800201 pvr = get_pvr();
202 ver = PVR_VER(pvr);
Sergei Poselenov793670c2008-05-08 14:17:08 +0200203
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800204 if (ver & 1){
205 /* e500 v2 core has reset control register */
206 volatile unsigned int * rstcr;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207 rstcr = (volatile unsigned int *)(CONFIG_SYS_IMMR + 0xE00B0);
Wolfgang Denk2f152782007-05-05 18:23:11 +0200208 *rstcr = 0x2; /* HRESET_REQ */
Sergei Poselenov793670c2008-05-08 14:17:08 +0200209 udelay(100);
210 }
211
wdenk42d1f032003-10-15 23:53:47 +0000212 /*
Sergei Poselenov793670c2008-05-08 14:17:08 +0200213 * Fallthrough if the code above failed
wdenk42d1f032003-10-15 23:53:47 +0000214 * Initiate hard reset in debug control register DBCR0
215 * Make sure MSR[DE] = 1
216 */
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400217
Sergei Poselenov793670c2008-05-08 14:17:08 +0200218 msr = mfmsr ();
219 msr |= MSR_DE;
220 mtmsr (msr);
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400221
Sergei Poselenov793670c2008-05-08 14:17:08 +0200222 val = mfspr(DBCR0);
223 val |= 0x70000000;
224 mtspr(DBCR0,val);
225
wdenk42d1f032003-10-15 23:53:47 +0000226 return 1;
227}
228
229
230/*
231 * Get timebase clock frequency
232 */
233unsigned long get_tbclk (void)
234{
James Yang591933c2008-02-08 16:44:53 -0600235 return (gd->bus_clk + 4UL)/8UL;
wdenk42d1f032003-10-15 23:53:47 +0000236}
237
238
239#if defined(CONFIG_WATCHDOG)
240void
241watchdog_reset(void)
242{
243 int re_enable = disable_interrupts();
244 reset_85xx_watchdog();
245 if (re_enable) enable_interrupts();
246}
247
248void
249reset_85xx_watchdog(void)
250{
251 /*
252 * Clear TSR(WIS) bit by writing 1
253 */
254 unsigned long val;
Andy Fleming03b81b42007-04-23 01:44:44 -0500255 val = mfspr(SPRN_TSR);
256 val |= TSR_WIS;
257 mtspr(SPRN_TSR, val);
wdenk42d1f032003-10-15 23:53:47 +0000258}
259#endif /* CONFIG_WATCHDOG */
260
261#if defined(CONFIG_DDR_ECC)
wdenk42d1f032003-10-15 23:53:47 +0000262void dma_init(void) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000264
265 dma->satr0 = 0x02c40000;
266 dma->datr0 = 0x02c40000;
Andy Fleming03b81b42007-04-23 01:44:44 -0500267 dma->sr0 = 0xfffffff; /* clear any errors */
wdenk42d1f032003-10-15 23:53:47 +0000268 asm("sync; isync; msync");
269 return;
270}
271
272uint dma_check(void) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000274 volatile uint status = dma->sr0;
275
276 /* While the channel is busy, spin */
277 while((status & 4) == 4) {
278 status = dma->sr0;
279 }
280
Andy Fleming03b81b42007-04-23 01:44:44 -0500281 /* clear MR0[CS] channel start bit */
282 dma->mr0 &= 0x00000001;
283 asm("sync;isync;msync");
284
wdenk42d1f032003-10-15 23:53:47 +0000285 if (status != 0) {
286 printf ("DMA Error: status = %x\n", status);
287 }
288 return status;
289}
290
291int dma_xfer(void *dest, uint count, void *src) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000293
294 dma->dar0 = (uint) dest;
295 dma->sar0 = (uint) src;
296 dma->bcr0 = count;
297 dma->mr0 = 0xf000004;
298 asm("sync;isync;msync");
299 dma->mr0 = 0xf000005;
300 asm("sync;isync;msync");
301 return dma_check();
302}
303#endif
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500304
Sergei Poselenov740280e2008-06-06 15:42:40 +0200305/*
Sergei Poselenov59f63052008-08-15 15:42:11 +0200306 * Configures a UPM. The function requires the respective MxMR to be set
307 * before calling this function. "size" is the number or entries, not a sizeof.
Sergei Poselenov740280e2008-06-06 15:42:40 +0200308 */
309void upmconfig (uint upm, uint * table, uint size)
310{
311 int i, mdr, mad, old_mad = 0;
312 volatile u32 *mxmr;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200314 volatile u32 *brp,*orp;
315 volatile u8* dummy = NULL;
316 int upmmask;
317
318 switch (upm) {
319 case UPMA:
320 mxmr = &lbc->mamr;
321 upmmask = BR_MS_UPMA;
322 break;
323 case UPMB:
324 mxmr = &lbc->mbmr;
325 upmmask = BR_MS_UPMB;
326 break;
327 case UPMC:
328 mxmr = &lbc->mcmr;
329 upmmask = BR_MS_UPMC;
330 break;
331 default:
332 printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
333 hang();
334 }
335
336 /* Find the address for the dummy write transaction */
337 for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
338 i++, brp += 2, orp += 2) {
Wolfgang Denke093a242008-06-28 23:34:37 +0200339
Sergei Poselenov740280e2008-06-06 15:42:40 +0200340 /* Look for a valid BR with selected UPM */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200341 if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
342 dummy = (volatile u8*)(in_be32(brp) & BR_BA);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200343 break;
344 }
345 }
346
347 if (i == 8) {
348 printf("Error: %s() could not find matching BR\n", __FUNCTION__);
349 hang();
350 }
351
352 for (i = 0; i < size; i++) {
353 /* 1 */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200354 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200355 /* 2 */
356 out_be32(&lbc->mdr, table[i]);
357 /* 3 */
358 mdr = in_be32(&lbc->mdr);
359 /* 4 */
360 *(volatile u8 *)dummy = 0;
361 /* 5 */
362 do {
Sergei Poselenov59f63052008-08-15 15:42:11 +0200363 mad = in_be32(mxmr) & MxMR_MAD_MSK;
Sergei Poselenov740280e2008-06-06 15:42:40 +0200364 } while (mad <= old_mad && !(!mad && i == (size-1)));
365 old_mad = mad;
366 }
Sergei Poselenov59f63052008-08-15 15:42:11 +0200367 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200368}
Ben Warrendd354792008-06-23 22:57:27 -0700369
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500370
371/*
372 * Initializes on-chip ethernet controllers.
373 * to override, implement board_eth_init()
Ben Warrendd354792008-06-23 22:57:27 -0700374 */
Ben Warrendd354792008-06-23 22:57:27 -0700375int cpu_eth_init(bd_t *bis)
376{
Ben Warren3456a142008-10-22 23:20:29 -0700377#if defined(CONFIG_ETHER_ON_FCC)
378 fec_initialize(bis);
379#endif
Ben Warren0e8454e2008-10-22 23:32:48 -0700380#if defined(CONFIG_UEC_ETH1)
381 uec_initialize(0);
382#endif
383#if defined(CONFIG_UEC_ETH2)
384 uec_initialize(1);
385#endif
386#if defined(CONFIG_UEC_ETH3)
387 uec_initialize(2);
388#endif
389#if defined(CONFIG_UEC_ETH4)
390 uec_initialize(3);
391#endif
392#if defined(CONFIG_UEC_ETH5)
393 uec_initialize(4);
394#endif
395#if defined(CONFIG_UEC_ETH6)
396 uec_initialize(5);
397#endif
Ben Warren62e15b42008-10-30 22:15:35 -0700398#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500399 tsec_standard_init(bis);
Ben Warrendd354792008-06-23 22:57:27 -0700400#endif
Andy Fleming80522dc2008-10-30 16:51:33 -0500401
Ben Warrendd354792008-06-23 22:57:27 -0700402 return 0;
403}
Andy Fleming80522dc2008-10-30 16:51:33 -0500404
405/*
406 * Initializes on-chip MMC controllers.
407 * to override, implement board_mmc_init()
408 */
409int cpu_mmc_init(bd_t *bis)
410{
411#ifdef CONFIG_FSL_ESDHC
412 return fsl_esdhc_mmc_init(bis);
413#else
414 return 0;
415#endif
416}