blob: 0928bc398b14187232e1a80b9bcd630c6fdaa6be [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070010#include <cpu_func.h>
Marek Vasut53019cf2020-05-17 18:24:24 +020011#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Marek Vasut59edb262020-05-17 17:43:22 +020013#include <dm.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <malloc.h>
Marek Vasut1c38c362020-05-17 16:16:45 +020015#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000016#include <net.h>
Ben Warrene3090532008-08-31 10:08:43 -070017#include <netdev.h>
Simon Glass90526e92020-05-10 11:39:56 -060018#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000019#include <asm/io.h>
20#include <pci.h>
Simon Glassc05ed002020-05-10 11:40:11 -060021#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020023#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000024
Wolfgang Denk138b6082011-11-05 05:12:58 +000025#define PCNET_DEBUG1(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
27#define PCNET_DEBUG2(fmt,args...) \
28 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000029
wdenkc6097192002-11-03 00:24:07 +000030/*
31 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
32 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
33 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
34 */
35#define PCNET_LOG_TX_BUFFERS 0
36#define PCNET_LOG_RX_BUFFERS 2
37
38#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
39#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
40
41#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
42#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
43
44#define PKT_BUF_SZ 1544
45
46/* The PCNET Rx and Tx ring descriptors. */
47struct pcnet_rx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020048 u32 base;
49 s16 buf_length;
50 s16 status;
51 u32 msg_length;
52 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000053};
54
55struct pcnet_tx_head {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020056 u32 base;
57 s16 length;
58 s16 status;
59 u32 misc;
60 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000061};
62
63/* The PCNET 32-Bit initialization block, described in databook. */
64struct pcnet_init_block {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020065 u16 mode;
66 u16 tlen_rlen;
67 u8 phys_addr[6];
68 u16 reserved;
69 u32 filter[2];
70 /* Receive and transmit ring base, along with extra bits. */
71 u32 rx_ring;
72 u32 tx_ring;
73 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000074};
75
Paul Burtonf1ae3822014-04-07 16:41:46 +010076struct pcnet_uncached_priv {
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020077 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
78 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
79 struct pcnet_init_block init_block;
Marek Vasut1c38c362020-05-17 16:16:45 +020080} __aligned(ARCH_DMA_MINALIGN);
Paul Burtonf1ae3822014-04-07 16:41:46 +010081
Marek Vasut97d5c142020-05-17 15:10:41 +020082struct pcnet_priv {
Marek Vasut1c38c362020-05-17 16:16:45 +020083 struct pcnet_uncached_priv ucp;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020084 /* Receive Buffer space */
Marek Vasut1c38c362020-05-17 16:16:45 +020085 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
86 struct pcnet_uncached_priv *uc;
Marek Vasut59edb262020-05-17 17:43:22 +020087#ifdef CONFIG_DM_ETH
88 struct udevice *dev;
89 const char *name;
90#else
Marek Vasut60074d92020-05-17 16:31:04 +020091 pci_dev_t dev;
Marek Vasut1023a1e2020-05-17 17:04:19 +020092 char *name;
Marek Vasut59edb262020-05-17 17:43:22 +020093#endif
94 void __iomem *iobase;
Marek Vasut1023a1e2020-05-17 17:04:19 +020095 u8 *enetaddr;
Marek Vasutdea9b602020-05-17 17:28:31 +020096 u16 status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +020097 int cur_rx;
98 int cur_tx;
Marek Vasut97d5c142020-05-17 15:10:41 +020099};
wdenkc6097192002-11-03 00:24:07 +0000100
wdenkc6097192002-11-03 00:24:07 +0000101/* Offsets from base I/O address for WIO mode */
102#define PCNET_RDP 0x10
103#define PCNET_RAP 0x12
104#define PCNET_RESET 0x14
105#define PCNET_BDP 0x16
106
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200107static u16 pcnet_read_csr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000108{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200109 writew(index, lp->iobase + PCNET_RAP);
110 return readw(lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000111}
112
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200113static void pcnet_write_csr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000114{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200115 writew(index, lp->iobase + PCNET_RAP);
116 writew(val, lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000117}
118
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200119static u16 pcnet_read_bcr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000120{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200121 writew(index, lp->iobase + PCNET_RAP);
122 return readw(lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000123}
124
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200125static void pcnet_write_bcr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000126{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200127 writew(index, lp->iobase + PCNET_RAP);
128 writew(val, lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000129}
130
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200131static void pcnet_reset(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000132{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200133 readw(lp->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000134}
135
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200136static int pcnet_check(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000137{
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200138 writew(88, lp->iobase + PCNET_RAP);
139 return readw(lp->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000140}
141
Marek Vasut60074d92020-05-17 16:31:04 +0200142static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr)
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100143{
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100144 void *virt_addr = addr;
145
Marek Vasut59edb262020-05-17 17:43:22 +0200146#ifdef CONFIG_DM_ETH
147 return dm_pci_virt_to_mem(lp->dev, virt_addr);
148#else
Marek Vasut60074d92020-05-17 16:31:04 +0200149 return pci_virt_to_mem(lp->dev, virt_addr);
Marek Vasut59edb262020-05-17 17:43:22 +0200150#endif
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100151}
wdenkc6097192002-11-03 00:24:07 +0000152
153static struct pci_device_id supported[] = {
Marek Vasute4797c32020-05-17 17:33:17 +0200154 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200155 {}
wdenkc6097192002-11-03 00:24:07 +0000156};
157
Marek Vasutdea9b602020-05-17 17:28:31 +0200158static int pcnet_probe_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000159{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200160 int chip_version;
161 char *chipname;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200162 int i;
wdenkc6097192002-11-03 00:24:07 +0000163
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200164 /* Reset the PCnet controller */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200165 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000166
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200167 /* Check if register access is working */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200168 if (pcnet_read_csr(lp, 0) != 4 || !pcnet_check(lp)) {
Marek Vasut1023a1e2020-05-17 17:04:19 +0200169 printf("%s: CSR register access check failed\n", lp->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200170 return -1;
171 }
wdenkc6097192002-11-03 00:24:07 +0000172
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200173 /* Identify the chip */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200174 chip_version = pcnet_read_csr(lp, 88) | (pcnet_read_csr(lp, 89) << 16);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200175 if ((chip_version & 0xfff) != 0x003)
176 return -1;
177 chip_version = (chip_version >> 12) & 0xffff;
178 switch (chip_version) {
179 case 0x2621:
180 chipname = "PCnet/PCI II 79C970A"; /* PCI */
181 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200182 case 0x2625:
183 chipname = "PCnet/FAST III 79C973"; /* PCI */
184 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200185 case 0x2627:
186 chipname = "PCnet/FAST III 79C975"; /* PCI */
187 break;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200188 default:
Paul Burton6011dab2013-11-08 11:18:43 +0000189 printf("%s: PCnet version %#x not supported\n",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200190 lp->name, chip_version);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200191 return -1;
192 }
wdenkc6097192002-11-03 00:24:07 +0000193
Paul Burton6011dab2013-11-08 11:18:43 +0000194 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000195
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200196 /*
197 * In most chips, after a chip reset, the ethernet address is read from
198 * the station address PROM at the base address and programmed into the
199 * "Physical Address Registers" CSR12-14.
200 */
201 for (i = 0; i < 3; i++) {
202 unsigned int val;
203
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200204 val = pcnet_read_csr(lp, i + 12) & 0x0ffff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200205 /* There may be endianness issues here. */
Marek Vasut1023a1e2020-05-17 17:04:19 +0200206 lp->enetaddr[2 * i] = val & 0x0ff;
207 lp->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200208 }
wdenkc6097192002-11-03 00:24:07 +0000209
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200210 return 0;
wdenkc6097192002-11-03 00:24:07 +0000211}
212
Marek Vasutdea9b602020-05-17 17:28:31 +0200213static int pcnet_init_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000214{
Paul Burtonf1ae3822014-04-07 16:41:46 +0100215 struct pcnet_uncached_priv *uc;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200216 int i, val;
Paul Burton442d2e02016-05-26 14:49:35 +0100217 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000218
Marek Vasut1023a1e2020-05-17 17:04:19 +0200219 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000220
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200221 /* Switch pcnet to 32bit mode */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200222 pcnet_write_bcr(lp, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000223
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200224 /* Set/reset autoselect bit */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200225 val = pcnet_read_bcr(lp, 2) & ~2;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200226 val |= 2;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200227 pcnet_write_bcr(lp, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000228
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200229 /* Enable auto negotiate, setup, disable fd */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200230 val = pcnet_read_bcr(lp, 32) & ~0x98;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200231 val |= 0x20;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200232 pcnet_write_bcr(lp, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000233
wdenkc6097192002-11-03 00:24:07 +0000234 /*
Paul Burton62715a22013-11-08 11:18:46 +0000235 * Enable NOUFLO on supported controllers, with the transmit
236 * start point set to the full packet. This will cause entire
237 * packets to be buffered by the ethernet controller before
238 * transmission, eliminating underflows which are common on
239 * slower devices. Controllers which do not support NOUFLO will
240 * simply be left with a larger transmit FIFO threshold.
241 */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200242 val = pcnet_read_bcr(lp, 18);
Paul Burton62715a22013-11-08 11:18:46 +0000243 val |= 1 << 11;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200244 pcnet_write_bcr(lp, 18, val);
245 val = pcnet_read_csr(lp, 80);
Paul Burton62715a22013-11-08 11:18:46 +0000246 val |= 0x3 << 10;
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200247 pcnet_write_csr(lp, 80, val);
Paul Burton62715a22013-11-08 11:18:46 +0000248
Paul Burtonf1ae3822014-04-07 16:41:46 +0100249 uc = lp->uc;
250
251 uc->init_block.mode = cpu_to_le16(0x0000);
252 uc->init_block.filter[0] = 0x00000000;
253 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000254
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200255 /*
256 * Initialize the Rx ring.
257 */
258 lp->cur_rx = 0;
259 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut60074d92020-05-17 16:31:04 +0200260 addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100261 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burtonf1ae3822014-04-07 16:41:46 +0100262 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
263 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200264 PCNET_DEBUG1
265 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burtonf1ae3822014-04-07 16:41:46 +0100266 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
267 uc->rx_ring[i].status);
wdenkc6097192002-11-03 00:24:07 +0000268 }
wdenkc6097192002-11-03 00:24:07 +0000269
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200270 /*
271 * Initialize the Tx ring. The Tx buffer address is filled in as
272 * needed, but we do need to clear the upper ownership bit.
273 */
274 lp->cur_tx = 0;
275 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burtonf1ae3822014-04-07 16:41:46 +0100276 uc->tx_ring[i].base = 0;
277 uc->tx_ring[i].status = 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200278 }
279
280 /*
281 * Setup Init Block.
282 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100283 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200284
285 for (i = 0; i < 6; i++) {
Marek Vasut1023a1e2020-05-17 17:04:19 +0200286 lp->uc->init_block.phys_addr[i] = lp->enetaddr[i];
Paul Burtonf1ae3822014-04-07 16:41:46 +0100287 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200288 }
289
Paul Burtonf1ae3822014-04-07 16:41:46 +0100290 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton6011dab2013-11-08 11:18:43 +0000291 RX_RING_LEN_BITS);
Marek Vasut60074d92020-05-17 16:31:04 +0200292 addr = pcnet_virt_to_mem(lp, uc->rx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100293 uc->init_block.rx_ring = cpu_to_le32(addr);
Marek Vasut60074d92020-05-17 16:31:04 +0200294 addr = pcnet_virt_to_mem(lp, uc->tx_ring);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100295 uc->init_block.tx_ring = cpu_to_le32(addr);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200296
Paul Burton6011dab2013-11-08 11:18:43 +0000297 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burtonf1ae3822014-04-07 16:41:46 +0100298 uc->init_block.tlen_rlen,
299 uc->init_block.rx_ring, uc->init_block.tx_ring);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200300
301 /*
302 * Tell the controller where the Init Block is located.
303 */
Paul Burtonf1ae3822014-04-07 16:41:46 +0100304 barrier();
Marek Vasut60074d92020-05-17 16:31:04 +0200305 addr = pcnet_virt_to_mem(lp, &lp->uc->init_block);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200306 pcnet_write_csr(lp, 1, addr & 0xffff);
307 pcnet_write_csr(lp, 2, (addr >> 16) & 0xffff);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200308
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200309 pcnet_write_csr(lp, 4, 0x0915);
310 pcnet_write_csr(lp, 0, 0x0001); /* start */
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200311
312 /* Wait for Init Done bit */
313 for (i = 10000; i > 0; i--) {
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200314 if (pcnet_read_csr(lp, 0) & 0x0100)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200315 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000316 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200317 }
318 if (i <= 0) {
Marek Vasut1023a1e2020-05-17 17:04:19 +0200319 printf("%s: TIMEOUT: controller init failed\n", lp->name);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200320 pcnet_reset(lp);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200321 return -1;
322 }
323
324 /*
325 * Finally start network controller operation.
326 */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200327 pcnet_write_csr(lp, 0, 0x0002);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200328
329 return 0;
wdenkc6097192002-11-03 00:24:07 +0000330}
331
Marek Vasutdea9b602020-05-17 17:28:31 +0200332static int pcnet_send_common(struct pcnet_priv *lp, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000333{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200334 int i, status;
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100335 u32 addr;
Paul Burtonf1ae3822014-04-07 16:41:46 +0100336 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000337
Paul Burton6011dab2013-11-08 11:18:43 +0000338 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
339 packet);
wdenkc6097192002-11-03 00:24:07 +0000340
Paul Burtonf3ac8662013-11-08 11:18:45 +0000341 flush_dcache_range((unsigned long)packet,
342 (unsigned long)packet + pkt_len);
343
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200344 /* Wait for completion by testing the OWN bit */
345 for (i = 1000; i > 0; i--) {
Paul Burton6fb49e42014-04-07 16:41:48 +0100346 status = readw(&entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200347 if ((status & 0x8000) == 0)
348 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000349 udelay(100);
350 PCNET_DEBUG2(".");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200351 }
352 if (i <= 0) {
Paul Burton6011dab2013-11-08 11:18:43 +0000353 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200354 lp->name, lp->cur_tx, status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200355 pkt_len = 0;
356 goto failure;
357 }
wdenkc6097192002-11-03 00:24:07 +0000358
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200359 /*
360 * Setup Tx ring. Caution: the write order is important here,
361 * set the status with the "ownership" bits last.
362 */
Marek Vasut60074d92020-05-17 16:31:04 +0200363 addr = pcnet_virt_to_mem(lp, packet);
Paul Burton6fb49e42014-04-07 16:41:48 +0100364 writew(-pkt_len, &entry->length);
365 writel(0, &entry->misc);
Daniel Schwierzeckdf50b3b2016-01-12 21:48:24 +0100366 writel(addr, &entry->base);
Paul Burton6fb49e42014-04-07 16:41:48 +0100367 writew(0x8300, &entry->status);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200368
369 /* Trigger an immediate send poll. */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200370 pcnet_write_csr(lp, 0, 0x0008);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200371
372 failure:
373 if (++lp->cur_tx >= TX_RING_SIZE)
374 lp->cur_tx = 0;
375
Paul Burton6011dab2013-11-08 11:18:43 +0000376 PCNET_DEBUG2("done\n");
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200377 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000378}
379
Marek Vasutdea9b602020-05-17 17:28:31 +0200380static int pcnet_recv_common(struct pcnet_priv *lp, unsigned char **bufp)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200381{
382 struct pcnet_rx_head *entry;
Paul Burtona354ddc2014-04-07 16:41:47 +0100383 unsigned char *buf;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200384 int pkt_len = 0;
Marek Vasutdea9b602020-05-17 17:28:31 +0200385 u16 err_status;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200386
Marek Vasutdea9b602020-05-17 17:28:31 +0200387 entry = &lp->uc->rx_ring[lp->cur_rx];
388 /*
389 * If we own the next entry, it's a new packet. Send it up.
390 */
391 lp->status = readw(&entry->status);
392 if ((lp->status & 0x8000) != 0)
393 return 0;
394 err_status = lp->status >> 8;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200395
Marek Vasutdea9b602020-05-17 17:28:31 +0200396 if (err_status != 0x03) { /* There was an error. */
397 printf("%s: Rx%d", lp->name, lp->cur_rx);
398 PCNET_DEBUG1(" (status=0x%x)", err_status);
399 if (err_status & 0x20)
400 printf(" Frame");
401 if (err_status & 0x10)
402 printf(" Overflow");
403 if (err_status & 0x08)
404 printf(" CRC");
405 if (err_status & 0x04)
406 printf(" Fifo");
407 printf(" Error\n");
408 lp->status &= 0x03ff;
409 return 0;
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200410 }
Marek Vasutdea9b602020-05-17 17:28:31 +0200411
412 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
413 if (pkt_len < 60) {
414 printf("%s: Rx%d: invalid packet length %d\n",
415 lp->name, lp->cur_rx, pkt_len);
416 return 0;
417 }
418
419 *bufp = lp->rx_buf[lp->cur_rx];
420 invalidate_dcache_range((unsigned long)*bufp,
421 (unsigned long)*bufp + pkt_len);
422
423 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
424 lp->cur_rx, pkt_len, buf);
425
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200426 return pkt_len;
427}
428
Marek Vasutdea9b602020-05-17 17:28:31 +0200429static void pcnet_free_pkt_common(struct pcnet_priv *lp, unsigned int len)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200430{
Marek Vasutdea9b602020-05-17 17:28:31 +0200431 struct pcnet_rx_head *entry;
432
433 entry = &lp->uc->rx_ring[lp->cur_rx];
434
435 lp->status |= 0x8000;
436 writew(lp->status, &entry->status);
437
438 if (++lp->cur_rx >= RX_RING_SIZE)
439 lp->cur_rx = 0;
440}
441
442static void pcnet_halt_common(struct pcnet_priv *lp)
443{
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200444 int i;
445
Marek Vasut1023a1e2020-05-17 17:04:19 +0200446 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200447
448 /* Reset the PCnet controller */
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200449 pcnet_reset(lp);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200450
451 /* Wait for Stop bit */
452 for (i = 1000; i > 0; i--) {
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200453 if (pcnet_read_csr(lp, 0) & 0x4)
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200454 break;
Paul Burton6011dab2013-11-08 11:18:43 +0000455 udelay(10);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200456 }
Paul Burton6011dab2013-11-08 11:18:43 +0000457 if (i <= 0)
Marek Vasut1023a1e2020-05-17 17:04:19 +0200458 printf("%s: TIMEOUT: controller reset failed\n", lp->name);
Wolfgang Denk11ea26f2008-04-24 23:44:26 +0200459}
Marek Vasut69e08bd2020-05-17 16:31:41 +0200460
Marek Vasut59edb262020-05-17 17:43:22 +0200461#ifndef CONFIG_DM_ETH
Marek Vasutdea9b602020-05-17 17:28:31 +0200462static int pcnet_init(struct eth_device *dev, bd_t *bis)
463{
464 struct pcnet_priv *lp = dev->priv;
465
466 return pcnet_init_common(lp);
467}
468
469static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
470{
471 struct pcnet_priv *lp = dev->priv;
472
473 return pcnet_send_common(lp, packet, pkt_len);
474}
475
476static int pcnet_recv(struct eth_device *dev)
477{
478 struct pcnet_priv *lp = dev->priv;
479 uchar *packet;
480 int ret;
481
482 ret = pcnet_recv_common(lp, &packet);
483 if (ret > 0)
484 net_process_received_packet(packet, ret);
485 if (ret)
486 pcnet_free_pkt_common(lp, ret);
487
488 return ret;
489}
490
491static void pcnet_halt(struct eth_device *dev)
492{
493 struct pcnet_priv *lp = dev->priv;
494
495 pcnet_halt_common(lp);
496}
497
Marek Vasut69e08bd2020-05-17 16:31:41 +0200498int pcnet_initialize(bd_t *bis)
499{
500 pci_dev_t devbusfn;
501 struct eth_device *dev;
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200502 struct pcnet_priv *lp;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200503 u16 command, status;
504 int dev_nr = 0;
505 u32 bar;
506
Marek Vasut1023a1e2020-05-17 17:04:19 +0200507 PCNET_DEBUG1("\n%s...\n", __func__);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200508
509 for (dev_nr = 0; ; dev_nr++) {
510 /*
511 * Find the PCnet PCI device(s).
512 */
513 devbusfn = pci_find_devices(supported, dev_nr);
514 if (devbusfn < 0)
515 break;
516
517 /*
518 * Allocate and pre-fill the device structure.
519 */
520 dev = calloc(1, sizeof(*dev));
521 if (!dev) {
522 printf("pcnet: Can not allocate memory\n");
523 break;
524 }
525
526 /*
527 * We only maintain one structure because the drivers will
528 * never be used concurrently. In 32bit mode the RX and TX
529 * ring entries must be aligned on 16-byte boundaries.
530 */
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200531 lp = malloc_cache_aligned(sizeof(*lp));
532 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
533 sizeof(lp->ucp), MAP_NOCACHE);
Marek Vasut60074d92020-05-17 16:31:04 +0200534 lp->dev = devbusfn;
Marek Vasutfdf6cbe2020-05-17 16:47:07 +0200535 flush_dcache_range((unsigned long)lp,
536 (unsigned long)lp + sizeof(*lp));
537 dev->priv = lp;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200538 sprintf(dev->name, "pcnet#%d", dev_nr);
Marek Vasut1023a1e2020-05-17 17:04:19 +0200539 lp->name = dev->name;
540 lp->enetaddr = dev->enetaddr;
Marek Vasut69e08bd2020-05-17 16:31:41 +0200541
542 /*
543 * Setup the PCI device.
544 */
545 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200546 lp->iobase = (void *)(pci_mem_to_phys(devbusfn, bar) & ~0xf);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200547
Marek Vasut3b2d63a2020-05-17 17:00:42 +0200548 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%p: ",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200549 lp->name, devbusfn, lp->iobase);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200550
551 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
552 pci_write_config_word(devbusfn, PCI_COMMAND, command);
553 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
554 if ((status & command) != command) {
555 printf("%s: Couldn't enable IO access or Bus Mastering\n",
Marek Vasut1023a1e2020-05-17 17:04:19 +0200556 lp->name);
Marek Vasut69e08bd2020-05-17 16:31:41 +0200557 free(dev);
558 continue;
559 }
560
561 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
562
563 /*
564 * Probe the PCnet chip.
565 */
Marek Vasutdea9b602020-05-17 17:28:31 +0200566 if (pcnet_probe_common(lp) < 0) {
Marek Vasut69e08bd2020-05-17 16:31:41 +0200567 free(dev);
568 continue;
569 }
570
571 /*
572 * Setup device structure and register the driver.
573 */
574 dev->init = pcnet_init;
575 dev->halt = pcnet_halt;
576 dev->send = pcnet_send;
577 dev->recv = pcnet_recv;
578
579 eth_register(dev);
580 }
581
582 udelay(10 * 1000);
583
584 return dev_nr;
585}
Marek Vasut59edb262020-05-17 17:43:22 +0200586#else /* DM_ETH */
587static int pcnet_start(struct udevice *dev)
588{
589 struct eth_pdata *plat = dev_get_platdata(dev);
590 struct pcnet_priv *priv = dev_get_priv(dev);
591
592 memcpy(priv->enetaddr, plat->enetaddr, sizeof(plat->enetaddr));
593
594 return pcnet_init_common(priv);
595}
596
597static void pcnet_stop(struct udevice *dev)
598{
599 struct pcnet_priv *priv = dev_get_priv(dev);
600
601 pcnet_halt_common(priv);
602}
603
604static int pcnet_send(struct udevice *dev, void *packet, int length)
605{
606 struct pcnet_priv *priv = dev_get_priv(dev);
607 int ret;
608
609 ret = pcnet_send_common(priv, packet, length);
610
611 return ret ? 0 : -ETIMEDOUT;
612}
613
614static int pcnet_recv(struct udevice *dev, int flags, uchar **packetp)
615{
616 struct pcnet_priv *priv = dev_get_priv(dev);
617
618 return pcnet_recv_common(priv, packetp);
619}
620
621static int pcnet_free_pkt(struct udevice *dev, uchar *packet, int length)
622{
623 struct pcnet_priv *priv = dev_get_priv(dev);
624
625 pcnet_free_pkt_common(priv, length);
626
627 return 0;
628}
629
630static int pcnet_bind(struct udevice *dev)
631{
632 static int card_number;
633 char name[16];
634
635 sprintf(name, "pcnet#%u", card_number++);
636
637 return device_set_name(dev, name);
638}
639
640static int pcnet_probe(struct udevice *dev)
641{
642 struct eth_pdata *plat = dev_get_platdata(dev);
643 struct pcnet_priv *lp = dev_get_priv(dev);
644 u16 command, status;
645 u32 iobase;
646 int ret;
647
648 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_1, &iobase);
649 iobase &= ~0xf;
650
651 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
652 sizeof(lp->ucp), MAP_NOCACHE);
653 lp->dev = dev;
654 lp->name = dev->name;
655 lp->enetaddr = plat->enetaddr;
656 lp->iobase = (void *)dm_pci_mem_to_phys(dev, iobase);
657
658 flush_dcache_range((unsigned long)lp,
659 (unsigned long)lp + sizeof(*lp));
660
661 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
662 dm_pci_write_config16(dev, PCI_COMMAND, command);
663 dm_pci_read_config16(dev, PCI_COMMAND, &status);
664 if ((status & command) != command) {
665 printf("%s: Couldn't enable IO access or Bus Mastering\n",
666 lp->name);
667 return -EINVAL;
668 }
669
670 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x20);
671
672 ret = pcnet_probe_common(lp);
673 if (ret)
674 return ret;
675
676 return 0;
677}
678
679static const struct eth_ops pcnet_ops = {
680 .start = pcnet_start,
681 .send = pcnet_send,
682 .recv = pcnet_recv,
683 .stop = pcnet_stop,
684 .free_pkt = pcnet_free_pkt,
685};
686
687U_BOOT_DRIVER(eth_pcnet) = {
688 .name = "eth_pcnet",
689 .id = UCLASS_ETH,
690 .bind = pcnet_bind,
691 .probe = pcnet_probe,
692 .ops = &pcnet_ops,
693 .priv_auto_alloc_size = sizeof(struct pcnet_priv),
694 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
695 .flags = DM_UC_FLAG_ALLOC_PRIV_DMA,
696};
697
698U_BOOT_PCI_DEVICE(eth_pcnet, supported);
699#endif