blob: ff4f06ed79cc47400c6afecdba06bf482d4a227b [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadadd840582014-07-30 14:08:14 +09007choice
Simon Glassa66ad672017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
33 bool "64-bit"
34 select X86_64
Simon Glassa66ad672017-01-16 07:03:43 -070035 select SPL
36 select SPL_SEPARATE_BSS
37 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
43endchoice
44
45config X86_64
46 bool
47
48config SPL_X86_64
49 bool
50 depends on SPL
51
52choice
Bin Meng65c4ac02015-04-27 23:22:24 +080053 prompt "Mainboard vendor"
Bin Meng99a309f2015-05-07 21:34:09 +080054 default VENDOR_EMULATION
Masahiro Yamadadd840582014-07-30 14:08:14 +090055
George McCollister215099a2016-06-21 12:07:33 -050056config VENDOR_ADVANTECH
57 bool "advantech"
58
Stefan Roese82ceba22016-03-16 08:48:21 +010059config VENDOR_CONGATEC
60 bool "congatec"
61
Bin Meng65c4ac02015-04-27 23:22:24 +080062config VENDOR_COREBOOT
63 bool "coreboot"
Simon Glass8ef07572014-11-12 22:42:07 -070064
Stefan Roeseb1ad6c62016-08-15 13:50:49 +020065config VENDOR_DFI
66 bool "dfi"
67
Ben Stoltz3dcdd172015-08-04 12:33:46 -060068config VENDOR_EFI
69 bool "efi"
70
Bin Menga65b25d2015-05-07 21:34:08 +080071config VENDOR_EMULATION
72 bool "emulation"
73
Bin Meng65c4ac02015-04-27 23:22:24 +080074config VENDOR_GOOGLE
75 bool "Google"
Masahiro Yamadadd840582014-07-30 14:08:14 +090076
Bin Meng65c4ac02015-04-27 23:22:24 +080077config VENDOR_INTEL
78 bool "Intel"
Bin Mengef46bea2015-02-02 22:35:29 +080079
Masahiro Yamadadd840582014-07-30 14:08:14 +090080endchoice
81
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030082# subarchitectures-specific options below
83config INTEL_MID
84 bool "Intel MID platform support"
Felipe Balbibb416462017-04-01 16:21:33 +030085 select REGMAP
86 select SYSCON
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030087 help
88 Select to build a U-Boot capable of supporting Intel MID
89 (Mobile Internet Device) platform systems which do not have
90 the PCI legacy interfaces.
91
92 If you are building for a PC class system say N here.
93
94 Intel MID platforms are based on an Intel processor and
95 chipset which consume less power than most of the x86
96 derivatives.
97
Bin Meng65c4ac02015-04-27 23:22:24 +080098# board-specific options below
George McCollister215099a2016-06-21 12:07:33 -050099source "board/advantech/Kconfig"
Stefan Roese82ceba22016-03-16 08:48:21 +0100100source "board/congatec/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800101source "board/coreboot/Kconfig"
Stefan Roeseb1ad6c62016-08-15 13:50:49 +0200102source "board/dfi/Kconfig"
Ben Stoltz3e9aa322015-08-04 12:33:47 -0600103source "board/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800104source "board/emulation/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800105source "board/google/Kconfig"
106source "board/intel/Kconfig"
107
Bin Meng029194a2015-04-27 23:22:25 +0800108# platform-specific options below
Simon Glass1fc54192019-12-08 17:40:17 -0700109source "arch/x86/cpu/apollolake/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800110source "arch/x86/cpu/baytrail/Kconfig"
Bin Mengde9ac9a2017-08-15 22:41:58 -0700111source "arch/x86/cpu/braswell/Kconfig"
Simon Glass2f3f4772016-03-11 22:07:18 -0700112source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800113source "arch/x86/cpu/coreboot/Kconfig"
114source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng4f1dacd2018-06-12 08:36:16 -0700115source "arch/x86/cpu/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800116source "arch/x86/cpu/qemu/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800117source "arch/x86/cpu/quark/Kconfig"
118source "arch/x86/cpu/queensbay/Kconfig"
Park, Aiden544293f2019-08-03 08:30:12 +0000119source "arch/x86/cpu/slimbootloader/Kconfig"
Felipe Balbie71de542017-07-06 14:41:52 +0300120source "arch/x86/cpu/tangier/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800121
122# architecture-specific options below
123
Simon Glassa2196392016-05-01 11:35:52 -0600124config AHCI
125 default y
126
Simon Glassb724bd72015-02-11 16:32:59 -0700127config SYS_MALLOC_F_LEN
128 default 0x800
129
Simon Glass70a09c62014-11-12 22:42:10 -0700130config RAMBASE
131 hex
132 default 0x100000
133
Simon Glass70a09c62014-11-12 22:42:10 -0700134config XIP_ROM_SIZE
135 hex
Bin Meng7698d362015-01-06 22:14:16 +0800136 depends on X86_RESET_VECTOR
Simon Glassbbd43d62015-01-01 16:17:54 -0700137 default ROM_SIZE
Simon Glass70a09c62014-11-12 22:42:10 -0700138
139config CPU_ADDR_BITS
140 int
141 default 36
142
Simon Glass65dd74a2014-11-12 22:42:28 -0700143config HPET_ADDRESS
144 hex
145 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
146
147config SMM_TSEG
148 bool
149 default n
150
151config SMM_TSEG_SIZE
152 hex
153
Bin Meng8cb20cc2015-01-06 22:14:15 +0800154config X86_RESET_VECTOR
155 bool
156 default n
Masahiro Yamadad6a0c782017-10-17 13:42:44 +0900157 select BINMAN
Bin Meng8cb20cc2015-01-06 22:14:15 +0800158
Simon Glass13f1dc62017-01-16 07:03:44 -0700159# The following options control where the 16-bit and 32-bit init lies
160# If SPL is enabled then it normally holds this init code, and U-Boot proper
161# is normally a 64-bit build.
162#
163# The 16-bit init refers to the reset vector and the small amount of code to
164# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
165# or missing altogether if U-Boot is started from EFI or coreboot.
166#
167# The 32-bit init refers to processor init, running binary blobs including
168# FSP, setting up interrupts and anything else that needs to be done in
169# 32-bit code. It is normally in the same place as 16-bit init if that is
170# enabled (i.e. they are both in SPL, or both in U-Boot proper).
171config X86_16BIT_INIT
172 bool
173 depends on X86_RESET_VECTOR
174 default y if X86_RESET_VECTOR && !SPL
175 help
176 This is enabled when 16-bit init is in U-Boot proper
177
178config SPL_X86_16BIT_INIT
179 bool
180 depends on X86_RESET_VECTOR
Simon Glass7c2ca872019-04-25 21:58:46 -0600181 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass13f1dc62017-01-16 07:03:44 -0700182 help
183 This is enabled when 16-bit init is in SPL
184
Simon Glass7c2ca872019-04-25 21:58:46 -0600185config TPL_X86_16BIT_INIT
186 bool
187 depends on X86_RESET_VECTOR
188 default y if X86_RESET_VECTOR && TPL
189 help
190 This is enabled when 16-bit init is in TPL
191
Simon Glass13f1dc62017-01-16 07:03:44 -0700192config X86_32BIT_INIT
193 bool
194 depends on X86_RESET_VECTOR
195 default y if X86_RESET_VECTOR && !SPL
196 help
197 This is enabled when 32-bit init is in U-Boot proper
198
199config SPL_X86_32BIT_INIT
200 bool
201 depends on X86_RESET_VECTOR
202 default y if X86_RESET_VECTOR && SPL
203 help
204 This is enabled when 32-bit init is in SPL
205
Bin Meng343fb992015-06-07 11:33:12 +0800206config RESET_SEG_START
207 hex
208 depends on X86_RESET_VECTOR
209 default 0xffff0000
210
Bin Meng343fb992015-06-07 11:33:12 +0800211config RESET_VEC_LOC
212 hex
213 depends on X86_RESET_VECTOR
214 default 0xfffffff0
215
Bin Meng8cb20cc2015-01-06 22:14:15 +0800216config SYS_X86_START16
217 hex
218 depends on X86_RESET_VECTOR
219 default 0xfffff800
220
Simon Glass2e2a0032019-12-06 21:42:24 -0700221config HAVE_X86_FIT
222 bool
223 help
224 Enable inclusion of an Intel Firmware Interface Table (FIT) into the
225 image. This table is supposed to point to microcode and the like. So
226 far it is just a fixed table with the minimum set of headers, so that
227 it is actually present.
228
Andy Shevchenko446d4e02017-02-05 16:52:00 +0300229config X86_LOAD_FROM_32_BIT
230 bool "Boot from a 32-bit program"
231 help
232 Define this to boot U-Boot from a 32-bit program which sets
233 the GDT differently. This can be used to boot directly from
234 any stage of coreboot, for example, bypassing the normal
235 payload-loading feature.
236
Bin Meng64542f42014-12-12 21:05:19 +0800237config BOARD_ROMSIZE_KB_512
238 bool
239config BOARD_ROMSIZE_KB_1024
240 bool
241config BOARD_ROMSIZE_KB_2048
242 bool
243config BOARD_ROMSIZE_KB_4096
244 bool
245config BOARD_ROMSIZE_KB_8192
246 bool
247config BOARD_ROMSIZE_KB_16384
248 bool
249
250choice
251 prompt "ROM chip size"
Bin Meng7698d362015-01-06 22:14:16 +0800252 depends on X86_RESET_VECTOR
Bin Meng64542f42014-12-12 21:05:19 +0800253 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
254 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
255 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
256 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
257 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
258 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
259 help
260 Select the size of the ROM chip you intend to flash U-Boot on.
261
262 The build system will take care of creating a u-boot.rom file
263 of the matching size.
264
265config UBOOT_ROMSIZE_KB_512
266 bool "512 KB"
267 help
268 Choose this option if you have a 512 KB ROM chip.
269
270config UBOOT_ROMSIZE_KB_1024
271 bool "1024 KB (1 MB)"
272 help
273 Choose this option if you have a 1024 KB (1 MB) ROM chip.
274
275config UBOOT_ROMSIZE_KB_2048
276 bool "2048 KB (2 MB)"
277 help
278 Choose this option if you have a 2048 KB (2 MB) ROM chip.
279
280config UBOOT_ROMSIZE_KB_4096
281 bool "4096 KB (4 MB)"
282 help
283 Choose this option if you have a 4096 KB (4 MB) ROM chip.
284
285config UBOOT_ROMSIZE_KB_8192
286 bool "8192 KB (8 MB)"
287 help
288 Choose this option if you have a 8192 KB (8 MB) ROM chip.
289
290config UBOOT_ROMSIZE_KB_16384
291 bool "16384 KB (16 MB)"
292 help
293 Choose this option if you have a 16384 KB (16 MB) ROM chip.
294
295endchoice
296
297# Map the config names to an integer (KB).
298config UBOOT_ROMSIZE_KB
299 int
300 default 512 if UBOOT_ROMSIZE_KB_512
301 default 1024 if UBOOT_ROMSIZE_KB_1024
302 default 2048 if UBOOT_ROMSIZE_KB_2048
303 default 4096 if UBOOT_ROMSIZE_KB_4096
304 default 8192 if UBOOT_ROMSIZE_KB_8192
305 default 16384 if UBOOT_ROMSIZE_KB_16384
306
307# Map the config names to a hex value (bytes).
Simon Glassfce7b272014-11-12 22:42:08 -0700308config ROM_SIZE
309 hex
Bin Meng64542f42014-12-12 21:05:19 +0800310 default 0x80000 if UBOOT_ROMSIZE_KB_512
311 default 0x100000 if UBOOT_ROMSIZE_KB_1024
312 default 0x200000 if UBOOT_ROMSIZE_KB_2048
313 default 0x400000 if UBOOT_ROMSIZE_KB_4096
314 default 0x800000 if UBOOT_ROMSIZE_KB_8192
315 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
316 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glassfce7b272014-11-12 22:42:08 -0700317
318config HAVE_INTEL_ME
319 bool "Platform requires Intel Management Engine"
320 help
321 Newer higher-end devices have an Intel Management Engine (ME)
322 which is a very large binary blob (typically 1.5MB) which is
323 required for the platform to work. This enforces a particular
324 SPI flash format. You will need to supply the me.bin file in
325 your board directory.
326
Simon Glass65dd74a2014-11-12 22:42:28 -0700327config X86_RAMTEST
328 bool "Perform a simple RAM test after SDRAM initialisation"
329 help
330 If there is something wrong with SDRAM then the platform will
331 often crash within U-Boot or the kernel. This option enables a
332 very simple RAM test that quickly checks whether the SDRAM seems
333 to work correctly. It is not exhaustive but can save time by
334 detecting obvious failures.
335
Stefan Roese3dc0f842017-03-30 12:58:10 +0200336config FLASH_DESCRIPTOR_FILE
337 string "Flash descriptor binary filename"
Simon Glasscf87d3b2019-12-06 21:42:18 -0700338 depends on HAVE_INTEL_ME || FSP_VERSION2
Stefan Roese3dc0f842017-03-30 12:58:10 +0200339 default "descriptor.bin"
340 help
341 The filename of the file to use as flash descriptor in the
342 board directory.
343
344config INTEL_ME_FILE
345 string "Intel Management Engine binary filename"
346 depends on HAVE_INTEL_ME
347 default "me.bin"
348 help
349 The filename of the file to use as Intel Management Engine in the
350 board directory.
351
Park, Aiden544293f2019-08-03 08:30:12 +0000352config USE_HOB
353 bool "Use HOB (Hand-Off Block)"
354 help
355 Select this option to access HOB (Hand-Off Block) data structures
356 and parse HOBs. This HOB infra structure can be reused with
357 different solutions across different platforms.
358
Simon Glass8ce24cd2015-01-27 22:13:41 -0700359config HAVE_FSP
360 bool "Add an Firmware Support Package binary"
Simon Glasse49ccea2015-08-04 12:34:00 -0600361 depends on !EFI
Park, Aiden544293f2019-08-03 08:30:12 +0000362 select USE_HOB
Simon Glass8ce24cd2015-01-27 22:13:41 -0700363 help
364 Select this option to add an Firmware Support Package binary to
365 the resulting U-Boot image. It is a binary blob which U-Boot uses
366 to set up SDRAM and other chipset specific initialization.
367
368 Note: Without this binary U-Boot will not be able to set up its
369 SDRAM so will not boot.
370
Simon Glass6172e942019-09-25 08:11:43 -0600371config USE_CAR
372 bool "Use Cache-As-RAM (CAR) to get temporary RAM at start-up"
373 default y if !HAVE_FSP
374 help
375 Select this option if your board uses CAR init code, typically in a
376 car.S file, to get some initial memory for code execution. This is
377 common with Intel CPUs which don't use FSP.
378
Simon Glass83311882019-09-25 08:00:11 -0600379choice
380 prompt "FSP version"
381 depends on HAVE_FSP
382 default FSP_VERSION1
383 help
384 Selects the FSP version to use. Intel has published several versions
385 of the FSP External Architecture Specification and this allows
386 selection of the version number used by a particular SoC.
387
388config FSP_VERSION1
389 bool "FSP version 1.x"
390 help
391 This covers versions 1.0 and 1.1a. See here for details:
392 https://github.com/IntelFsp/fsp/wiki
393
394config FSP_VERSION2
395 bool "FSP version 2.x"
396 help
397 This covers versions 2.0 and 2.1. See here for details:
398 https://github.com/IntelFsp/fsp/wiki
399
400endchoice
401
Simon Glass8ce24cd2015-01-27 22:13:41 -0700402config FSP_FILE
403 string "Firmware Support Package binary filename"
Simon Glass530bec92019-09-25 08:57:14 -0600404 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700405 default "fsp.bin"
406 help
407 The filename of the file to use as Firmware Support Package binary
408 in the board directory.
409
410config FSP_ADDR
411 hex "Firmware Support Package binary location"
Simon Glass530bec92019-09-25 08:57:14 -0600412 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700413 default 0xfffc0000
414 help
415 FSP is not Position Independent Code (PIC) and the whole FSP has to
416 be rebased if it is placed at a location which is different from the
417 perferred base address specified during the FSP build. Use Intel's
418 Binary Configuration Tool (BCT) to do the rebase.
419
420 The default base address of 0xfffc0000 indicates that the binary must
421 be located at offset 0xc0000 from the beginning of a 1MB flash device.
422
Simon Glasscf87d3b2019-12-06 21:42:18 -0700423if FSP_VERSION2
424
425config FSP_FILE_T
426 string "Firmware Support Package binary filename (Temp RAM)"
427 default "fsp_t.bin"
428 help
429 The filename of the file to use for the temporary-RAM init phase from
430 the Firmware Support Package binary. Put this in the board directory.
431 It is used to set up an initial area of RAM which can be used for the
432 stack and other purposes, while bringing up the main system DRAM.
433
434config FSP_ADDR_T
435 hex "Firmware Support Package binary location (Temp RAM)"
436 default 0xffff8000
437 help
438 FSP is not Position-Independent Code (PIC) and FSP components have to
439 be rebased if placed at a location which is different from the
440 perferred base address specified during the FSP build. Use Intel's
441 Binary Configuration Tool (BCT) to do the rebase.
442
443config FSP_FILE_M
444 string "Firmware Support Package binary filename (Memory Init)"
445 default "fsp_m.bin"
446 help
447 The filename of the file to use for the RAM init phase from the
448 Firmware Support Package binary. Put this in the board directory.
449 It is used to set up the main system DRAM and runs in SPL, once
450 temporary RAM (CAR) is working.
451
452config FSP_FILE_S
453 string "Firmware Support Package binary filename (Silicon Init)"
454 default "fsp_s.bin"
455 help
456 The filename of the file to use for the Silicon init phase from the
457 Firmware Support Package binary. Put this in the board directory.
458 It is used to set up the silicon to work correctly and must be
459 executed after DRAM is running.
460
461config IFWI_INPUT_FILE
462 string "Filename containing FIT (Firmware Interface Table) with IFWI"
463 default "fitimage.bin"
464 help
465 The IFWI is obtained by running a tool on this file to extract the
466 IFWI. Put this in the board directory. The IFWI contains U-Boot TPL,
467 microcode and other internal items.
468
469endif
470
Simon Glass8ce24cd2015-01-27 22:13:41 -0700471config FSP_TEMP_RAM_ADDR
472 hex
Simon Glass530bec92019-09-25 08:57:14 -0600473 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700474 default 0x2000000
475 help
Bin Meng48aa6c22015-08-20 06:40:20 -0700476 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass8ce24cd2015-01-27 22:13:41 -0700477 CAR is disabled.
478
Bin Meng57b10f52015-08-20 06:40:19 -0700479config FSP_SYS_MALLOC_F_LEN
480 hex
Simon Glass530bec92019-09-25 08:57:14 -0600481 depends on FSP_VERSION1
Bin Meng57b10f52015-08-20 06:40:19 -0700482 default 0x100000
483 help
484 Additional size of malloc() pool before relocation.
485
Bin Meng3340f2c2015-12-10 22:03:01 -0800486config FSP_USE_UPD
487 bool
Simon Glass530bec92019-09-25 08:57:14 -0600488 depends on FSP_VERSION1
Bin Meng3340f2c2015-12-10 22:03:01 -0800489 default y
490 help
491 Most FSPs use UPD data region for some FSP customization. But there
492 are still some FSPs that might not even have UPD. For such FSPs,
493 override this to n in their platform Kconfig files.
494
Bin Mengdc5be502016-02-17 00:16:23 -0800495config FSP_BROKEN_HOB
496 bool
Simon Glass530bec92019-09-25 08:57:14 -0600497 depends on FSP_VERSION1
Bin Mengdc5be502016-02-17 00:16:23 -0800498 help
499 Indicate some buggy FSPs that does not report memory used by FSP
500 itself as reserved in the resource descriptor HOB. Select this to
501 tell U-Boot to do some additional work to ensure U-Boot relocation
502 do not overwrite the important boot service data which is used by
503 FSP, otherwise the subsequent call to fsp_notify() will fail.
504
Bin Menge2d76e92015-10-11 21:37:35 -0700505config ENABLE_MRC_CACHE
506 bool "Enable MRC cache"
507 depends on !EFI && !SYS_COREBOOT
508 help
509 Enable this feature to cause MRC data to be cached in NV storage
510 to be used for speeding up boot time on future reboots and/or
511 power cycles.
512
Bin Meng5c60a3a2016-05-22 01:45:27 -0700513 For platforms that use Intel FSP for the memory initialization,
514 please check FSP output HOB via U-Boot command 'fsp hob' to see
Simon Glass83311882019-09-25 08:00:11 -0600515 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp1/fsp_hob.h).
Vagrant Cascadian048a92e2019-05-03 14:28:37 -0800516 If such GUID does not exist, MRC cache is not available on such
Bin Meng5c60a3a2016-05-22 01:45:27 -0700517 platform (eg: Intel Queensbay), which means selecting this option
518 here does not make any difference.
519
Simon Glassf7d35bc2016-03-11 22:07:08 -0700520config HAVE_MRC
521 bool "Add a System Agent binary"
522 depends on !HAVE_FSP
523 help
524 Select this option to add a System Agent binary to
525 the resulting U-Boot image. MRC stands for Memory Reference Code.
526 It is a binary blob which U-Boot uses to set up SDRAM.
527
528 Note: Without this binary U-Boot will not be able to set up its
529 SDRAM so will not boot.
530
531config CACHE_MRC_BIN
532 bool
533 depends on HAVE_MRC
534 default n
535 help
536 Enable caching for the memory reference code binary. This uses an
537 MTRR (memory type range register) to turn on caching for the section
538 of SPI flash that contains the memory reference code. This makes
539 SDRAM init run faster.
540
541config CACHE_MRC_SIZE_KB
542 int
543 depends on HAVE_MRC
544 default 512
545 help
546 Sets the size of the cached area for the memory reference code.
547 This ends at the end of SPI flash (address 0xffffffff) and is
548 measured in KB. Typically this is set to 512, providing for 0.5MB
549 of cached space.
550
551config DCACHE_RAM_BASE
552 hex
553 depends on HAVE_MRC
554 help
555 Sets the base of the data cache area in memory space. This is the
556 start address of the cache-as-RAM (CAR) area and the address varies
557 depending on the CPU. Once CAR is set up, read/write memory becomes
558 available at this address and can be used temporarily until SDRAM
559 is working.
560
561config DCACHE_RAM_SIZE
562 hex
563 depends on HAVE_MRC
564 default 0x40000
565 help
566 Sets the total size of the data cache area in memory space. This
567 sets the size of the cache-as-RAM (CAR) area. Note that much of the
568 CAR space is required by the MRC. The CAR space available to U-Boot
569 is normally at the start and typically extends to 1/4 or 1/2 of the
570 available size.
571
572config DCACHE_RAM_MRC_VAR_SIZE
573 hex
574 depends on HAVE_MRC
575 help
576 This is the amount of CAR (Cache as RAM) reserved for use by the
577 memory reference code. This depends on the implementation of the
578 memory reference code and must be set correctly or the board will
579 not boot.
580
Simon Glass0adf8d32016-03-11 22:07:16 -0700581config HAVE_REFCODE
582 bool "Add a Reference Code binary"
583 help
584 Select this option to add a Reference Code binary to the resulting
585 U-Boot image. This is an Intel binary blob that handles system
586 initialisation, in this case the PCH and System Agent.
587
588 Note: Without this binary (on platforms that need it such as
589 broadwell) U-Boot will be missing some critical setup steps.
590 Various peripherals may fail to work.
591
Simon Glass86a8fb32019-12-06 21:42:26 -0700592config HAVE_MICROCODE
593 bool
594 default y if !FSP_VERSION2
595
Simon Glass45b5a372015-04-29 22:25:59 -0600596config SMP
597 bool "Enable Symmetric Multiprocessing"
598 default n
599 help
600 Enable use of more than one CPU in U-Boot and the Operating System
601 when loaded. Each CPU will be started up and information can be
602 obtained using the 'cpu' command. If this option is disabled, then
603 only one CPU will be enabled regardless of the number of CPUs
604 available.
605
Simon Glassc33aa352020-07-17 08:48:16 -0600606config SMP_AP_WORK
607 bool
608 depends on SMP
609 help
610 Allow APs to do other work after initialisation instead of going
611 to sleep.
612
Bin Meng4c713222015-06-12 14:52:23 +0800613config MAX_CPUS
614 int "Maximum number of CPUs permitted"
615 depends on SMP
616 default 4
617 help
618 When using multi-CPU chips it is possible for U-Boot to start up
619 more than one CPU. The stack memory used by all of these CPUs is
620 pre-allocated so at present U-Boot wants to know the maximum
621 number of CPUs that may be present. Set this to at least as high
622 as the number of CPUs in your system (it uses about 4KB of RAM for
623 each CPU).
624
Simon Glass45b5a372015-04-29 22:25:59 -0600625config AP_STACK_SIZE
626 hex
Bin Meng063374d2015-06-12 14:52:22 +0800627 depends on SMP
Simon Glass45b5a372015-04-29 22:25:59 -0600628 default 0x1000
629 help
630 Each additional CPU started by U-Boot requires its own stack. This
631 option sets the stack size used by each CPU and directly affects
632 the memory used by this initialisation process. Typically 4KB is
633 enough space.
634
Bin Meng2ddb1a12017-08-17 01:10:42 -0700635config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
636 bool
637 help
638 This option indicates that the turbo mode setting is not package
639 scoped. i.e. turbo_enable() needs to be called on not just the
640 bootstrap processor (BSP).
641
Bin Meng786a08e2015-07-06 16:31:33 +0800642config HAVE_VGA_BIOS
643 bool "Add a VGA BIOS image"
644 help
645 Select this option if you have a VGA BIOS image that you would
646 like to add to your ROM.
647
648config VGA_BIOS_FILE
649 string "VGA BIOS image filename"
650 depends on HAVE_VGA_BIOS
651 default "vga.bin"
652 help
653 The filename of the VGA BIOS image in the board directory.
654
655config VGA_BIOS_ADDR
656 hex "VGA BIOS image location"
657 depends on HAVE_VGA_BIOS
658 default 0xfff90000
659 help
660 The location of VGA BIOS image in the SPI flash. For example, base
661 address of 0xfff90000 indicates that the image will be put at offset
662 0x90000 from the beginning of a 1MB flash device.
663
Bin Mengae3ca122017-08-15 22:41:53 -0700664config HAVE_VBT
665 bool "Add a Video BIOS Table (VBT) image"
Simon Glasscf87d3b2019-12-06 21:42:18 -0700666 depends on HAVE_FSP
Bin Mengae3ca122017-08-15 22:41:53 -0700667 help
668 Select this option if you have a Video BIOS Table (VBT) image that
669 you would like to add to your ROM. This is normally required if you
670 are using an Intel FSP firmware that is complaint with spec 1.1 or
671 later to initialize the integrated graphics device (IGD).
672
673 Video BIOS Table, or VBT, provides platform and board specific
674 configuration information to the driver that is not discoverable
675 or available through other means. By other means the most used
676 method here is to read EDID table from the attached monitor, over
677 Display Data Channel (DDC) using two pin I2C serial interface. VBT
678 configuration is related to display hardware and is available via
679 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
680
681config VBT_FILE
682 string "Video BIOS Table (VBT) image filename"
683 depends on HAVE_VBT
684 default "vbt.bin"
685 help
686 The filename of the file to use as Video BIOS Table (VBT) image
687 in the board directory.
688
689config VBT_ADDR
690 hex "Video BIOS Table (VBT) image location"
691 depends on HAVE_VBT
692 default 0xfff90000
693 help
694 The location of Video BIOS Table (VBT) image in the SPI flash. For
695 example, base address of 0xfff90000 indicates that the image will
696 be put at offset 0x90000 from the beginning of a 1MB flash device.
697
Bin Meng5df91f12017-08-15 22:41:56 -0700698config VIDEO_FSP
699 bool "Enable FSP framebuffer driver support"
700 depends on HAVE_VBT && DM_VIDEO
701 help
702 Turn on this option to enable a framebuffer driver when U-Boot is
703 using Video BIOS Table (VBT) image for FSP firmware to initialize
704 the integrated graphics device.
705
Andy Shevchenkoc3df28f2017-07-28 20:02:15 +0300706config ROM_TABLE_ADDR
707 hex
708 default 0xf0000
709 help
710 All x86 tables happen to like the address range from 0x0f0000
711 to 0x100000. We use 0xf0000 as the starting address to store
712 those tables, including PIRQ routing table, Multi-Processor
713 table and ACPI table.
714
715config ROM_TABLE_SIZE
716 hex
717 default 0x10000
718
Wolfgang Wallner1d5bf322020-02-03 14:06:45 +0100719config HAVE_ITSS
720 bool "Enable ITSS"
721 help
722 Select this to include the driver for the Interrupt Timer
723 Subsystem (ITSS) which is found on several Intel devices.
724
Wolfgang Wallner29998462020-02-04 09:04:56 +0100725config HAVE_P2SB
726 bool "Enable P2SB"
Wolfgang Wallnerce04a902020-07-01 13:37:24 +0200727 depends on P2SB
Wolfgang Wallner29998462020-02-04 09:04:56 +0100728 help
729 Select this to include the driver for the Primary to
730 Sideband Bridge (P2SB) which is found on several Intel
731 devices.
732
Bin Mengb5b6b012015-04-24 18:10:05 +0800733menu "System tables"
Bin Meng8744bef2015-08-13 00:29:13 -0700734 depends on !EFI && !SYS_COREBOOT
Bin Mengb5b6b012015-04-24 18:10:05 +0800735
736config GENERATE_PIRQ_TABLE
737 bool "Generate a PIRQ table"
738 default n
739 help
740 Generate a PIRQ routing table for this board. The PIRQ routing table
741 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
742 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
743 It specifies the interrupt router information as well how all the PCI
744 devices' interrupt pins are wired to PIRQs.
745
Simon Glass6388e352015-04-28 20:25:10 -0600746config GENERATE_SFI_TABLE
747 bool "Generate a SFI (Simple Firmware Interface) table"
748 help
749 The Simple Firmware Interface (SFI) provides a lightweight method
750 for platform firmware to pass information to the operating system
751 via static tables in memory. Kernel SFI support is required to
752 boot on SFI-only platforms. If you have ACPI tables then these are
753 used instead.
754
755 U-Boot writes this table in write_sfi_table() just before booting
756 the OS.
757
758 For more information, see http://simplefirmware.org
759
Bin Meng07545d82015-06-23 12:18:52 +0800760config GENERATE_MP_TABLE
761 bool "Generate an MP (Multi-Processor) table"
762 default n
763 help
764 Generate an MP (Multi-Processor) table for this board. The MP table
765 provides a way for the operating system to support for symmetric
766 multiprocessing as well as symmetric I/O interrupt handling with
767 the local APIC and I/O APIC.
768
Saket Sinha867bcb62015-08-22 12:20:55 +0530769config GENERATE_ACPI_TABLE
770 bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
771 default n
Miao Yanfcf5c042016-05-22 19:37:14 -0700772 select QFW if QEMU
Saket Sinha867bcb62015-08-22 12:20:55 +0530773 help
774 The Advanced Configuration and Power Interface (ACPI) specification
775 provides an open standard for device configuration and management
776 by the operating system. It defines platform-independent interfaces
777 for configuration and power management monitoring.
778
Bin Mengb5b6b012015-04-24 18:10:05 +0800779endmenu
780
Bin Meng4372c112017-04-21 07:24:28 -0700781config HAVE_ACPI_RESUME
782 bool "Enable ACPI S3 resume"
Bin Mengaa9c5952017-10-18 18:20:55 -0700783 select ENABLE_MRC_CACHE
Bin Meng4372c112017-04-21 07:24:28 -0700784 help
785 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
786 state where all system context is lost except system memory. U-Boot
787 is responsible for restoring the machine state as it was before sleep.
788 It needs restore the memory controller, without overwriting memory
789 which is not marked as reserved. For the peripherals which lose their
790 registers, U-Boot needs to write the original value. When everything
791 is done, U-Boot needs to find out the wakeup vector provided by OSes
792 and jump there.
793
Bin Meng68769eb2017-04-21 07:24:46 -0700794config S3_VGA_ROM_RUN
795 bool "Re-run VGA option ROMs on S3 resume"
796 depends on HAVE_ACPI_RESUME
Bin Meng68769eb2017-04-21 07:24:46 -0700797 help
798 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
799 this is needed when graphics console is being used in the kernel.
800
801 Turning it off can reduce some resume time, but be aware that your
802 graphics console won't work without VGA options ROMs. Set it to N
803 if your kernel is only on a serial console.
804
Bin Meng7d0d2ef2017-04-21 07:24:34 -0700805config STACK_SIZE
806 hex
807 depends on HAVE_ACPI_RESUME
808 default 0x1000
809 help
810 Estimated U-Boot's runtime stack size that needs to be reserved
811 during an ACPI S3 resume.
812
Bin Mengb5b6b012015-04-24 18:10:05 +0800813config MAX_PIRQ_LINKS
814 int
815 default 8
816 help
817 This variable specifies the number of PIRQ interrupt links which are
818 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
819 Some newer chipsets offer more than four links, commonly up to PIRQH.
820
821config IRQ_SLOT_COUNT
822 int
823 default 128
824 help
825 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
826 which in turns forms a table of exact 4KiB. The default value 128
827 should be enough for most boards. If this does not fit your board,
828 change it according to your needs.
829
Simon Glass2d934e52015-01-27 22:13:33 -0700830config PCIE_ECAM_BASE
831 hex
Bin Mengba877ef2015-02-02 21:25:09 +0800832 default 0xe0000000
Simon Glass2d934e52015-01-27 22:13:33 -0700833 help
834 This is the memory-mapped address of PCI configuration space, which
835 is only available through the Enhanced Configuration Access
836 Mechanism (ECAM) with PCI Express. It can be set up almost
837 anywhere. Before it is set up, it is possible to access PCI
838 configuration space through I/O access, but memory access is more
839 convenient. Using this, PCI can be scanned and configured. This
840 should be set to a region that does not conflict with memory
841 assigned to PCI devices - i.e. the memory and prefetch regions, as
842 passed to pci_set_region().
843
Bin Meng1ed66482015-07-22 01:21:15 -0700844config PCIE_ECAM_SIZE
845 hex
846 default 0x10000000
847 help
848 This is the size of memory-mapped address of PCI configuration space,
849 which is only available through the Enhanced Configuration Access
850 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
851 so a default 0x10000000 size covers all of the 256 buses which is the
852 maximum number of PCI buses as defined by the PCI specification.
853
Bin Meng1eb39a52015-10-22 19:13:31 -0700854config I8259_PIC
Bin Meng2677a152018-11-29 19:57:22 -0800855 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng1eb39a52015-10-22 19:13:31 -0700856 default y
857 help
858 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
859 slave) interrupt controllers. Include this to have U-Boot set up
860 the interrupt correctly.
861
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100862config APIC
Bin Meng2677a152018-11-29 19:57:22 -0800863 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100864 default y
865 help
866 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
867 for catching interrupts and distributing them to one or more CPU
868 cores. In most cases there are some LAPICs (local) for each core and
869 one I/O APIC. This conjunction is found on most modern x86 systems.
870
Bin Mengfcfc8a82018-06-10 06:25:01 -0700871config PINCTRL_ICH6
872 bool
873 help
874 Intel ICH6 compatible chipset pinctrl driver. It needs to work
875 together with the ICH6 compatible gpio driver.
876
Bin Meng1eb39a52015-10-22 19:13:31 -0700877config I8254_TIMER
878 bool
879 default y
880 help
881 Intel 8254 timer contains three counters which have fixed uses.
882 Include this to have U-Boot set up the timer correctly.
883
Bin Meng3cf23712016-02-28 23:54:50 -0800884config SEABIOS
885 bool "Support booting SeaBIOS"
886 help
887 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
888 It can run in an emulator or natively on X86 hardware with the use
889 of coreboot/U-Boot. By turning on this option, U-Boot prepares
890 all the configuration tables that are necessary to boot SeaBIOS.
891
892 Check http://www.seabios.org/SeaBIOS for details.
893
Bin Meng789b6dc2016-05-11 07:44:59 -0700894config HIGH_TABLE_SIZE
895 hex "Size of configuration tables which reside in high memory"
896 default 0x10000
897 depends on SEABIOS
898 help
899 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
900 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
901 puts a copy of configuration tables in high memory region which
902 is reserved on the stack before relocation. The region size is
903 determined by this option.
904
905 Increse it if the default size does not fit the board's needs.
906 This is most likely due to a large ACPI DSDT table is used.
907
Simon Glassf45e7472019-12-06 21:42:25 -0700908config INTEL_CAR_CQOS
909 bool "Support Intel Cache Quality of Service"
910 help
911 Cache Quality of Service allows more fine-grained control of cache
912 usage. As result, it is possible to set up a portion of L2 cache for
913 CAR and use the remainder for actual caching.
914
915#
916# Each bit in QOS mask controls this many bytes. This is calculated as:
917# (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS
918#
919config CACHE_QOS_SIZE_PER_BIT
920 hex
921 depends on INTEL_CAR_CQOS
922 default 0x20000 # 128 KB
923
Simon Glassb3112952019-12-06 21:42:29 -0700924config X86_OFFSET_U_BOOT
925 hex "Offset of U-Boot in ROM image"
926 depends on HAVE_SYS_TEXT_BASE
927 default SYS_TEXT_BASE
928
Simon Glass28d7d762019-12-06 21:42:30 -0700929config X86_OFFSET_SPL
930 hex "Offset of SPL in ROM image"
931 depends on SPL && X86
932 default SPL_TEXT_BASE
933
Simon Glasse85cbe82020-02-06 09:55:01 -0700934config ACPI_GPE
935 bool "Support ACPI general-purpose events"
936 help
937 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
938 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
939 needs access to these interrupts. This can happen when it uses a
940 peripheral that is set up to use GPEs and so cannot use the normal
941 GPIO mechanism for polling an input.
942
943 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
944
945config SPL_ACPI_GPE
946 bool "Support ACPI general-purpose events in SPL"
947 help
948 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
949 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
950 needs access to these interrupts. This can happen when it uses a
951 peripheral that is set up to use GPEs and so cannot use the normal
952 GPIO mechanism for polling an input.
953
954 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
955
956config TPL_ACPI_GPE
957 bool "Support ACPI general-purpose events in TPL"
958 help
959 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
960 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
961 needs access to these interrupts. This can happen when it uses a
962 peripheral that is set up to use GPEs and so cannot use the normal
963 GPIO mechanism for polling an input.
964
965 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
966
Masahiro Yamadadd840582014-07-30 14:08:14 +0900967endmenu