blob: a7a6ce987f074c2c02659c0b29deffe4e9c598a5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek185f7d92012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek185f7d92012-09-13 20:23:34 +000012#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000014#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020017#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010022#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000023#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053024#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020025#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020026#include <asm/arch/sys_proto.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090027#include <linux/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000028
Michal Simek185f7d92012-09-13 20:23:34 +000029/* Bit/mask specification */
30#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
31#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
32#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
33#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
34#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
35
36#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
37#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
38#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
39
40#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
41#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
42#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
43
44/* Wrap bit, last descriptor */
45#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
46#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020047#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000048
Michal Simek185f7d92012-09-13 20:23:34 +000049#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
50#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
51#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
52#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
53
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053054#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
55#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
56#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
57#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladugu4eaf8f52016-05-16 15:31:38 +053058#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053059#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020060#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053061#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020062#else
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053063#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020064#endif
Michal Simek185f7d92012-09-13 20:23:34 +000065
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053066#ifdef CONFIG_ARM64
67# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
68#else
69# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
70#endif
71
72#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
73 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000074 ZYNQ_GEM_NWCFG_FSREM | \
75 ZYNQ_GEM_NWCFG_MDCCLKDIV)
76
77#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
78
79#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
80/* Use full configured addressable space (8 Kb) */
81#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
82/* Use full configured addressable space (4 Kb) */
83#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
84/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
85#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
86
Vipul Kumar9a7799f2018-11-26 16:27:38 +053087#if defined(CONFIG_PHYS_64BIT)
88# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
89#else
90# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
91#endif
92
Michal Simek185f7d92012-09-13 20:23:34 +000093#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
94 ZYNQ_GEM_DMACR_RXSIZE | \
95 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumar9a7799f2018-11-26 16:27:38 +053096 ZYNQ_GEM_DMACR_RXBUF | \
97 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek185f7d92012-09-13 20:23:34 +000098
Michal Simeke4d23182015-08-17 09:57:46 +020099#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
100
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530101#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
102
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530103#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
104
Michal Simekf97d7e82013-04-22 14:41:09 +0200105/* Use MII register 1 (MII status register) to detect PHY */
106#define PHY_DETECT_REG 1
107
108/* Mask used to verify certain PHY features (or register contents)
109 * in the register above:
110 * 0x1000: 10Mbps full duplex support
111 * 0x0800: 10Mbps half duplex support
112 * 0x0008: Auto-negotiation support
113 */
114#define PHY_DETECT_MASK 0x1808
115
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530116/* TX BD status masks */
117#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
118#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
119#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
120
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800121/* Clock frequencies for different speeds */
122#define ZYNQ_GEM_FREQUENCY_10 2500000UL
123#define ZYNQ_GEM_FREQUENCY_100 25000000UL
124#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
125
Michal Simek185f7d92012-09-13 20:23:34 +0000126/* Device registers */
127struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200128 u32 nwctrl; /* 0x0 - Network Control reg */
129 u32 nwcfg; /* 0x4 - Network Config reg */
130 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000131 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200132 u32 dmacr; /* 0x10 - DMA Control reg */
133 u32 txsr; /* 0x14 - TX Status reg */
134 u32 rxqbase; /* 0x18 - RX Q Base address reg */
135 u32 txqbase; /* 0x1c - TX Q Base address reg */
136 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000137 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200138 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000139 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200140 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000141 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200142 u32 hashl; /* 0x80 - Hash Low address reg */
143 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000144#define LADDR_LOW 0
145#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200146 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
147 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000148 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200149#define STAT_SIZE 44
150 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530151 u32 reserved9[20];
152 u32 pcscntrl;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530153 u32 rserved12[36];
154 u32 dcfg6; /* 0x294 Design config reg6 */
155 u32 reserved7[106];
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700156 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
157 u32 reserved8[15];
158 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530159 u32 reserved10[17];
160 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
161 u32 reserved11[2];
162 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek185f7d92012-09-13 20:23:34 +0000163};
164
165/* BD descriptors */
166struct emac_bd {
167 u32 addr; /* Next descriptor pointer */
168 u32 status;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530169#if defined(CONFIG_PHYS_64BIT)
170 u32 addr_hi;
171 u32 reserved;
172#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000173};
174
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530175#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530176/* Page table entries are set to 1MB, or multiples of 1MB
177 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
178 */
179#define BD_SPACE 0x100000
180/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200181#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000182
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700183/* Setup the first free TX descriptor */
184#define TX_FREE_DESC 2
185
Michal Simek185f7d92012-09-13 20:23:34 +0000186/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
187struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530188 struct emac_bd *tx_bd;
189 struct emac_bd *rx_bd;
190 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000191 u32 rxbd_current;
192 u32 rx_first_buf;
193 int phyaddr;
Michal Simek05868752013-01-24 13:04:12 +0100194 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100195 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200196 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000197 struct phy_device *phydev;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530198 ofnode phy_of_node;
Michal Simek185f7d92012-09-13 20:23:34 +0000199 struct mii_dev *bus;
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530200 struct clk clk;
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200201 u32 max_speed;
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530202 bool int_pcs;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530203 bool dma_64bit;
Michal Simek185f7d92012-09-13 20:23:34 +0000204};
205
Michal Simekb33d4a52018-06-13 10:00:30 +0200206static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simekf2fc2762015-11-30 10:24:15 +0100207 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000208{
209 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100210 struct zynq_gem_regs *regs = priv->iobase;
Michal Simekb908fca2016-12-12 09:47:26 +0100211 int err;
Michal Simek185f7d92012-09-13 20:23:34 +0000212
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100213 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
214 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100215 if (err)
216 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000217
218 /* Construct mgtcr mask for the operation */
219 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
220 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
221 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
222
223 /* Write mgtcr and wait for completion */
224 writel(mgtcr, &regs->phymntnc);
225
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100226 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
227 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100228 if (err)
229 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000230
231 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
232 *data = readl(&regs->phymntnc);
233
234 return 0;
235}
236
Michal Simekb33d4a52018-06-13 10:00:30 +0200237static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100238 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000239{
Michal Simekb33d4a52018-06-13 10:00:30 +0200240 int ret;
Michal Simek198e9a42015-10-07 16:34:51 +0200241
Michal Simekf2fc2762015-11-30 10:24:15 +0100242 ret = phy_setup_op(priv, phy_addr, regnum,
243 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200244
245 if (!ret)
246 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
247 phy_addr, regnum, *val);
248
249 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000250}
251
Michal Simekb33d4a52018-06-13 10:00:30 +0200252static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100253 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000254{
Michal Simek198e9a42015-10-07 16:34:51 +0200255 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
256 regnum, data);
257
Michal Simekf2fc2762015-11-30 10:24:15 +0100258 return phy_setup_op(priv, phy_addr, regnum,
259 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000260}
261
Michal Simek6889ca72015-11-30 14:14:56 +0100262static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000263{
264 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100265 struct eth_pdata *pdata = dev_get_platdata(dev);
266 struct zynq_gem_priv *priv = dev_get_priv(dev);
267 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000268
269 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100270 macaddrlow = pdata->enetaddr[0];
271 macaddrlow |= pdata->enetaddr[1] << 8;
272 macaddrlow |= pdata->enetaddr[2] << 16;
273 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000274
275 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100276 macaddrhigh = pdata->enetaddr[4];
277 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000278
279 for (i = 0; i < 4; i++) {
280 writel(0, &regs->laddr[i][LADDR_LOW]);
281 writel(0, &regs->laddr[i][LADDR_HIGH]);
282 /* Do not use MATCHx register */
283 writel(0, &regs->match[i]);
284 }
285
286 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
287 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
288
289 return 0;
290}
291
Michal Simek6889ca72015-11-30 14:14:56 +0100292static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100293{
294 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100295 struct zynq_gem_priv *priv = dev_get_priv(dev);
296 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100297 const u32 supported = SUPPORTED_10baseT_Half |
298 SUPPORTED_10baseT_Full |
299 SUPPORTED_100baseT_Half |
300 SUPPORTED_100baseT_Full |
301 SUPPORTED_1000baseT_Half |
302 SUPPORTED_1000baseT_Full;
303
Michal Simekc8e29272015-11-30 13:58:36 +0100304 /* Enable only MDIO bus */
305 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
306
Michal Simek68cc3bd2015-11-30 13:54:43 +0100307 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
308 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100309 if (!priv->phydev)
310 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100311
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200312 if (priv->max_speed) {
313 ret = phy_set_supported(priv->phydev, priv->max_speed);
314 if (ret)
315 return ret;
316 }
317
Siva Durga Prasad Paladugu51c019f2019-03-27 17:39:59 +0530318 priv->phydev->supported &= supported | ADVERTISED_Pause |
319 ADVERTISED_Asym_Pause;
320
Michal Simek68cc3bd2015-11-30 13:54:43 +0100321 priv->phydev->advertising = priv->phydev->supported;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530322 priv->phydev->node = priv->phy_of_node;
Dan Murphy20671a92016-05-02 15:45:57 -0500323
Michal Simek7a673f02016-05-18 14:37:23 +0200324 return phy_config(priv->phydev);
Michal Simek68cc3bd2015-11-30 13:54:43 +0100325}
326
Michal Simek6889ca72015-11-30 14:14:56 +0100327static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000328{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530329 u32 i, nwconfig;
Michal Simek55259e72016-05-18 12:37:22 +0200330 int ret;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800331 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100332 struct zynq_gem_priv *priv = dev_get_priv(dev);
333 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700334 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
335 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000336
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530337 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
338 priv->dma_64bit = true;
339 else
340 priv->dma_64bit = false;
341
342#if defined(CONFIG_PHYS_64BIT)
343 if (!priv->dma_64bit) {
344 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
345 __func__);
346 return -EINVAL;
347 }
348#else
349 if (priv->dma_64bit)
350 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
351 __func__);
352#endif
353
Michal Simek05868752013-01-24 13:04:12 +0100354 if (!priv->init) {
355 /* Disable all interrupts */
356 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000357
Michal Simek05868752013-01-24 13:04:12 +0100358 /* Disable the receiver & transmitter */
359 writel(0, &regs->nwctrl);
360 writel(0, &regs->txsr);
361 writel(0, &regs->rxsr);
362 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000363
Michal Simek05868752013-01-24 13:04:12 +0100364 /* Clear the Hash registers for the mac address
365 * pointed by AddressPtr
366 */
367 writel(0x0, &regs->hashl);
368 /* Write bits [63:32] in TOP */
369 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000370
Michal Simek05868752013-01-24 13:04:12 +0100371 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200372 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100373 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000374
Michal Simek05868752013-01-24 13:04:12 +0100375 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530376 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000377
Michal Simek05868752013-01-24 13:04:12 +0100378 for (i = 0; i < RX_BUF; i++) {
379 priv->rx_bd[i].status = 0xF0000000;
380 priv->rx_bd[i].addr =
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530381 (lower_32_bits((ulong)(priv->rxbuffers)
382 + (i * PKTSIZE_ALIGN)));
383#if defined(CONFIG_PHYS_64BIT)
384 priv->rx_bd[i].addr_hi =
385 (upper_32_bits((ulong)(priv->rxbuffers)
386 + (i * PKTSIZE_ALIGN)));
387#endif
388 }
Michal Simek05868752013-01-24 13:04:12 +0100389 /* WRAP bit to last BD */
390 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
391 /* Write RxBDs to IP */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530392 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
393#if defined(CONFIG_PHYS_64BIT)
394 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
395#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000396
Michal Simek05868752013-01-24 13:04:12 +0100397 /* Setup for DMA Configuration register */
398 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000399
Michal Simek05868752013-01-24 13:04:12 +0100400 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200401 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000402
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700403 /* Disable the second priority queue */
404 dummy_tx_bd->addr = 0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530405#if defined(CONFIG_PHYS_64BIT)
406 dummy_tx_bd->addr_hi = 0;
407#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700408 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
409 ZYNQ_GEM_TXBUF_LAST_MASK|
410 ZYNQ_GEM_TXBUF_USED_MASK;
411
412 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
413 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530414#if defined(CONFIG_PHYS_64BIT)
415 dummy_rx_bd->addr_hi = 0;
416#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700417 dummy_rx_bd->status = 0;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700418
419 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
420 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
421
Michal Simek05868752013-01-24 13:04:12 +0100422 priv->init++;
423 }
424
Michal Simek55259e72016-05-18 12:37:22 +0200425 ret = phy_startup(priv->phydev);
426 if (ret)
427 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000428
Michal Simek64a7ead2015-11-30 13:44:49 +0100429 if (!priv->phydev->link) {
430 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100431 return -1;
432 }
433
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530434 nwconfig = ZYNQ_GEM_NWCFG_INIT;
435
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530436 /*
437 * Set SGMII enable PCS selection only if internal PCS/PMA
438 * core is used and interface is SGMII.
439 */
440 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
441 priv->int_pcs) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530442 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
443 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530444#ifdef CONFIG_ARM64
445 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
446 &regs->pcscntrl);
447#endif
448 }
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530449
Michal Simek64a7ead2015-11-30 13:44:49 +0100450 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200451 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530452 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200453 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800454 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200455 break;
456 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530457 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200458 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800459 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200460 break;
461 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800462 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200463 break;
464 }
David Andrey01fbf312013-04-05 17:24:24 +0200465
Stefan Herbrechtsmeiereff55c52017-01-17 16:27:25 +0100466 ret = clk_set_rate(&priv->clk, clk_rate);
467 if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
468 dev_err(dev, "failed to set tx clock rate\n");
469 return ret;
470 }
471
472 ret = clk_enable(&priv->clk);
473 if (ret && ret != -ENOSYS) {
474 dev_err(dev, "failed to enable tx clock\n");
475 return ret;
476 }
Michal Simek80243522012-10-15 14:01:23 +0200477
478 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
479 ZYNQ_GEM_NWCTRL_TXEN_MASK);
480
Michal Simek185f7d92012-09-13 20:23:34 +0000481 return 0;
482}
483
Michal Simek6889ca72015-11-30 14:14:56 +0100484static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000485{
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530486 dma_addr_t addr;
487 u32 size;
Michal Simek6889ca72015-11-30 14:14:56 +0100488 struct zynq_gem_priv *priv = dev_get_priv(dev);
489 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200490 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000491
Michal Simek185f7d92012-09-13 20:23:34 +0000492 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530493 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000494
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530495 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
496#if defined(CONFIG_PHYS_64BIT)
497 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
498#endif
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530499 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200500 ZYNQ_GEM_TXBUF_LAST_MASK;
501 /* Dummy descriptor to mark it as the last in descriptor chain */
502 current_bd->addr = 0x0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530503#if defined(CONFIG_PHYS_64BIT)
504 current_bd->addr_hi = 0x0;
505#endif
Michal Simek23a598f2015-08-17 09:58:54 +0200506 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
507 ZYNQ_GEM_TXBUF_LAST_MASK|
508 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530509
Michal Simek45c07742015-08-17 09:50:09 +0200510 /* setup BD */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530511 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
512#if defined(CONFIG_PHYS_64BIT)
513 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
514#endif
Michal Simek45c07742015-08-17 09:50:09 +0200515
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530516 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530517 addr &= ~(ARCH_DMA_MINALIGN - 1);
518 size = roundup(len, ARCH_DMA_MINALIGN);
519 flush_dcache_range(addr, addr + size);
520 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000521
522 /* Start transmit */
523 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
524
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530525 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530526 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
527 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000528
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100529 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
530 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000531}
532
533/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100534static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000535{
536 int frame_len;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530537 dma_addr_t addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100538 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000539 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000540
541 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100542 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000543
544 if (!(current_bd->status &
545 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
546 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100547 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000548 }
549
550 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100551 if (!frame_len) {
552 printf("%s: Zero size packet?\n", __func__);
553 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000554 }
555
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530556#if defined(CONFIG_PHYS_64BIT)
557 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
558 | ((dma_addr_t)current_bd->addr_hi << 32));
559#else
Michal Simek9d9211a2015-12-09 14:26:48 +0100560 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530561#endif
Michal Simek9d9211a2015-12-09 14:26:48 +0100562 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530563
Michal Simek9d9211a2015-12-09 14:26:48 +0100564 *packetp = (uchar *)(uintptr_t)addr;
565
Stefan Theil10598582018-12-17 09:12:30 +0100566 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
567 barrier();
568
Michal Simek9d9211a2015-12-09 14:26:48 +0100569 return frame_len;
570}
571
572static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
573{
574 struct zynq_gem_priv *priv = dev_get_priv(dev);
575 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
576 struct emac_bd *first_bd;
577
578 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
579 priv->rx_first_buf = priv->rxbd_current;
580 } else {
581 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
582 current_bd->status = 0xF0000000; /* FIXME */
583 }
584
585 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
586 first_bd = &priv->rx_bd[priv->rx_first_buf];
587 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
588 first_bd->status = 0xF0000000;
589 }
590
591 if ((++priv->rxbd_current) >= RX_BUF)
592 priv->rxbd_current = 0;
593
Michal Simekda872d72015-12-09 14:16:32 +0100594 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000595}
596
Michal Simek6889ca72015-11-30 14:14:56 +0100597static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000598{
Michal Simek6889ca72015-11-30 14:14:56 +0100599 struct zynq_gem_priv *priv = dev_get_priv(dev);
600 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000601
Michal Simek80243522012-10-15 14:01:23 +0200602 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
603 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000604}
605
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600606__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
607{
608 return -ENOSYS;
609}
610
611static int zynq_gem_read_rom_mac(struct udevice *dev)
612{
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600613 struct eth_pdata *pdata = dev_get_platdata(dev);
614
Olliver Schinaglb2330892017-04-03 16:18:53 +0200615 if (!pdata)
616 return -ENOSYS;
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600617
Olliver Schinaglb2330892017-04-03 16:18:53 +0200618 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600619}
620
Michal Simek6889ca72015-11-30 14:14:56 +0100621static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
622 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000623{
Michal Simek6889ca72015-11-30 14:14:56 +0100624 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000625 int ret;
Michal Simekd1b226b2018-06-14 09:08:44 +0200626 u16 val = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000627
Michal Simek6889ca72015-11-30 14:14:56 +0100628 ret = phyread(priv, addr, reg, &val);
629 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
630 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000631}
632
Michal Simek6889ca72015-11-30 14:14:56 +0100633static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
634 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000635{
Michal Simek6889ca72015-11-30 14:14:56 +0100636 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000637
Michal Simek6889ca72015-11-30 14:14:56 +0100638 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
639 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000640}
641
Michal Simek6889ca72015-11-30 14:14:56 +0100642static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000643{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530644 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100645 struct zynq_gem_priv *priv = dev_get_priv(dev);
646 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000647
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530648 /* Align rxbuffers to ARCH_DMA_MINALIGN */
649 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simek5b2c9a62018-06-13 15:20:35 +0200650 if (!priv->rxbuffers)
651 return -ENOMEM;
652
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530653 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
Stefan Theil10598582018-12-17 09:12:30 +0100654 u32 addr = (ulong)priv->rxbuffers;
655 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
656 barrier();
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530657
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530658 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530659 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek5b2c9a62018-06-13 15:20:35 +0200660 if (!bd_space)
661 return -ENOMEM;
662
Michal Simek9ce1edc2015-04-15 13:31:28 +0200663 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
664 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530665
666 /* Initialize the bd spaces for tx and rx bd's */
667 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530668 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530669
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530670 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
671 if (ret < 0) {
672 dev_err(dev, "failed to get clock\n");
673 return -EINVAL;
674 }
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530675
Michal Simek6889ca72015-11-30 14:14:56 +0100676 priv->bus = mdio_alloc();
677 priv->bus->read = zynq_gem_miiphy_read;
678 priv->bus->write = zynq_gem_miiphy_write;
679 priv->bus->priv = priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000680
Michal Simek6516e3f2016-12-08 10:25:44 +0100681 ret = mdio_register_seq(priv->bus, dev->seq);
Michal Simekc8e29272015-11-30 13:58:36 +0100682 if (ret)
683 return ret;
684
Siva Durga Prasad Paladugue76d2dc2016-03-30 12:29:49 +0530685 return zynq_phy_init(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000686}
Michal Simek6889ca72015-11-30 14:14:56 +0100687
688static int zynq_gem_remove(struct udevice *dev)
689{
690 struct zynq_gem_priv *priv = dev_get_priv(dev);
691
692 free(priv->phydev);
693 mdio_unregister(priv->bus);
694 mdio_free(priv->bus);
695
696 return 0;
697}
698
699static const struct eth_ops zynq_gem_ops = {
700 .start = zynq_gem_init,
701 .send = zynq_gem_send,
702 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100703 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100704 .stop = zynq_gem_halt,
705 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600706 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek6889ca72015-11-30 14:14:56 +0100707};
708
709static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
710{
711 struct eth_pdata *pdata = dev_get_platdata(dev);
712 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530713 struct ofnode_phandle_args phandle_args;
Michal Simek3cdb1452015-11-30 14:17:50 +0100714 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100715
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530716 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek6889ca72015-11-30 14:14:56 +0100717 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
718 /* Hardcode for now */
Michal Simekbcdfef72015-12-09 09:29:12 +0100719 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100720
Michal Simek3888c8d2018-09-20 09:42:27 +0200721 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
722 &phandle_args)) {
723 debug("phy-handle does exist %s\n", dev->name);
724 priv->phyaddr = ofnode_read_u32_default(phandle_args.node,
725 "reg", -1);
726 priv->phy_of_node = phandle_args.node;
727 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
728 "max-speed",
729 SPEED_1000);
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530730 }
Michal Simek6889ca72015-11-30 14:14:56 +0100731
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530732 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Michal Simek3cdb1452015-11-30 14:17:50 +0100733 if (phy_mode)
734 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
735 if (pdata->phy_interface == -1) {
736 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
737 return -EINVAL;
738 }
739 priv->interface = pdata->phy_interface;
740
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530741 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530742
Michal Simek15a2acd2016-11-16 08:41:01 +0100743 printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
Michal Simek3cdb1452015-11-30 14:17:50 +0100744 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100745
746 return 0;
747}
748
749static const struct udevice_id zynq_gem_ids[] = {
Siva Durga Prasad Paladugu1ff8bdb2019-07-25 23:07:59 -0700750 { .compatible = "cdns,versal-gem" },
Michal Simek6889ca72015-11-30 14:14:56 +0100751 { .compatible = "cdns,zynqmp-gem" },
752 { .compatible = "cdns,zynq-gem" },
753 { .compatible = "cdns,gem" },
754 { }
755};
756
757U_BOOT_DRIVER(zynq_gem) = {
758 .name = "zynq_gem",
759 .id = UCLASS_ETH,
760 .of_match = zynq_gem_ids,
761 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
762 .probe = zynq_gem_probe,
763 .remove = zynq_gem_remove,
764 .ops = &zynq_gem_ops,
765 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
766 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
767};