blob: a158824fc9fdefc6093ca2dd8527d042caaab9c1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek185f7d92012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek185f7d92012-09-13 20:23:34 +000012#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070013#include <cpu_func.h>
Michal Simek6889ca72015-11-30 14:14:56 +010014#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000015#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020016#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000017#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020018#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000019#include <malloc.h>
20#include <asm/io.h>
21#include <phy.h>
22#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010023#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000024#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053025#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020026#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020027#include <asm/arch/sys_proto.h>
Simon Glass336d4612020-02-03 07:36:16 -070028#include <dm/device_compat.h>
Simon Glass61b29b82020-02-03 07:36:15 -070029#include <linux/err.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090030#include <linux/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000031
Michal Simek185f7d92012-09-13 20:23:34 +000032/* Bit/mask specification */
33#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
34#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
35#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
36#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
37#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
38
39#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
40#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
41#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
42
43#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
44#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
45#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
46
47/* Wrap bit, last descriptor */
48#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
49#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020050#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000051
Michal Simek185f7d92012-09-13 20:23:34 +000052#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
53#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
54#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
55#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
56
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053057#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
58#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
59#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
60#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladugu4eaf8f52016-05-16 15:31:38 +053061#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053062#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020063#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053064#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020065#else
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053066#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020067#endif
Michal Simek185f7d92012-09-13 20:23:34 +000068
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053069#ifdef CONFIG_ARM64
70# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
71#else
72# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
73#endif
74
75#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
76 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000077 ZYNQ_GEM_NWCFG_FSREM | \
78 ZYNQ_GEM_NWCFG_MDCCLKDIV)
79
80#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
81
82#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
83/* Use full configured addressable space (8 Kb) */
84#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
85/* Use full configured addressable space (4 Kb) */
86#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
87/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
88#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
89
Vipul Kumar9a7799f2018-11-26 16:27:38 +053090#if defined(CONFIG_PHYS_64BIT)
91# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
92#else
93# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
94#endif
95
Michal Simek185f7d92012-09-13 20:23:34 +000096#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
97 ZYNQ_GEM_DMACR_RXSIZE | \
98 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumar9a7799f2018-11-26 16:27:38 +053099 ZYNQ_GEM_DMACR_RXBUF | \
100 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek185f7d92012-09-13 20:23:34 +0000101
Michal Simeke4d23182015-08-17 09:57:46 +0200102#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
103
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530104#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
105
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530106#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
107
Michal Simekf97d7e82013-04-22 14:41:09 +0200108/* Use MII register 1 (MII status register) to detect PHY */
109#define PHY_DETECT_REG 1
110
111/* Mask used to verify certain PHY features (or register contents)
112 * in the register above:
113 * 0x1000: 10Mbps full duplex support
114 * 0x0800: 10Mbps half duplex support
115 * 0x0008: Auto-negotiation support
116 */
117#define PHY_DETECT_MASK 0x1808
118
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530119/* TX BD status masks */
120#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
121#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
122#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
123
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800124/* Clock frequencies for different speeds */
125#define ZYNQ_GEM_FREQUENCY_10 2500000UL
126#define ZYNQ_GEM_FREQUENCY_100 25000000UL
127#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
128
Michal Simek185f7d92012-09-13 20:23:34 +0000129/* Device registers */
130struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200131 u32 nwctrl; /* 0x0 - Network Control reg */
132 u32 nwcfg; /* 0x4 - Network Config reg */
133 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000134 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200135 u32 dmacr; /* 0x10 - DMA Control reg */
136 u32 txsr; /* 0x14 - TX Status reg */
137 u32 rxqbase; /* 0x18 - RX Q Base address reg */
138 u32 txqbase; /* 0x1c - TX Q Base address reg */
139 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000140 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200141 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000142 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200143 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000144 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200145 u32 hashl; /* 0x80 - Hash Low address reg */
146 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000147#define LADDR_LOW 0
148#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200149 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
150 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000151 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200152#define STAT_SIZE 44
153 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530154 u32 reserved9[20];
155 u32 pcscntrl;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530156 u32 rserved12[36];
157 u32 dcfg6; /* 0x294 Design config reg6 */
158 u32 reserved7[106];
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700159 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
160 u32 reserved8[15];
161 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530162 u32 reserved10[17];
163 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
164 u32 reserved11[2];
165 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek185f7d92012-09-13 20:23:34 +0000166};
167
168/* BD descriptors */
169struct emac_bd {
170 u32 addr; /* Next descriptor pointer */
171 u32 status;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530172#if defined(CONFIG_PHYS_64BIT)
173 u32 addr_hi;
174 u32 reserved;
175#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000176};
177
Michal Simek8af4c4d2019-05-22 14:12:20 +0200178/* Reduce amount of BUFs if you have limited amount of memory */
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530179#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530180/* Page table entries are set to 1MB, or multiples of 1MB
181 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
182 */
183#define BD_SPACE 0x100000
184/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200185#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000186
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700187/* Setup the first free TX descriptor */
188#define TX_FREE_DESC 2
189
Michal Simek185f7d92012-09-13 20:23:34 +0000190/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
191struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530192 struct emac_bd *tx_bd;
193 struct emac_bd *rx_bd;
194 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000195 u32 rxbd_current;
196 u32 rx_first_buf;
197 int phyaddr;
Michal Simek05868752013-01-24 13:04:12 +0100198 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100199 struct zynq_gem_regs *iobase;
Michal Simek25de8a82016-05-30 10:43:11 +0200200 struct zynq_gem_regs *mdiobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200201 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000202 struct phy_device *phydev;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530203 ofnode phy_of_node;
Michal Simek185f7d92012-09-13 20:23:34 +0000204 struct mii_dev *bus;
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530205 struct clk clk;
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200206 u32 max_speed;
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530207 bool int_pcs;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530208 bool dma_64bit;
Michal Simek185f7d92012-09-13 20:23:34 +0000209};
210
Michal Simekb33d4a52018-06-13 10:00:30 +0200211static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simekf2fc2762015-11-30 10:24:15 +0100212 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000213{
214 u32 mgtcr;
Michal Simek25de8a82016-05-30 10:43:11 +0200215 struct zynq_gem_regs *regs = priv->mdiobase;
Michal Simekb908fca2016-12-12 09:47:26 +0100216 int err;
Michal Simek185f7d92012-09-13 20:23:34 +0000217
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100218 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
219 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100220 if (err)
221 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000222
223 /* Construct mgtcr mask for the operation */
224 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
225 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
226 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
227
228 /* Write mgtcr and wait for completion */
229 writel(mgtcr, &regs->phymntnc);
230
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100231 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
232 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100233 if (err)
234 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000235
236 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
237 *data = readl(&regs->phymntnc);
238
239 return 0;
240}
241
Michal Simekb33d4a52018-06-13 10:00:30 +0200242static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100243 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000244{
Michal Simekb33d4a52018-06-13 10:00:30 +0200245 int ret;
Michal Simek198e9a42015-10-07 16:34:51 +0200246
Michal Simekf2fc2762015-11-30 10:24:15 +0100247 ret = phy_setup_op(priv, phy_addr, regnum,
248 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200249
250 if (!ret)
251 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
252 phy_addr, regnum, *val);
253
254 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000255}
256
Michal Simekb33d4a52018-06-13 10:00:30 +0200257static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100258 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000259{
Michal Simek198e9a42015-10-07 16:34:51 +0200260 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
261 regnum, data);
262
Michal Simekf2fc2762015-11-30 10:24:15 +0100263 return phy_setup_op(priv, phy_addr, regnum,
264 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000265}
266
Michal Simek6889ca72015-11-30 14:14:56 +0100267static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000268{
269 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100270 struct eth_pdata *pdata = dev_get_platdata(dev);
271 struct zynq_gem_priv *priv = dev_get_priv(dev);
272 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000273
274 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100275 macaddrlow = pdata->enetaddr[0];
276 macaddrlow |= pdata->enetaddr[1] << 8;
277 macaddrlow |= pdata->enetaddr[2] << 16;
278 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000279
280 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100281 macaddrhigh = pdata->enetaddr[4];
282 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000283
284 for (i = 0; i < 4; i++) {
285 writel(0, &regs->laddr[i][LADDR_LOW]);
286 writel(0, &regs->laddr[i][LADDR_HIGH]);
287 /* Do not use MATCHx register */
288 writel(0, &regs->match[i]);
289 }
290
291 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
292 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
293
294 return 0;
295}
296
Michal Simek6889ca72015-11-30 14:14:56 +0100297static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100298{
299 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100300 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek25de8a82016-05-30 10:43:11 +0200301 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100302 const u32 supported = SUPPORTED_10baseT_Half |
303 SUPPORTED_10baseT_Full |
304 SUPPORTED_100baseT_Half |
305 SUPPORTED_100baseT_Full |
306 SUPPORTED_1000baseT_Half |
307 SUPPORTED_1000baseT_Full;
308
Michal Simekc8e29272015-11-30 13:58:36 +0100309 /* Enable only MDIO bus */
Michal Simek25de8a82016-05-30 10:43:11 +0200310 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs_mdio->nwctrl);
Michal Simekc8e29272015-11-30 13:58:36 +0100311
Michal Simek68cc3bd2015-11-30 13:54:43 +0100312 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
313 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100314 if (!priv->phydev)
315 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100316
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200317 if (priv->max_speed) {
318 ret = phy_set_supported(priv->phydev, priv->max_speed);
319 if (ret)
320 return ret;
321 }
322
Siva Durga Prasad Paladugu51c019f2019-03-27 17:39:59 +0530323 priv->phydev->supported &= supported | ADVERTISED_Pause |
324 ADVERTISED_Asym_Pause;
325
Michal Simek68cc3bd2015-11-30 13:54:43 +0100326 priv->phydev->advertising = priv->phydev->supported;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530327 priv->phydev->node = priv->phy_of_node;
Dan Murphy20671a92016-05-02 15:45:57 -0500328
Michal Simek7a673f02016-05-18 14:37:23 +0200329 return phy_config(priv->phydev);
Michal Simek68cc3bd2015-11-30 13:54:43 +0100330}
331
Michal Simek6889ca72015-11-30 14:14:56 +0100332static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000333{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530334 u32 i, nwconfig;
Michal Simek55259e72016-05-18 12:37:22 +0200335 int ret;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800336 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100337 struct zynq_gem_priv *priv = dev_get_priv(dev);
338 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek25de8a82016-05-30 10:43:11 +0200339 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700340 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
341 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000342
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530343 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
344 priv->dma_64bit = true;
345 else
346 priv->dma_64bit = false;
347
348#if defined(CONFIG_PHYS_64BIT)
349 if (!priv->dma_64bit) {
350 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
351 __func__);
352 return -EINVAL;
353 }
354#else
355 if (priv->dma_64bit)
356 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
357 __func__);
358#endif
359
Michal Simek05868752013-01-24 13:04:12 +0100360 if (!priv->init) {
361 /* Disable all interrupts */
362 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000363
Michal Simek05868752013-01-24 13:04:12 +0100364 /* Disable the receiver & transmitter */
365 writel(0, &regs->nwctrl);
366 writel(0, &regs->txsr);
367 writel(0, &regs->rxsr);
368 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000369
Michal Simek05868752013-01-24 13:04:12 +0100370 /* Clear the Hash registers for the mac address
371 * pointed by AddressPtr
372 */
373 writel(0x0, &regs->hashl);
374 /* Write bits [63:32] in TOP */
375 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000376
Michal Simek05868752013-01-24 13:04:12 +0100377 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200378 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100379 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000380
Michal Simek05868752013-01-24 13:04:12 +0100381 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530382 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000383
Michal Simek05868752013-01-24 13:04:12 +0100384 for (i = 0; i < RX_BUF; i++) {
385 priv->rx_bd[i].status = 0xF0000000;
386 priv->rx_bd[i].addr =
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530387 (lower_32_bits((ulong)(priv->rxbuffers)
388 + (i * PKTSIZE_ALIGN)));
389#if defined(CONFIG_PHYS_64BIT)
390 priv->rx_bd[i].addr_hi =
391 (upper_32_bits((ulong)(priv->rxbuffers)
392 + (i * PKTSIZE_ALIGN)));
393#endif
394 }
Michal Simek05868752013-01-24 13:04:12 +0100395 /* WRAP bit to last BD */
396 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
397 /* Write RxBDs to IP */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530398 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
399#if defined(CONFIG_PHYS_64BIT)
400 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
401#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000402
Michal Simek05868752013-01-24 13:04:12 +0100403 /* Setup for DMA Configuration register */
404 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000405
Michal Simek05868752013-01-24 13:04:12 +0100406 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek25de8a82016-05-30 10:43:11 +0200407 setbits_le32(&regs_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000408
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700409 /* Disable the second priority queue */
410 dummy_tx_bd->addr = 0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530411#if defined(CONFIG_PHYS_64BIT)
412 dummy_tx_bd->addr_hi = 0;
413#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700414 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
415 ZYNQ_GEM_TXBUF_LAST_MASK|
416 ZYNQ_GEM_TXBUF_USED_MASK;
417
418 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
419 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530420#if defined(CONFIG_PHYS_64BIT)
421 dummy_rx_bd->addr_hi = 0;
422#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700423 dummy_rx_bd->status = 0;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700424
425 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
426 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
427
Michal Simek05868752013-01-24 13:04:12 +0100428 priv->init++;
429 }
430
Michal Simek55259e72016-05-18 12:37:22 +0200431 ret = phy_startup(priv->phydev);
432 if (ret)
433 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000434
Michal Simek64a7ead2015-11-30 13:44:49 +0100435 if (!priv->phydev->link) {
436 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100437 return -1;
438 }
439
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530440 nwconfig = ZYNQ_GEM_NWCFG_INIT;
441
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530442 /*
443 * Set SGMII enable PCS selection only if internal PCS/PMA
444 * core is used and interface is SGMII.
445 */
446 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
447 priv->int_pcs) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530448 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
449 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530450#ifdef CONFIG_ARM64
451 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
452 &regs->pcscntrl);
453#endif
454 }
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530455
Michal Simek64a7ead2015-11-30 13:44:49 +0100456 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200457 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530458 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200459 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800460 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200461 break;
462 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530463 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200464 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800465 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200466 break;
467 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800468 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200469 break;
470 }
David Andrey01fbf312013-04-05 17:24:24 +0200471
Stefan Herbrechtsmeiereff55c52017-01-17 16:27:25 +0100472 ret = clk_set_rate(&priv->clk, clk_rate);
473 if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
474 dev_err(dev, "failed to set tx clock rate\n");
475 return ret;
476 }
477
478 ret = clk_enable(&priv->clk);
479 if (ret && ret != -ENOSYS) {
480 dev_err(dev, "failed to enable tx clock\n");
481 return ret;
482 }
Michal Simek80243522012-10-15 14:01:23 +0200483
484 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
485 ZYNQ_GEM_NWCTRL_TXEN_MASK);
486
Michal Simek185f7d92012-09-13 20:23:34 +0000487 return 0;
488}
489
Michal Simek6889ca72015-11-30 14:14:56 +0100490static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000491{
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530492 dma_addr_t addr;
493 u32 size;
Michal Simek6889ca72015-11-30 14:14:56 +0100494 struct zynq_gem_priv *priv = dev_get_priv(dev);
495 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200496 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000497
Michal Simek185f7d92012-09-13 20:23:34 +0000498 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530499 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000500
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530501 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
502#if defined(CONFIG_PHYS_64BIT)
503 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
504#endif
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530505 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200506 ZYNQ_GEM_TXBUF_LAST_MASK;
507 /* Dummy descriptor to mark it as the last in descriptor chain */
508 current_bd->addr = 0x0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530509#if defined(CONFIG_PHYS_64BIT)
510 current_bd->addr_hi = 0x0;
511#endif
Michal Simek23a598f2015-08-17 09:58:54 +0200512 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
513 ZYNQ_GEM_TXBUF_LAST_MASK|
514 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530515
Michal Simek45c07742015-08-17 09:50:09 +0200516 /* setup BD */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530517 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
518#if defined(CONFIG_PHYS_64BIT)
519 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
520#endif
Michal Simek45c07742015-08-17 09:50:09 +0200521
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530522 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530523 addr &= ~(ARCH_DMA_MINALIGN - 1);
524 size = roundup(len, ARCH_DMA_MINALIGN);
525 flush_dcache_range(addr, addr + size);
526 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000527
528 /* Start transmit */
529 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
530
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530531 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530532 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
533 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000534
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100535 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
536 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000537}
538
539/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100540static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000541{
542 int frame_len;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530543 dma_addr_t addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100544 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000545 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000546
547 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100548 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000549
550 if (!(current_bd->status &
551 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
552 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100553 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000554 }
555
556 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100557 if (!frame_len) {
558 printf("%s: Zero size packet?\n", __func__);
559 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000560 }
561
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530562#if defined(CONFIG_PHYS_64BIT)
563 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
564 | ((dma_addr_t)current_bd->addr_hi << 32));
565#else
Michal Simek9d9211a2015-12-09 14:26:48 +0100566 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530567#endif
Michal Simek9d9211a2015-12-09 14:26:48 +0100568 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530569
Michal Simek9d9211a2015-12-09 14:26:48 +0100570 *packetp = (uchar *)(uintptr_t)addr;
571
Stefan Theil10598582018-12-17 09:12:30 +0100572 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
573 barrier();
574
Michal Simek9d9211a2015-12-09 14:26:48 +0100575 return frame_len;
576}
577
578static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
579{
580 struct zynq_gem_priv *priv = dev_get_priv(dev);
581 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
582 struct emac_bd *first_bd;
Ashok Reddy Soma0f8defd2020-02-23 08:01:29 -0700583 dma_addr_t addr;
Michal Simek9d9211a2015-12-09 14:26:48 +0100584
585 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
586 priv->rx_first_buf = priv->rxbd_current;
587 } else {
588 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
589 current_bd->status = 0xF0000000; /* FIXME */
590 }
591
592 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
593 first_bd = &priv->rx_bd[priv->rx_first_buf];
594 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
595 first_bd->status = 0xF0000000;
596 }
597
Ashok Reddy Soma0f8defd2020-02-23 08:01:29 -0700598 /* Flush the cache for the packet as well */
599#if defined(CONFIG_PHYS_64BIT)
600 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
601 | ((dma_addr_t)current_bd->addr_hi << 32));
602#else
603 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
604#endif
605 flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN,
606 ARCH_DMA_MINALIGN));
607 barrier();
608
Michal Simek9d9211a2015-12-09 14:26:48 +0100609 if ((++priv->rxbd_current) >= RX_BUF)
610 priv->rxbd_current = 0;
611
Michal Simekda872d72015-12-09 14:16:32 +0100612 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000613}
614
Michal Simek6889ca72015-11-30 14:14:56 +0100615static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000616{
Michal Simek6889ca72015-11-30 14:14:56 +0100617 struct zynq_gem_priv *priv = dev_get_priv(dev);
618 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000619
Michal Simek80243522012-10-15 14:01:23 +0200620 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
621 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000622}
623
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600624__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
625{
626 return -ENOSYS;
627}
628
629static int zynq_gem_read_rom_mac(struct udevice *dev)
630{
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600631 struct eth_pdata *pdata = dev_get_platdata(dev);
632
Olliver Schinaglb2330892017-04-03 16:18:53 +0200633 if (!pdata)
634 return -ENOSYS;
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600635
Olliver Schinaglb2330892017-04-03 16:18:53 +0200636 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600637}
638
Michal Simek6889ca72015-11-30 14:14:56 +0100639static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
640 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000641{
Michal Simek6889ca72015-11-30 14:14:56 +0100642 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000643 int ret;
Michal Simekd1b226b2018-06-14 09:08:44 +0200644 u16 val = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000645
Michal Simek6889ca72015-11-30 14:14:56 +0100646 ret = phyread(priv, addr, reg, &val);
647 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
648 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000649}
650
Michal Simek6889ca72015-11-30 14:14:56 +0100651static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
652 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000653{
Michal Simek6889ca72015-11-30 14:14:56 +0100654 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000655
Michal Simek6889ca72015-11-30 14:14:56 +0100656 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
657 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000658}
659
Michal Simek6889ca72015-11-30 14:14:56 +0100660static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000661{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530662 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100663 struct zynq_gem_priv *priv = dev_get_priv(dev);
664 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000665
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530666 /* Align rxbuffers to ARCH_DMA_MINALIGN */
667 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simek5b2c9a62018-06-13 15:20:35 +0200668 if (!priv->rxbuffers)
669 return -ENOMEM;
670
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530671 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
T Karthik Reddyb6779272020-01-15 02:15:13 -0700672 ulong addr = (ulong)priv->rxbuffers;
Stefan Theil10598582018-12-17 09:12:30 +0100673 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
674 barrier();
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530675
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530676 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530677 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek58ecd9a2020-02-06 14:36:46 +0100678 if (!bd_space) {
679 ret = -ENOMEM;
680 goto err1;
681 }
Michal Simek5b2c9a62018-06-13 15:20:35 +0200682
Michal Simek9ce1edc2015-04-15 13:31:28 +0200683 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
684 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530685
686 /* Initialize the bd spaces for tx and rx bd's */
687 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530688 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530689
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530690 ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
691 if (ret < 0) {
692 dev_err(dev, "failed to get clock\n");
Michal Simek58ecd9a2020-02-06 14:36:46 +0100693 goto err1;
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530694 }
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530695
Michal Simek6889ca72015-11-30 14:14:56 +0100696 priv->bus = mdio_alloc();
697 priv->bus->read = zynq_gem_miiphy_read;
698 priv->bus->write = zynq_gem_miiphy_write;
699 priv->bus->priv = priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000700
Michal Simek6516e3f2016-12-08 10:25:44 +0100701 ret = mdio_register_seq(priv->bus, dev->seq);
Michal Simekc8e29272015-11-30 13:58:36 +0100702 if (ret)
Michal Simek58ecd9a2020-02-06 14:36:46 +0100703 goto err2;
Michal Simekc8e29272015-11-30 13:58:36 +0100704
Michal Simek58ecd9a2020-02-06 14:36:46 +0100705 ret = zynq_phy_init(dev);
706 if (ret)
707 goto err2;
708
709 return ret;
710
711err2:
712 free(priv->rxbuffers);
713err1:
714 free(priv->tx_bd);
715 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000716}
Michal Simek6889ca72015-11-30 14:14:56 +0100717
718static int zynq_gem_remove(struct udevice *dev)
719{
720 struct zynq_gem_priv *priv = dev_get_priv(dev);
721
722 free(priv->phydev);
723 mdio_unregister(priv->bus);
724 mdio_free(priv->bus);
725
726 return 0;
727}
728
729static const struct eth_ops zynq_gem_ops = {
730 .start = zynq_gem_init,
731 .send = zynq_gem_send,
732 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100733 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100734 .stop = zynq_gem_halt,
735 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600736 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek6889ca72015-11-30 14:14:56 +0100737};
738
739static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
740{
741 struct eth_pdata *pdata = dev_get_platdata(dev);
742 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530743 struct ofnode_phandle_args phandle_args;
Michal Simek3cdb1452015-11-30 14:17:50 +0100744 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100745
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530746 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek6889ca72015-11-30 14:14:56 +0100747 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
Michal Simek25de8a82016-05-30 10:43:11 +0200748 priv->mdiobase = priv->iobase;
Michal Simek6889ca72015-11-30 14:14:56 +0100749 /* Hardcode for now */
Michal Simekbcdfef72015-12-09 09:29:12 +0100750 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100751
Michal Simek3888c8d2018-09-20 09:42:27 +0200752 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
753 &phandle_args)) {
754 debug("phy-handle does exist %s\n", dev->name);
755 priv->phyaddr = ofnode_read_u32_default(phandle_args.node,
756 "reg", -1);
757 priv->phy_of_node = phandle_args.node;
758 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
759 "max-speed",
760 SPEED_1000);
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530761 }
Michal Simek6889ca72015-11-30 14:14:56 +0100762
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530763 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Michal Simek3cdb1452015-11-30 14:17:50 +0100764 if (phy_mode)
765 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
766 if (pdata->phy_interface == -1) {
767 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
768 return -EINVAL;
769 }
770 priv->interface = pdata->phy_interface;
771
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530772 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530773
Michal Simek25de8a82016-05-30 10:43:11 +0200774 printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n",
775 (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phyaddr,
776 phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100777
778 return 0;
779}
780
781static const struct udevice_id zynq_gem_ids[] = {
Siva Durga Prasad Paladugu1ff8bdb2019-07-25 23:07:59 -0700782 { .compatible = "cdns,versal-gem" },
Michal Simek6889ca72015-11-30 14:14:56 +0100783 { .compatible = "cdns,zynqmp-gem" },
784 { .compatible = "cdns,zynq-gem" },
785 { .compatible = "cdns,gem" },
786 { }
787};
788
789U_BOOT_DRIVER(zynq_gem) = {
790 .name = "zynq_gem",
791 .id = UCLASS_ETH,
792 .of_match = zynq_gem_ids,
793 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
794 .probe = zynq_gem_probe,
795 .remove = zynq_gem_remove,
796 .ops = &zynq_gem_ops,
797 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
798 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
799};