blob: 3f0fc125475271835456db3490bd47a61a3dbb1b [file] [log] [blame]
wdenkc0218802003-03-27 12:09:35 +00001/*
2 * Startup Code for MIPS32 CPU-core
3 *
4 * Copyright (c) 2003 Wolfgang Denk <wd@denx.de>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenkc0218802003-03-27 12:09:35 +00007 */
8
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +02009#include <asm-offsets.h>
wdenkc0218802003-03-27 12:09:35 +000010#include <config.h>
Paul Burtona39b1cb2015-01-29 10:04:08 +000011#include <asm/asm.h>
wdenkc0218802003-03-27 12:09:35 +000012#include <asm/regdef.h>
13#include <asm/mipsregs.h>
14
Daniel Schwierzeckdd821282015-01-18 22:18:38 +010015#ifndef CONFIG_SYS_INIT_SP_ADDR
16#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \
17 CONFIG_SYS_INIT_SP_OFFSET)
18#endif
19
Paul Burtonab0d0022015-01-29 10:04:09 +000020#ifdef CONFIG_32BIT
21# define MIPS_RELOC 3
Paul Burtonf1c64a02015-01-29 10:04:10 +000022# define STATUS_SET 0
Paul Burtonab0d0022015-01-29 10:04:09 +000023#endif
24
25#ifdef CONFIG_64BIT
26# ifdef CONFIG_SYS_LITTLE_ENDIAN
27# define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \
28 (((r_type) << 24) | ((r_type2) << 16) | ((r_type3) << 8) | (ssym))
29# else
30# define MIPS64_R_INFO(ssym, r_type3, r_type2, r_type) \
31 ((r_type) | ((r_type2) << 8) | ((r_type3) << 16) | (ssym) << 24)
32# endif
33# define MIPS_RELOC MIPS64_R_INFO(0x00, 0x00, 0x12, 0x03)
Paul Burtonf1c64a02015-01-29 10:04:10 +000034# define STATUS_SET ST0_KX
Paul Burtonab0d0022015-01-29 10:04:09 +000035#endif
36
Shinya Kuribayashidecaba62008-03-25 21:30:07 +090037 /*
38 * For the moment disable interrupts, mark the kernel mode and
39 * set ST0_KX so that the CPU does not spit fire when using
40 * 64-bit addresses.
41 */
42 .macro setup_c0_status set clr
43 .set push
44 mfc0 t0, CP0_STATUS
45 or t0, ST0_CU0 | \set | 0x1f | \clr
46 xor t0, 0x1f | \clr
47 mtc0 t0, CP0_STATUS
48 .set noreorder
49 sll zero, 3 # ehb
50 .set pop
51 .endm
52
wdenkc0218802003-03-27 12:09:35 +000053 .set noreorder
54
Daniel Schwierzeck11349292015-12-19 20:20:45 +010055ENTRY(_start)
Bin Menga1875592016-02-05 19:30:11 -080056 /* U-Boot entry point */
Daniel Schwierzeck8b1c7342013-02-12 22:22:12 +010057 b reset
58 nop
59
60 .org 0x10
Gabor Juhos843a76b2013-05-22 03:57:46 +000061#if defined(CONFIG_SYS_XWAY_EBU_BOOTCFG)
Daniel Schwierzeck7185adb2011-07-27 13:22:37 +020062 /*
63 * Almost all Lantiq XWAY SoC devices have an external bus unit (EBU) to
64 * access external NOR flashes. If the board boots from NOR flash the
65 * internal BootROM does a blind read at address 0xB0000010 to read the
66 * initial configuration for that EBU in order to access the flash
67 * device with correct parameters. This config option is board-specific.
68 */
69 .word CONFIG_SYS_XWAY_EBU_BOOTCFG
Daniel Schwierzeck8b1c7342013-02-12 22:22:12 +010070 .word 0x0
Paul Burton7a9d1092013-11-09 10:22:08 +000071#elif defined(CONFIG_MALTA)
Gabor Juhos843a76b2013-05-22 03:57:46 +000072 /*
73 * Linux expects the Board ID here.
74 */
75 .word 0x00000420 # 0x420 (Malta Board with CoreLV)
76 .word 0x00000000
wdenkc0218802003-03-27 12:09:35 +000077#endif
wdenk8bde7f72003-06-27 21:31:46 +000078
Daniel Schwierzeck8b1c7342013-02-12 22:22:12 +010079 .org 0x200
80 /* TLB refill, 32 bit task */
811: b 1b
82 nop
83
84 .org 0x280
85 /* XTLB refill, 64 bit task */
861: b 1b
87 nop
88
89 .org 0x300
90 /* Cache error exception */
911: b 1b
92 nop
93
94 .org 0x380
95 /* General exception */
961: b 1b
97 nop
98
99 .org 0x400
100 /* Catch interrupt exceptions */
1011: b 1b
102 nop
103
104 .org 0x480
105 /* EJTAG debug exception */
1061: b 1b
107 nop
108
wdenkc0218802003-03-27 12:09:35 +0000109 .align 4
110reset:
Paul Burton31d36f72016-09-21 14:59:54 +0100111#if __mips_isa_rev >= 6
112 mfc0 t0, CP0_CONFIG, 5
113 and t0, t0, MIPS_CONF5_VP
114 beqz t0, 1f
115 nop
116
117 b 2f
118 mfc0 t0, CP0_GLOBALNUMBER
119#endif
120
1211: mfc0 t0, CP0_EBASE
122 and t0, t0, EBASE_CPUNUM
123
124 /* Hang if this isn't the first CPU in the system */
1252: beqz t0, 4f
126 nop
1273: wait
128 b 3b
129 nop
wdenkc0218802003-03-27 12:09:35 +0000130
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900131 /* Clear watch registers */
Paul Burton31d36f72016-09-21 14:59:54 +01001324: MTC0 zero, CP0_WATCHLO
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100133 mtc0 zero, CP0_WATCHHI
wdenkc0218802003-03-27 12:09:35 +0000134
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900135 /* WP(Watch Pending), SW0/1 should be cleared */
Shinya Kuribayashid43d43e2008-03-25 21:30:07 +0900136 mtc0 zero, CP0_CAUSE
137
Paul Burtonf1c64a02015-01-29 10:04:10 +0000138 setup_c0_status STATUS_SET 0
wdenkc0218802003-03-27 12:09:35 +0000139
wdenkc0218802003-03-27 12:09:35 +0000140 /* Init Timer */
141 mtc0 zero, CP0_COUNT
142 mtc0 zero, CP0_COMPARE
143
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900144#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Paul Burton4f9226b2016-09-21 11:18:50 +0100145 mfc0 t0, CP0_CONFIG
146 and t0, t0, MIPS_CONF_IMPL
147 or t0, t0, CONF_CM_UNCACHED
wdenkc0218802003-03-27 12:09:35 +0000148 mtc0 t0, CP0_CONFIG
Paul Burtonc5b84122016-09-21 11:18:57 +0100149 ehb
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900150#endif
wdenkc0218802003-03-27 12:09:35 +0000151
Paul Burtona39b1cb2015-01-29 10:04:08 +0000152 /*
153 * Initialize $gp, force pointer sized alignment of bal instruction to
154 * forbid the compiler to put nop's between bal and _gp. This is
155 * required to keep _gp and ra aligned to 8 byte.
156 */
157 .align PTRLOG
Shinya Kuribayashi03c031d2007-10-27 15:27:06 +0900158 bal 1f
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900159 nop
Paul Burtona39b1cb2015-01-29 10:04:08 +0000160 PTR _gp
Shinya Kuribayashi03c031d2007-10-27 15:27:06 +09001611:
Paul Burtona39b1cb2015-01-29 10:04:08 +0000162 PTR_L gp, 0(ra)
Wolfgang Denkc75eba32005-12-01 02:15:07 +0100163
Paul Burtonb2b135d2016-09-21 11:18:53 +0100164#ifdef CONFIG_MIPS_CM
165 PTR_LA t9, mips_cm_map
166 jalr t9
167 nop
168#endif
169
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900170#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Paul Burtonf8981272016-09-21 11:18:51 +0100171# ifdef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900172 /* Initialize any external memory */
Paul Burtona39b1cb2015-01-29 10:04:08 +0000173 PTR_LA t9, lowlevel_init
Shinya Kuribayashi03c031d2007-10-27 15:27:06 +0900174 jalr t9
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900175 nop
Paul Burtonf8981272016-09-21 11:18:51 +0100176# endif
wdenkc0218802003-03-27 12:09:35 +0000177
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900178 /* Initialize caches... */
Paul Burtona39b1cb2015-01-29 10:04:08 +0000179 PTR_LA t9, mips_cache_reset
Shinya Kuribayashi03c031d2007-10-27 15:27:06 +0900180 jalr t9
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900181 nop
Paul Burtonf8981272016-09-21 11:18:51 +0100182
183# ifndef CONFIG_SYS_MIPS_CACHE_INIT_RAM_LOAD
184 /* Initialize any external memory */
185 PTR_LA t9, lowlevel_init
186 jalr t9
187 nop
188# endif
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900189#endif
wdenkc0218802003-03-27 12:09:35 +0000190
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900191 /* Set up temporary stack */
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100192 li t0, -16
Paul Burtona39b1cb2015-01-29 10:04:08 +0000193 PTR_LI t1, CONFIG_SYS_INIT_SP_ADDR
Daniel Schwierzecke5200232015-01-18 22:18:39 +0100194 and sp, t1, t0 # force 16 byte alignment
Paul Burton9f8ac822016-05-16 10:52:10 +0100195 PTR_SUBU \
196 sp, sp, GD_SIZE # reserve space for gd
Daniel Schwierzecke5200232015-01-18 22:18:39 +0100197 and sp, sp, t0 # force 16 byte alignment
198 move k0, sp # save gd pointer
199#ifdef CONFIG_SYS_MALLOC_F_LEN
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100200 li t2, CONFIG_SYS_MALLOC_F_LEN
Paul Burton9f8ac822016-05-16 10:52:10 +0100201 PTR_SUBU \
202 sp, sp, t2 # reserve space for early malloc
Daniel Schwierzecke5200232015-01-18 22:18:39 +0100203 and sp, sp, t0 # force 16 byte alignment
204#endif
Daniel Schwierzeck6d08e222014-11-20 23:55:32 +0100205 move fp, sp
wdenkc0218802003-03-27 12:09:35 +0000206
Daniel Schwierzecke5200232015-01-18 22:18:39 +0100207 /* Clear gd */
208 move t0, k0
2091:
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100210 PTR_S zero, 0(t0)
Daniel Schwierzecke5200232015-01-18 22:18:39 +0100211 blt t0, t1, 1b
Paul Burton9f8ac822016-05-16 10:52:10 +0100212 PTR_ADDIU t0, PTRSIZE
Daniel Schwierzecke5200232015-01-18 22:18:39 +0100213
214#ifdef CONFIG_SYS_MALLOC_F_LEN
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100215 PTR_S sp, GD_MALLOC_BASE(k0) # gd->malloc_base offset
Daniel Schwierzecke5200232015-01-18 22:18:39 +0100216#endif
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100217
Purna Chandra Mandala6279092016-01-21 20:02:51 +0530218 move a0, zero # a0 <-- boot_flags = 0
Paul Burtona39b1cb2015-01-29 10:04:08 +0000219 PTR_LA t9, board_init_f
Shinya Kuribayashi43c50922008-04-17 23:35:13 +0900220 jr t9
Daniel Schwierzeck6d08e222014-11-20 23:55:32 +0100221 move ra, zero
wdenkc0218802003-03-27 12:09:35 +0000222
Daniel Schwierzeck11349292015-12-19 20:20:45 +0100223 END(_start)
224
wdenkc0218802003-03-27 12:09:35 +0000225/*
226 * void relocate_code (addr_sp, gd, addr_moni)
227 *
228 * This "function" does not return, instead it continues in RAM
229 * after relocating the monitor code.
230 *
231 * a0 = addr_sp
232 * a1 = gd
233 * a2 = destination address
234 */
Daniel Schwierzeck11349292015-12-19 20:20:45 +0100235ENTRY(relocate_code)
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900236 move sp, a0 # set new stack pointer
Daniel Schwierzeck6d08e222014-11-20 23:55:32 +0100237 move fp, sp
wdenkc0218802003-03-27 12:09:35 +0000238
Gabor Juhosb2fe86f2013-01-24 06:27:53 +0000239 move s0, a1 # save gd in s0
240 move s2, a2 # save destination address in s2
241
Paul Burtona39b1cb2015-01-29 10:04:08 +0000242 PTR_LI t0, CONFIG_SYS_MONITOR_BASE
243 PTR_SUB s1, s2, t0 # s1 <-- relocation offset
Gabor Juhos248fe032013-01-24 06:27:54 +0000244
Paul Burtond263cda2016-09-21 11:11:06 +0100245 PTR_LA t2, __image_copy_end
wdenk27b207f2003-07-24 23:38:38 +0000246 move t1, a2
247
wdenkc0218802003-03-27 12:09:35 +0000248 /*
249 * t0 = source address
250 * t1 = target address
251 * t2 = source end address
252 */
2531:
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100254 PTR_L t3, 0(t0)
255 PTR_S t3, 0(t1)
256 PTR_ADDU t0, PTRSIZE
Gabor Juhos5b7dd812013-01-24 06:27:51 +0000257 blt t0, t2, 1b
Daniel Schwierzecke26e8dc2016-01-09 22:24:47 +0100258 PTR_ADDU t1, PTRSIZE
wdenkc0218802003-03-27 12:09:35 +0000259
Shinya Kuribayashi22069212007-10-21 10:55:36 +0900260 /*
261 * Now we want to update GOT.
262 *
263 * GOT[0] is reserved. GOT[1] is also reserved for the dynamic object
264 * generated by GNU ld. Skip these reserved entries from relocation.
wdenkc0218802003-03-27 12:09:35 +0000265 */
Paul Burtond263cda2016-09-21 11:11:06 +0100266 PTR_LA t3, num_got_entries
267 PTR_LA t8, _GLOBAL_OFFSET_TABLE_
Paul Burtona39b1cb2015-01-29 10:04:08 +0000268 PTR_ADD t8, s1 # t8 now holds relocated _G_O_T_
Paul Burton9f8ac822016-05-16 10:52:10 +0100269 PTR_ADDIU t8, t8, 2 * PTRSIZE # skipping first two entries
Paul Burtona39b1cb2015-01-29 10:04:08 +0000270 PTR_LI t2, 2
wdenkc0218802003-03-27 12:09:35 +00002711:
Paul Burtona39b1cb2015-01-29 10:04:08 +0000272 PTR_L t1, 0(t8)
wdenkc0218802003-03-27 12:09:35 +0000273 beqz t1, 2f
Paul Burtona39b1cb2015-01-29 10:04:08 +0000274 PTR_ADD t1, s1
275 PTR_S t1, 0(t8)
wdenkc0218802003-03-27 12:09:35 +00002762:
Paul Burton9f8ac822016-05-16 10:52:10 +0100277 PTR_ADDIU t2, 1
wdenkc0218802003-03-27 12:09:35 +0000278 blt t2, t3, 1b
Paul Burton9f8ac822016-05-16 10:52:10 +0100279 PTR_ADDIU t8, PTRSIZE
wdenkc0218802003-03-27 12:09:35 +0000280
Gabor Juhos04380c62013-02-12 22:22:13 +0100281 /* Update dynamic relocations */
Paul Burtond263cda2016-09-21 11:11:06 +0100282 PTR_LA t1, __rel_dyn_start
283 PTR_LA t2, __rel_dyn_end
Gabor Juhos04380c62013-02-12 22:22:13 +0100284
285 b 2f # skip first reserved entry
Paul Burton9f8ac822016-05-16 10:52:10 +0100286 PTR_ADDIU t1, 2 * PTRSIZE
Gabor Juhos04380c62013-02-12 22:22:13 +0100287
2881:
Gabor Juhos691995f2013-06-13 12:59:28 +0200289 lw t8, -4(t1) # t8 <-- relocation info
Gabor Juhos04380c62013-02-12 22:22:13 +0100290
Paul Burtonab0d0022015-01-29 10:04:09 +0000291 PTR_LI t3, MIPS_RELOC
292 bne t8, t3, 2f # skip non-MIPS_RELOC entries
Gabor Juhos04380c62013-02-12 22:22:13 +0100293 nop
294
Paul Burtona39b1cb2015-01-29 10:04:08 +0000295 PTR_L t3, -(2 * PTRSIZE)(t1) # t3 <-- location to fix up in FLASH
Gabor Juhos04380c62013-02-12 22:22:13 +0100296
Paul Burtona39b1cb2015-01-29 10:04:08 +0000297 PTR_L t8, 0(t3) # t8 <-- original pointer
298 PTR_ADD t8, s1 # t8 <-- adjusted pointer
Gabor Juhos04380c62013-02-12 22:22:13 +0100299
Paul Burtona39b1cb2015-01-29 10:04:08 +0000300 PTR_ADD t3, s1 # t3 <-- location to fix up in RAM
301 PTR_S t8, 0(t3)
Gabor Juhos04380c62013-02-12 22:22:13 +0100302
3032:
304 blt t1, t2, 1b
Paul Burton9f8ac822016-05-16 10:52:10 +0100305 PTR_ADDIU t1, 2 * PTRSIZE # each rel.dyn entry is 2*PTRSIZE bytes
Gabor Juhos04380c62013-02-12 22:22:13 +0100306
Daniel Schwierzeck696a3b22013-02-12 22:22:13 +0100307 /*
Paul Burtond263cda2016-09-21 11:11:06 +0100308 * Flush caches to ensure our newly modified instructions are visible
309 * to the instruction cache. We're still running with the old GOT, so
310 * apply the reloc offset to the start address.
311 */
312 PTR_LA a0, __text_start
313 PTR_LA a1, __text_end
314 PTR_SUB a1, a1, a0
315 PTR_LA t9, flush_cache
316 jalr t9
317 PTR_ADD a0, s1
318
319 PTR_ADD gp, s1 # adjust gp
320
321 /*
Daniel Schwierzeck696a3b22013-02-12 22:22:13 +0100322 * Clear BSS
323 *
324 * GOT is now relocated. Thus __bss_start and __bss_end can be
325 * accessed directly via $gp.
326 */
Paul Burtona39b1cb2015-01-29 10:04:08 +0000327 PTR_LA t1, __bss_start # t1 <-- __bss_start
328 PTR_LA t2, __bss_end # t2 <-- __bss_end
wdenkc0218802003-03-27 12:09:35 +0000329
Shinya Kuribayashi03c031d2007-10-27 15:27:06 +09003301:
Paul Burtona39b1cb2015-01-29 10:04:08 +0000331 PTR_S zero, 0(t1)
Daniel Schwierzeck696a3b22013-02-12 22:22:13 +0100332 blt t1, t2, 1b
Paul Burton9f8ac822016-05-16 10:52:10 +0100333 PTR_ADDIU t1, PTRSIZE
wdenk8bde7f72003-06-27 21:31:46 +0000334
Shinya Kuribayashi7aa1f192011-05-07 00:18:13 +0900335 move a0, s0 # a0 <-- gd
Daniel Schwierzeck6d08e222014-11-20 23:55:32 +0100336 move a1, s2
Paul Burtona39b1cb2015-01-29 10:04:08 +0000337 PTR_LA t9, board_init_r
Shinya Kuribayashi43c50922008-04-17 23:35:13 +0900338 jr t9
Daniel Schwierzeck6d08e222014-11-20 23:55:32 +0100339 move ra, zero
wdenkc0218802003-03-27 12:09:35 +0000340
Daniel Schwierzeck11349292015-12-19 20:20:45 +0100341 END(relocate_code)