blob: 300b48505e44942bef531b0cad653fdc35815733 [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadadd840582014-07-30 14:08:14 +09007choice
Simon Glassa66ad672017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
33 bool "64-bit"
34 select X86_64
Simon Glassa66ad672017-01-16 07:03:43 -070035 select SPL
36 select SPL_SEPARATE_BSS
37 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
43endchoice
44
45config X86_64
46 bool
47
48config SPL_X86_64
49 bool
50 depends on SPL
51
52choice
Bin Meng65c4ac02015-04-27 23:22:24 +080053 prompt "Mainboard vendor"
Bin Meng99a309f2015-05-07 21:34:09 +080054 default VENDOR_EMULATION
Masahiro Yamadadd840582014-07-30 14:08:14 +090055
George McCollister215099a2016-06-21 12:07:33 -050056config VENDOR_ADVANTECH
57 bool "advantech"
58
Stefan Roese82ceba22016-03-16 08:48:21 +010059config VENDOR_CONGATEC
60 bool "congatec"
61
Bin Meng65c4ac02015-04-27 23:22:24 +080062config VENDOR_COREBOOT
63 bool "coreboot"
Simon Glass8ef07572014-11-12 22:42:07 -070064
Stefan Roeseb1ad6c62016-08-15 13:50:49 +020065config VENDOR_DFI
66 bool "dfi"
67
Ben Stoltz3dcdd172015-08-04 12:33:46 -060068config VENDOR_EFI
69 bool "efi"
70
Bin Menga65b25d2015-05-07 21:34:08 +080071config VENDOR_EMULATION
72 bool "emulation"
73
Bin Meng65c4ac02015-04-27 23:22:24 +080074config VENDOR_GOOGLE
75 bool "Google"
Masahiro Yamadadd840582014-07-30 14:08:14 +090076
Bin Meng65c4ac02015-04-27 23:22:24 +080077config VENDOR_INTEL
78 bool "Intel"
Bin Mengef46bea2015-02-02 22:35:29 +080079
Masahiro Yamadadd840582014-07-30 14:08:14 +090080endchoice
81
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030082# subarchitectures-specific options below
83config INTEL_MID
84 bool "Intel MID platform support"
Felipe Balbibb416462017-04-01 16:21:33 +030085 select REGMAP
86 select SYSCON
Andy Shevchenko7a96fd82017-02-17 16:48:58 +030087 help
88 Select to build a U-Boot capable of supporting Intel MID
89 (Mobile Internet Device) platform systems which do not have
90 the PCI legacy interfaces.
91
92 If you are building for a PC class system say N here.
93
94 Intel MID platforms are based on an Intel processor and
95 chipset which consume less power than most of the x86
96 derivatives.
97
Bin Meng65c4ac02015-04-27 23:22:24 +080098# board-specific options below
George McCollister215099a2016-06-21 12:07:33 -050099source "board/advantech/Kconfig"
Stefan Roese82ceba22016-03-16 08:48:21 +0100100source "board/congatec/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800101source "board/coreboot/Kconfig"
Stefan Roeseb1ad6c62016-08-15 13:50:49 +0200102source "board/dfi/Kconfig"
Ben Stoltz3e9aa322015-08-04 12:33:47 -0600103source "board/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800104source "board/emulation/Kconfig"
Bin Meng65c4ac02015-04-27 23:22:24 +0800105source "board/google/Kconfig"
106source "board/intel/Kconfig"
107
Bin Meng029194a2015-04-27 23:22:25 +0800108# platform-specific options below
Simon Glass1fc54192019-12-08 17:40:17 -0700109source "arch/x86/cpu/apollolake/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800110source "arch/x86/cpu/baytrail/Kconfig"
Bin Mengde9ac9a2017-08-15 22:41:58 -0700111source "arch/x86/cpu/braswell/Kconfig"
Simon Glass2f3f4772016-03-11 22:07:18 -0700112source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800113source "arch/x86/cpu/coreboot/Kconfig"
114source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng4f1dacd2018-06-12 08:36:16 -0700115source "arch/x86/cpu/efi/Kconfig"
Bin Menga65b25d2015-05-07 21:34:08 +0800116source "arch/x86/cpu/qemu/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800117source "arch/x86/cpu/quark/Kconfig"
118source "arch/x86/cpu/queensbay/Kconfig"
Park, Aiden544293f2019-08-03 08:30:12 +0000119source "arch/x86/cpu/slimbootloader/Kconfig"
Felipe Balbie71de542017-07-06 14:41:52 +0300120source "arch/x86/cpu/tangier/Kconfig"
Bin Meng029194a2015-04-27 23:22:25 +0800121
122# architecture-specific options below
123
Simon Glassa2196392016-05-01 11:35:52 -0600124config AHCI
125 default y
126
Simon Glassb724bd72015-02-11 16:32:59 -0700127config SYS_MALLOC_F_LEN
128 default 0x800
129
Simon Glass70a09c62014-11-12 22:42:10 -0700130config RAMBASE
131 hex
132 default 0x100000
133
Simon Glass70a09c62014-11-12 22:42:10 -0700134config XIP_ROM_SIZE
135 hex
Bin Meng7698d362015-01-06 22:14:16 +0800136 depends on X86_RESET_VECTOR
Simon Glassbbd43d62015-01-01 16:17:54 -0700137 default ROM_SIZE
Simon Glass70a09c62014-11-12 22:42:10 -0700138
139config CPU_ADDR_BITS
140 int
141 default 36
142
Simon Glass65dd74a2014-11-12 22:42:28 -0700143config HPET_ADDRESS
144 hex
145 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
146
147config SMM_TSEG
148 bool
149 default n
150
151config SMM_TSEG_SIZE
152 hex
153
Bin Meng8cb20cc2015-01-06 22:14:15 +0800154config X86_RESET_VECTOR
155 bool
156 default n
Masahiro Yamadad6a0c782017-10-17 13:42:44 +0900157 select BINMAN
Bin Meng8cb20cc2015-01-06 22:14:15 +0800158
Simon Glass13f1dc62017-01-16 07:03:44 -0700159# The following options control where the 16-bit and 32-bit init lies
160# If SPL is enabled then it normally holds this init code, and U-Boot proper
161# is normally a 64-bit build.
162#
163# The 16-bit init refers to the reset vector and the small amount of code to
164# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
165# or missing altogether if U-Boot is started from EFI or coreboot.
166#
167# The 32-bit init refers to processor init, running binary blobs including
168# FSP, setting up interrupts and anything else that needs to be done in
169# 32-bit code. It is normally in the same place as 16-bit init if that is
170# enabled (i.e. they are both in SPL, or both in U-Boot proper).
171config X86_16BIT_INIT
172 bool
173 depends on X86_RESET_VECTOR
174 default y if X86_RESET_VECTOR && !SPL
175 help
176 This is enabled when 16-bit init is in U-Boot proper
177
178config SPL_X86_16BIT_INIT
179 bool
180 depends on X86_RESET_VECTOR
Simon Glass7c2ca872019-04-25 21:58:46 -0600181 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass13f1dc62017-01-16 07:03:44 -0700182 help
183 This is enabled when 16-bit init is in SPL
184
Simon Glass7c2ca872019-04-25 21:58:46 -0600185config TPL_X86_16BIT_INIT
186 bool
187 depends on X86_RESET_VECTOR
188 default y if X86_RESET_VECTOR && TPL
189 help
190 This is enabled when 16-bit init is in TPL
191
Simon Glass13f1dc62017-01-16 07:03:44 -0700192config X86_32BIT_INIT
193 bool
194 depends on X86_RESET_VECTOR
195 default y if X86_RESET_VECTOR && !SPL
196 help
197 This is enabled when 32-bit init is in U-Boot proper
198
199config SPL_X86_32BIT_INIT
200 bool
201 depends on X86_RESET_VECTOR
202 default y if X86_RESET_VECTOR && SPL
203 help
204 This is enabled when 32-bit init is in SPL
205
Andy Shevchenko1d01d0c2020-08-20 13:02:20 +0300206config USE_EARLY_BOARD_INIT
207 bool
208
Bin Meng343fb992015-06-07 11:33:12 +0800209config RESET_SEG_START
210 hex
211 depends on X86_RESET_VECTOR
212 default 0xffff0000
213
Bin Meng343fb992015-06-07 11:33:12 +0800214config RESET_VEC_LOC
215 hex
216 depends on X86_RESET_VECTOR
217 default 0xfffffff0
218
Bin Meng8cb20cc2015-01-06 22:14:15 +0800219config SYS_X86_START16
220 hex
221 depends on X86_RESET_VECTOR
222 default 0xfffff800
223
Simon Glass2e2a0032019-12-06 21:42:24 -0700224config HAVE_X86_FIT
225 bool
226 help
227 Enable inclusion of an Intel Firmware Interface Table (FIT) into the
228 image. This table is supposed to point to microcode and the like. So
229 far it is just a fixed table with the minimum set of headers, so that
230 it is actually present.
231
Andy Shevchenko446d4e02017-02-05 16:52:00 +0300232config X86_LOAD_FROM_32_BIT
233 bool "Boot from a 32-bit program"
234 help
235 Define this to boot U-Boot from a 32-bit program which sets
236 the GDT differently. This can be used to boot directly from
237 any stage of coreboot, for example, bypassing the normal
238 payload-loading feature.
239
Bin Meng64542f42014-12-12 21:05:19 +0800240config BOARD_ROMSIZE_KB_512
241 bool
242config BOARD_ROMSIZE_KB_1024
243 bool
244config BOARD_ROMSIZE_KB_2048
245 bool
246config BOARD_ROMSIZE_KB_4096
247 bool
248config BOARD_ROMSIZE_KB_8192
249 bool
250config BOARD_ROMSIZE_KB_16384
251 bool
252
253choice
254 prompt "ROM chip size"
Bin Meng7698d362015-01-06 22:14:16 +0800255 depends on X86_RESET_VECTOR
Bin Meng64542f42014-12-12 21:05:19 +0800256 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
257 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
258 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
259 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
260 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
261 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
262 help
263 Select the size of the ROM chip you intend to flash U-Boot on.
264
265 The build system will take care of creating a u-boot.rom file
266 of the matching size.
267
268config UBOOT_ROMSIZE_KB_512
269 bool "512 KB"
270 help
271 Choose this option if you have a 512 KB ROM chip.
272
273config UBOOT_ROMSIZE_KB_1024
274 bool "1024 KB (1 MB)"
275 help
276 Choose this option if you have a 1024 KB (1 MB) ROM chip.
277
278config UBOOT_ROMSIZE_KB_2048
279 bool "2048 KB (2 MB)"
280 help
281 Choose this option if you have a 2048 KB (2 MB) ROM chip.
282
283config UBOOT_ROMSIZE_KB_4096
284 bool "4096 KB (4 MB)"
285 help
286 Choose this option if you have a 4096 KB (4 MB) ROM chip.
287
288config UBOOT_ROMSIZE_KB_8192
289 bool "8192 KB (8 MB)"
290 help
291 Choose this option if you have a 8192 KB (8 MB) ROM chip.
292
293config UBOOT_ROMSIZE_KB_16384
294 bool "16384 KB (16 MB)"
295 help
296 Choose this option if you have a 16384 KB (16 MB) ROM chip.
297
298endchoice
299
300# Map the config names to an integer (KB).
301config UBOOT_ROMSIZE_KB
302 int
303 default 512 if UBOOT_ROMSIZE_KB_512
304 default 1024 if UBOOT_ROMSIZE_KB_1024
305 default 2048 if UBOOT_ROMSIZE_KB_2048
306 default 4096 if UBOOT_ROMSIZE_KB_4096
307 default 8192 if UBOOT_ROMSIZE_KB_8192
308 default 16384 if UBOOT_ROMSIZE_KB_16384
309
310# Map the config names to a hex value (bytes).
Simon Glassfce7b272014-11-12 22:42:08 -0700311config ROM_SIZE
312 hex
Bin Meng64542f42014-12-12 21:05:19 +0800313 default 0x80000 if UBOOT_ROMSIZE_KB_512
314 default 0x100000 if UBOOT_ROMSIZE_KB_1024
315 default 0x200000 if UBOOT_ROMSIZE_KB_2048
316 default 0x400000 if UBOOT_ROMSIZE_KB_4096
317 default 0x800000 if UBOOT_ROMSIZE_KB_8192
318 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
319 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glassfce7b272014-11-12 22:42:08 -0700320
321config HAVE_INTEL_ME
322 bool "Platform requires Intel Management Engine"
323 help
324 Newer higher-end devices have an Intel Management Engine (ME)
325 which is a very large binary blob (typically 1.5MB) which is
326 required for the platform to work. This enforces a particular
327 SPI flash format. You will need to supply the me.bin file in
328 your board directory.
329
Simon Glass65dd74a2014-11-12 22:42:28 -0700330config X86_RAMTEST
331 bool "Perform a simple RAM test after SDRAM initialisation"
332 help
333 If there is something wrong with SDRAM then the platform will
334 often crash within U-Boot or the kernel. This option enables a
335 very simple RAM test that quickly checks whether the SDRAM seems
336 to work correctly. It is not exhaustive but can save time by
337 detecting obvious failures.
338
Stefan Roese3dc0f842017-03-30 12:58:10 +0200339config FLASH_DESCRIPTOR_FILE
340 string "Flash descriptor binary filename"
Simon Glasscf87d3b2019-12-06 21:42:18 -0700341 depends on HAVE_INTEL_ME || FSP_VERSION2
Stefan Roese3dc0f842017-03-30 12:58:10 +0200342 default "descriptor.bin"
343 help
344 The filename of the file to use as flash descriptor in the
345 board directory.
346
347config INTEL_ME_FILE
348 string "Intel Management Engine binary filename"
349 depends on HAVE_INTEL_ME
350 default "me.bin"
351 help
352 The filename of the file to use as Intel Management Engine in the
353 board directory.
354
Park, Aiden544293f2019-08-03 08:30:12 +0000355config USE_HOB
356 bool "Use HOB (Hand-Off Block)"
357 help
358 Select this option to access HOB (Hand-Off Block) data structures
359 and parse HOBs. This HOB infra structure can be reused with
360 different solutions across different platforms.
361
Simon Glass8ce24cd2015-01-27 22:13:41 -0700362config HAVE_FSP
363 bool "Add an Firmware Support Package binary"
Simon Glasse49ccea2015-08-04 12:34:00 -0600364 depends on !EFI
Park, Aiden544293f2019-08-03 08:30:12 +0000365 select USE_HOB
Simon Glassbcd4e6f2020-07-19 13:55:52 -0600366 select HAS_ROM
Simon Glass8ce24cd2015-01-27 22:13:41 -0700367 help
368 Select this option to add an Firmware Support Package binary to
369 the resulting U-Boot image. It is a binary blob which U-Boot uses
370 to set up SDRAM and other chipset specific initialization.
371
372 Note: Without this binary U-Boot will not be able to set up its
373 SDRAM so will not boot.
374
Simon Glass6172e942019-09-25 08:11:43 -0600375config USE_CAR
376 bool "Use Cache-As-RAM (CAR) to get temporary RAM at start-up"
377 default y if !HAVE_FSP
378 help
379 Select this option if your board uses CAR init code, typically in a
380 car.S file, to get some initial memory for code execution. This is
381 common with Intel CPUs which don't use FSP.
382
Simon Glass83311882019-09-25 08:00:11 -0600383choice
384 prompt "FSP version"
385 depends on HAVE_FSP
386 default FSP_VERSION1
387 help
388 Selects the FSP version to use. Intel has published several versions
389 of the FSP External Architecture Specification and this allows
390 selection of the version number used by a particular SoC.
391
392config FSP_VERSION1
393 bool "FSP version 1.x"
394 help
395 This covers versions 1.0 and 1.1a. See here for details:
396 https://github.com/IntelFsp/fsp/wiki
397
398config FSP_VERSION2
399 bool "FSP version 2.x"
400 help
401 This covers versions 2.0 and 2.1. See here for details:
402 https://github.com/IntelFsp/fsp/wiki
403
404endchoice
405
Simon Glass8ce24cd2015-01-27 22:13:41 -0700406config FSP_FILE
407 string "Firmware Support Package binary filename"
Simon Glass530bec92019-09-25 08:57:14 -0600408 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700409 default "fsp.bin"
410 help
411 The filename of the file to use as Firmware Support Package binary
412 in the board directory.
413
414config FSP_ADDR
415 hex "Firmware Support Package binary location"
Simon Glass530bec92019-09-25 08:57:14 -0600416 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700417 default 0xfffc0000
418 help
419 FSP is not Position Independent Code (PIC) and the whole FSP has to
420 be rebased if it is placed at a location which is different from the
421 perferred base address specified during the FSP build. Use Intel's
422 Binary Configuration Tool (BCT) to do the rebase.
423
424 The default base address of 0xfffc0000 indicates that the binary must
425 be located at offset 0xc0000 from the beginning of a 1MB flash device.
426
Simon Glasscf87d3b2019-12-06 21:42:18 -0700427if FSP_VERSION2
428
429config FSP_FILE_T
430 string "Firmware Support Package binary filename (Temp RAM)"
431 default "fsp_t.bin"
432 help
433 The filename of the file to use for the temporary-RAM init phase from
434 the Firmware Support Package binary. Put this in the board directory.
435 It is used to set up an initial area of RAM which can be used for the
436 stack and other purposes, while bringing up the main system DRAM.
437
438config FSP_ADDR_T
439 hex "Firmware Support Package binary location (Temp RAM)"
440 default 0xffff8000
441 help
442 FSP is not Position-Independent Code (PIC) and FSP components have to
443 be rebased if placed at a location which is different from the
444 perferred base address specified during the FSP build. Use Intel's
445 Binary Configuration Tool (BCT) to do the rebase.
446
447config FSP_FILE_M
448 string "Firmware Support Package binary filename (Memory Init)"
449 default "fsp_m.bin"
450 help
451 The filename of the file to use for the RAM init phase from the
452 Firmware Support Package binary. Put this in the board directory.
453 It is used to set up the main system DRAM and runs in SPL, once
454 temporary RAM (CAR) is working.
455
456config FSP_FILE_S
457 string "Firmware Support Package binary filename (Silicon Init)"
458 default "fsp_s.bin"
459 help
460 The filename of the file to use for the Silicon init phase from the
461 Firmware Support Package binary. Put this in the board directory.
462 It is used to set up the silicon to work correctly and must be
463 executed after DRAM is running.
464
465config IFWI_INPUT_FILE
466 string "Filename containing FIT (Firmware Interface Table) with IFWI"
467 default "fitimage.bin"
468 help
469 The IFWI is obtained by running a tool on this file to extract the
470 IFWI. Put this in the board directory. The IFWI contains U-Boot TPL,
471 microcode and other internal items.
472
473endif
474
Simon Glass8ce24cd2015-01-27 22:13:41 -0700475config FSP_TEMP_RAM_ADDR
476 hex
Simon Glass530bec92019-09-25 08:57:14 -0600477 depends on FSP_VERSION1
Simon Glass8ce24cd2015-01-27 22:13:41 -0700478 default 0x2000000
479 help
Bin Meng48aa6c22015-08-20 06:40:20 -0700480 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass8ce24cd2015-01-27 22:13:41 -0700481 CAR is disabled.
482
Bin Meng57b10f52015-08-20 06:40:19 -0700483config FSP_SYS_MALLOC_F_LEN
484 hex
Simon Glass530bec92019-09-25 08:57:14 -0600485 depends on FSP_VERSION1
Bin Meng57b10f52015-08-20 06:40:19 -0700486 default 0x100000
487 help
488 Additional size of malloc() pool before relocation.
489
Bin Meng3340f2c2015-12-10 22:03:01 -0800490config FSP_USE_UPD
491 bool
Simon Glass530bec92019-09-25 08:57:14 -0600492 depends on FSP_VERSION1
Bin Meng3340f2c2015-12-10 22:03:01 -0800493 default y
494 help
495 Most FSPs use UPD data region for some FSP customization. But there
496 are still some FSPs that might not even have UPD. For such FSPs,
497 override this to n in their platform Kconfig files.
498
Bin Mengdc5be502016-02-17 00:16:23 -0800499config FSP_BROKEN_HOB
500 bool
Simon Glass530bec92019-09-25 08:57:14 -0600501 depends on FSP_VERSION1
Bin Mengdc5be502016-02-17 00:16:23 -0800502 help
503 Indicate some buggy FSPs that does not report memory used by FSP
504 itself as reserved in the resource descriptor HOB. Select this to
505 tell U-Boot to do some additional work to ensure U-Boot relocation
506 do not overwrite the important boot service data which is used by
507 FSP, otherwise the subsequent call to fsp_notify() will fail.
508
Bin Menge2d76e92015-10-11 21:37:35 -0700509config ENABLE_MRC_CACHE
510 bool "Enable MRC cache"
511 depends on !EFI && !SYS_COREBOOT
512 help
513 Enable this feature to cause MRC data to be cached in NV storage
514 to be used for speeding up boot time on future reboots and/or
515 power cycles.
516
Bin Meng5c60a3a2016-05-22 01:45:27 -0700517 For platforms that use Intel FSP for the memory initialization,
518 please check FSP output HOB via U-Boot command 'fsp hob' to see
Simon Glass83311882019-09-25 08:00:11 -0600519 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp1/fsp_hob.h).
Vagrant Cascadian048a92e2019-05-03 14:28:37 -0800520 If such GUID does not exist, MRC cache is not available on such
Bin Meng5c60a3a2016-05-22 01:45:27 -0700521 platform (eg: Intel Queensbay), which means selecting this option
522 here does not make any difference.
523
Simon Glassf7d35bc2016-03-11 22:07:08 -0700524config HAVE_MRC
525 bool "Add a System Agent binary"
Simon Glassbcd4e6f2020-07-19 13:55:52 -0600526 select HAS_ROM
Simon Glassf7d35bc2016-03-11 22:07:08 -0700527 depends on !HAVE_FSP
528 help
529 Select this option to add a System Agent binary to
530 the resulting U-Boot image. MRC stands for Memory Reference Code.
531 It is a binary blob which U-Boot uses to set up SDRAM.
532
533 Note: Without this binary U-Boot will not be able to set up its
534 SDRAM so will not boot.
535
536config CACHE_MRC_BIN
537 bool
538 depends on HAVE_MRC
539 default n
540 help
541 Enable caching for the memory reference code binary. This uses an
542 MTRR (memory type range register) to turn on caching for the section
543 of SPI flash that contains the memory reference code. This makes
544 SDRAM init run faster.
545
546config CACHE_MRC_SIZE_KB
547 int
548 depends on HAVE_MRC
549 default 512
550 help
551 Sets the size of the cached area for the memory reference code.
552 This ends at the end of SPI flash (address 0xffffffff) and is
553 measured in KB. Typically this is set to 512, providing for 0.5MB
554 of cached space.
555
556config DCACHE_RAM_BASE
557 hex
558 depends on HAVE_MRC
559 help
560 Sets the base of the data cache area in memory space. This is the
561 start address of the cache-as-RAM (CAR) area and the address varies
562 depending on the CPU. Once CAR is set up, read/write memory becomes
563 available at this address and can be used temporarily until SDRAM
564 is working.
565
566config DCACHE_RAM_SIZE
567 hex
568 depends on HAVE_MRC
569 default 0x40000
570 help
571 Sets the total size of the data cache area in memory space. This
572 sets the size of the cache-as-RAM (CAR) area. Note that much of the
573 CAR space is required by the MRC. The CAR space available to U-Boot
574 is normally at the start and typically extends to 1/4 or 1/2 of the
575 available size.
576
577config DCACHE_RAM_MRC_VAR_SIZE
578 hex
579 depends on HAVE_MRC
580 help
581 This is the amount of CAR (Cache as RAM) reserved for use by the
582 memory reference code. This depends on the implementation of the
583 memory reference code and must be set correctly or the board will
584 not boot.
585
Simon Glass0adf8d32016-03-11 22:07:16 -0700586config HAVE_REFCODE
587 bool "Add a Reference Code binary"
588 help
589 Select this option to add a Reference Code binary to the resulting
590 U-Boot image. This is an Intel binary blob that handles system
591 initialisation, in this case the PCH and System Agent.
592
593 Note: Without this binary (on platforms that need it such as
594 broadwell) U-Boot will be missing some critical setup steps.
595 Various peripherals may fail to work.
596
Simon Glass86a8fb32019-12-06 21:42:26 -0700597config HAVE_MICROCODE
Simon Glass9589c442020-07-19 13:56:17 -0600598 bool "Board requires a microcode binary"
Simon Glass86a8fb32019-12-06 21:42:26 -0700599 default y if !FSP_VERSION2
Simon Glass9589c442020-07-19 13:56:17 -0600600 help
601 Enable this if the board requires microcode to be loaded on boot.
602 Typically this is handed by the FSP for modern boards, but for
603 some older boards, it must be programmed by U-Boot, and that form
604 part of the image.
Simon Glass86a8fb32019-12-06 21:42:26 -0700605
Simon Glass45b5a372015-04-29 22:25:59 -0600606config SMP
607 bool "Enable Symmetric Multiprocessing"
608 default n
609 help
610 Enable use of more than one CPU in U-Boot and the Operating System
611 when loaded. Each CPU will be started up and information can be
612 obtained using the 'cpu' command. If this option is disabled, then
613 only one CPU will be enabled regardless of the number of CPUs
614 available.
615
Simon Glassc33aa352020-07-17 08:48:16 -0600616config SMP_AP_WORK
617 bool
618 depends on SMP
619 help
620 Allow APs to do other work after initialisation instead of going
621 to sleep.
622
Bin Meng4c713222015-06-12 14:52:23 +0800623config MAX_CPUS
624 int "Maximum number of CPUs permitted"
625 depends on SMP
626 default 4
627 help
628 When using multi-CPU chips it is possible for U-Boot to start up
629 more than one CPU. The stack memory used by all of these CPUs is
630 pre-allocated so at present U-Boot wants to know the maximum
631 number of CPUs that may be present. Set this to at least as high
632 as the number of CPUs in your system (it uses about 4KB of RAM for
633 each CPU).
634
Simon Glass45b5a372015-04-29 22:25:59 -0600635config AP_STACK_SIZE
636 hex
Bin Meng063374d2015-06-12 14:52:22 +0800637 depends on SMP
Simon Glass45b5a372015-04-29 22:25:59 -0600638 default 0x1000
639 help
640 Each additional CPU started by U-Boot requires its own stack. This
641 option sets the stack size used by each CPU and directly affects
642 the memory used by this initialisation process. Typically 4KB is
643 enough space.
644
Bin Meng2ddb1a12017-08-17 01:10:42 -0700645config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
646 bool
647 help
648 This option indicates that the turbo mode setting is not package
649 scoped. i.e. turbo_enable() needs to be called on not just the
650 bootstrap processor (BSP).
651
Bin Meng786a08e2015-07-06 16:31:33 +0800652config HAVE_VGA_BIOS
653 bool "Add a VGA BIOS image"
654 help
655 Select this option if you have a VGA BIOS image that you would
656 like to add to your ROM.
657
658config VGA_BIOS_FILE
659 string "VGA BIOS image filename"
660 depends on HAVE_VGA_BIOS
661 default "vga.bin"
662 help
663 The filename of the VGA BIOS image in the board directory.
664
665config VGA_BIOS_ADDR
666 hex "VGA BIOS image location"
667 depends on HAVE_VGA_BIOS
668 default 0xfff90000
669 help
670 The location of VGA BIOS image in the SPI flash. For example, base
671 address of 0xfff90000 indicates that the image will be put at offset
672 0x90000 from the beginning of a 1MB flash device.
673
Bin Mengae3ca122017-08-15 22:41:53 -0700674config HAVE_VBT
675 bool "Add a Video BIOS Table (VBT) image"
Simon Glasscf87d3b2019-12-06 21:42:18 -0700676 depends on HAVE_FSP
Bin Mengae3ca122017-08-15 22:41:53 -0700677 help
678 Select this option if you have a Video BIOS Table (VBT) image that
679 you would like to add to your ROM. This is normally required if you
680 are using an Intel FSP firmware that is complaint with spec 1.1 or
681 later to initialize the integrated graphics device (IGD).
682
683 Video BIOS Table, or VBT, provides platform and board specific
684 configuration information to the driver that is not discoverable
685 or available through other means. By other means the most used
686 method here is to read EDID table from the attached monitor, over
687 Display Data Channel (DDC) using two pin I2C serial interface. VBT
688 configuration is related to display hardware and is available via
689 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
690
691config VBT_FILE
692 string "Video BIOS Table (VBT) image filename"
693 depends on HAVE_VBT
694 default "vbt.bin"
695 help
696 The filename of the file to use as Video BIOS Table (VBT) image
697 in the board directory.
698
699config VBT_ADDR
700 hex "Video BIOS Table (VBT) image location"
701 depends on HAVE_VBT
702 default 0xfff90000
703 help
704 The location of Video BIOS Table (VBT) image in the SPI flash. For
705 example, base address of 0xfff90000 indicates that the image will
706 be put at offset 0x90000 from the beginning of a 1MB flash device.
707
Bin Meng5df91f12017-08-15 22:41:56 -0700708config VIDEO_FSP
709 bool "Enable FSP framebuffer driver support"
710 depends on HAVE_VBT && DM_VIDEO
711 help
712 Turn on this option to enable a framebuffer driver when U-Boot is
713 using Video BIOS Table (VBT) image for FSP firmware to initialize
714 the integrated graphics device.
715
Andy Shevchenkoc3df28f2017-07-28 20:02:15 +0300716config ROM_TABLE_ADDR
717 hex
718 default 0xf0000
719 help
720 All x86 tables happen to like the address range from 0x0f0000
721 to 0x100000. We use 0xf0000 as the starting address to store
722 those tables, including PIRQ routing table, Multi-Processor
723 table and ACPI table.
724
725config ROM_TABLE_SIZE
726 hex
727 default 0x10000
728
Wolfgang Wallner1d5bf322020-02-03 14:06:45 +0100729config HAVE_ITSS
730 bool "Enable ITSS"
731 help
732 Select this to include the driver for the Interrupt Timer
733 Subsystem (ITSS) which is found on several Intel devices.
734
Wolfgang Wallner29998462020-02-04 09:04:56 +0100735config HAVE_P2SB
736 bool "Enable P2SB"
Wolfgang Wallnerce04a902020-07-01 13:37:24 +0200737 depends on P2SB
Wolfgang Wallner29998462020-02-04 09:04:56 +0100738 help
739 Select this to include the driver for the Primary to
740 Sideband Bridge (P2SB) which is found on several Intel
741 devices.
742
Bin Mengb5b6b012015-04-24 18:10:05 +0800743menu "System tables"
Bin Meng8744bef2015-08-13 00:29:13 -0700744 depends on !EFI && !SYS_COREBOOT
Bin Mengb5b6b012015-04-24 18:10:05 +0800745
746config GENERATE_PIRQ_TABLE
747 bool "Generate a PIRQ table"
748 default n
749 help
750 Generate a PIRQ routing table for this board. The PIRQ routing table
751 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
752 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
753 It specifies the interrupt router information as well how all the PCI
754 devices' interrupt pins are wired to PIRQs.
755
Simon Glass6388e352015-04-28 20:25:10 -0600756config GENERATE_SFI_TABLE
757 bool "Generate a SFI (Simple Firmware Interface) table"
758 help
759 The Simple Firmware Interface (SFI) provides a lightweight method
760 for platform firmware to pass information to the operating system
761 via static tables in memory. Kernel SFI support is required to
762 boot on SFI-only platforms. If you have ACPI tables then these are
763 used instead.
764
765 U-Boot writes this table in write_sfi_table() just before booting
766 the OS.
767
768 For more information, see http://simplefirmware.org
769
Bin Meng07545d82015-06-23 12:18:52 +0800770config GENERATE_MP_TABLE
771 bool "Generate an MP (Multi-Processor) table"
772 default n
773 help
774 Generate an MP (Multi-Processor) table for this board. The MP table
775 provides a way for the operating system to support for symmetric
776 multiprocessing as well as symmetric I/O interrupt handling with
777 the local APIC and I/O APIC.
778
Saket Sinha867bcb62015-08-22 12:20:55 +0530779config GENERATE_ACPI_TABLE
780 bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
781 default n
Miao Yanfcf5c042016-05-22 19:37:14 -0700782 select QFW if QEMU
Saket Sinha867bcb62015-08-22 12:20:55 +0530783 help
784 The Advanced Configuration and Power Interface (ACPI) specification
785 provides an open standard for device configuration and management
786 by the operating system. It defines platform-independent interfaces
787 for configuration and power management monitoring.
788
Simon Glass55109f12020-09-22 12:44:53 -0600789config ACPI_GNVS_EXTERNAL
790 bool
791 help
792 Put the GNVS (Global Non-Volatile Sleeping) table separate from the
793 DSDT and add a pointer to the table from the DSDT. This allows
794 U-Boot to better control the address of the GNVS.
795
Bin Mengb5b6b012015-04-24 18:10:05 +0800796endmenu
797
Bin Meng4372c112017-04-21 07:24:28 -0700798config HAVE_ACPI_RESUME
799 bool "Enable ACPI S3 resume"
Bin Mengaa9c5952017-10-18 18:20:55 -0700800 select ENABLE_MRC_CACHE
Bin Meng4372c112017-04-21 07:24:28 -0700801 help
802 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
803 state where all system context is lost except system memory. U-Boot
804 is responsible for restoring the machine state as it was before sleep.
805 It needs restore the memory controller, without overwriting memory
806 which is not marked as reserved. For the peripherals which lose their
807 registers, U-Boot needs to write the original value. When everything
808 is done, U-Boot needs to find out the wakeup vector provided by OSes
809 and jump there.
810
Bin Meng68769eb2017-04-21 07:24:46 -0700811config S3_VGA_ROM_RUN
812 bool "Re-run VGA option ROMs on S3 resume"
813 depends on HAVE_ACPI_RESUME
Bin Meng68769eb2017-04-21 07:24:46 -0700814 help
815 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
816 this is needed when graphics console is being used in the kernel.
817
818 Turning it off can reduce some resume time, but be aware that your
819 graphics console won't work without VGA options ROMs. Set it to N
820 if your kernel is only on a serial console.
821
Heinrich Schuchardt4f0c4be2020-07-29 12:31:17 +0200822config STACK_SIZE_RESUME
Bin Meng7d0d2ef2017-04-21 07:24:34 -0700823 hex
824 depends on HAVE_ACPI_RESUME
825 default 0x1000
826 help
827 Estimated U-Boot's runtime stack size that needs to be reserved
828 during an ACPI S3 resume.
829
Bin Mengb5b6b012015-04-24 18:10:05 +0800830config MAX_PIRQ_LINKS
831 int
832 default 8
833 help
834 This variable specifies the number of PIRQ interrupt links which are
835 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
836 Some newer chipsets offer more than four links, commonly up to PIRQH.
837
838config IRQ_SLOT_COUNT
839 int
840 default 128
841 help
842 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
843 which in turns forms a table of exact 4KiB. The default value 128
844 should be enough for most boards. If this does not fit your board,
845 change it according to your needs.
846
Simon Glass2d934e52015-01-27 22:13:33 -0700847config PCIE_ECAM_BASE
848 hex
Bin Mengba877ef2015-02-02 21:25:09 +0800849 default 0xe0000000
Simon Glass2d934e52015-01-27 22:13:33 -0700850 help
851 This is the memory-mapped address of PCI configuration space, which
852 is only available through the Enhanced Configuration Access
853 Mechanism (ECAM) with PCI Express. It can be set up almost
854 anywhere. Before it is set up, it is possible to access PCI
855 configuration space through I/O access, but memory access is more
856 convenient. Using this, PCI can be scanned and configured. This
857 should be set to a region that does not conflict with memory
858 assigned to PCI devices - i.e. the memory and prefetch regions, as
859 passed to pci_set_region().
860
Bin Meng1ed66482015-07-22 01:21:15 -0700861config PCIE_ECAM_SIZE
862 hex
863 default 0x10000000
864 help
865 This is the size of memory-mapped address of PCI configuration space,
866 which is only available through the Enhanced Configuration Access
867 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
868 so a default 0x10000000 size covers all of the 256 buses which is the
869 maximum number of PCI buses as defined by the PCI specification.
870
Bin Meng1eb39a52015-10-22 19:13:31 -0700871config I8259_PIC
Bin Meng2677a152018-11-29 19:57:22 -0800872 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng1eb39a52015-10-22 19:13:31 -0700873 default y
874 help
875 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
876 slave) interrupt controllers. Include this to have U-Boot set up
877 the interrupt correctly.
878
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100879config APIC
Bin Meng2677a152018-11-29 19:57:22 -0800880 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerda4cfa62018-11-18 23:19:43 +0100881 default y
882 help
883 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
884 for catching interrupts and distributing them to one or more CPU
885 cores. In most cases there are some LAPICs (local) for each core and
886 one I/O APIC. This conjunction is found on most modern x86 systems.
887
Bin Mengfcfc8a82018-06-10 06:25:01 -0700888config PINCTRL_ICH6
889 bool
890 help
891 Intel ICH6 compatible chipset pinctrl driver. It needs to work
892 together with the ICH6 compatible gpio driver.
893
Bin Meng1eb39a52015-10-22 19:13:31 -0700894config I8254_TIMER
895 bool
896 default y
897 help
898 Intel 8254 timer contains three counters which have fixed uses.
899 Include this to have U-Boot set up the timer correctly.
900
Bin Meng3cf23712016-02-28 23:54:50 -0800901config SEABIOS
902 bool "Support booting SeaBIOS"
903 help
904 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
905 It can run in an emulator or natively on X86 hardware with the use
906 of coreboot/U-Boot. By turning on this option, U-Boot prepares
907 all the configuration tables that are necessary to boot SeaBIOS.
908
909 Check http://www.seabios.org/SeaBIOS for details.
910
Bin Meng789b6dc2016-05-11 07:44:59 -0700911config HIGH_TABLE_SIZE
912 hex "Size of configuration tables which reside in high memory"
913 default 0x10000
914 depends on SEABIOS
915 help
916 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
917 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
918 puts a copy of configuration tables in high memory region which
919 is reserved on the stack before relocation. The region size is
920 determined by this option.
921
922 Increse it if the default size does not fit the board's needs.
923 This is most likely due to a large ACPI DSDT table is used.
924
Simon Glassf45e7472019-12-06 21:42:25 -0700925config INTEL_CAR_CQOS
926 bool "Support Intel Cache Quality of Service"
927 help
928 Cache Quality of Service allows more fine-grained control of cache
929 usage. As result, it is possible to set up a portion of L2 cache for
930 CAR and use the remainder for actual caching.
931
932#
933# Each bit in QOS mask controls this many bytes. This is calculated as:
934# (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS
935#
936config CACHE_QOS_SIZE_PER_BIT
937 hex
938 depends on INTEL_CAR_CQOS
939 default 0x20000 # 128 KB
940
Simon Glassb3112952019-12-06 21:42:29 -0700941config X86_OFFSET_U_BOOT
942 hex "Offset of U-Boot in ROM image"
943 depends on HAVE_SYS_TEXT_BASE
944 default SYS_TEXT_BASE
945
Simon Glass28d7d762019-12-06 21:42:30 -0700946config X86_OFFSET_SPL
947 hex "Offset of SPL in ROM image"
948 depends on SPL && X86
949 default SPL_TEXT_BASE
950
Simon Glasse85cbe82020-02-06 09:55:01 -0700951config ACPI_GPE
952 bool "Support ACPI general-purpose events"
953 help
954 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
955 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
956 needs access to these interrupts. This can happen when it uses a
957 peripheral that is set up to use GPEs and so cannot use the normal
958 GPIO mechanism for polling an input.
959
960 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
961
962config SPL_ACPI_GPE
963 bool "Support ACPI general-purpose events in SPL"
964 help
965 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
966 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
967 needs access to these interrupts. This can happen when it uses a
968 peripheral that is set up to use GPEs and so cannot use the normal
969 GPIO mechanism for polling an input.
970
971 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
972
973config TPL_ACPI_GPE
974 bool "Support ACPI general-purpose events in TPL"
975 help
976 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
977 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
978 needs access to these interrupts. This can happen when it uses a
979 peripheral that is set up to use GPEs and so cannot use the normal
980 GPIO mechanism for polling an input.
981
982 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
983
Simon Glass97bafc92020-09-22 12:44:51 -0600984config SA_PCIEX_LENGTH
985 hex
986 default 0x10000000 if (PCIEX_LENGTH_256MB)
987 default 0x8000000 if (PCIEX_LENGTH_128MB)
988 default 0x4000000 if (PCIEX_LENGTH_64MB)
989 default 0x10000000
990 help
991 This option allows you to select length of PCIEX region.
992
993config PCIEX_LENGTH_256MB
994 bool
995
996config PCIEX_LENGTH_128MB
997 bool
998
999config PCIEX_LENGTH_64MB
1000 bool
1001
Simon Glass736ecc62021-02-23 05:35:42 -05001002config INTEL_SOC
1003 bool
1004 help
1005 This is enabled on Intel SoCs that can support various advanced
1006 features such as power management (requiring asm/arch/pm.h), system
1007 agent (asm/arch/systemagent.h) and an I/O map for ACPI
1008 (asm/arch/iomap.h).
1009
1010 This cannot be selected in a defconfig file. It must be enabled by a
1011 'select' in the SoC's Kconfig.
1012
1013if INTEL_SOC
1014
Simon Glass049c4dc2021-02-23 05:35:41 -05001015config INTEL_ACPIGEN
1016 bool "Support ACPI table generation for Intel SoCs"
1017 depends on ACPIGEN
1018 help
1019 This option adds some functions used for programmatic generation of
1020 ACPI tables on Intel SoCs. This provides features for writing CPU
1021 information such as P states and T stages. Also included is a way
1022 to create a GNVS table and set it up.
1023
Simon Glassc9cc37d2020-09-22 12:45:03 -06001024config INTEL_GMA_ACPI
1025 bool "Generate ACPI table for Intel GMA graphics"
1026 help
1027 The Intel GMA graphics driver in Linux expects an ACPI table
1028 which describes the layout of the registers and the display
1029 connected to the device. Enable this option to create this
1030 table so that graphics works correctly.
1031
Simon Glass18d8d242020-09-22 12:45:04 -06001032config INTEL_GENERIC_WIFI
1033 bool "Enable generation of ACPI tables for Intel WiFi"
1034 help
1035 Select this option to provide code to a build generic WiFi ACPI table
1036 for Intel WiFi devices. This is not a WiFi driver and offers no
1037 network functionality. It is only here to generate the ACPI tables
1038 required by Linux.
1039
Simon Glassb98b91b2020-09-22 12:45:15 -06001040config INTEL_GMA_SWSMISCI
1041 bool
1042 help
1043 Select this option for Atom-based platforms which use the SWSMISCI
1044 register (0xe0) rather than the SWSCI register (0xe8).
1045
Simon Glass736ecc62021-02-23 05:35:42 -05001046endif # INTEL_SOC
1047
Simon Glass68e03ca2021-03-15 18:00:21 +13001048config COREBOOT_SYSINFO
1049 bool "Support reading coreboot sysinfo"
1050 default y if SYS_COREBOOT
1051 help
1052 Select this option to read the coreboot sysinfo table on start-up,
1053 if present. This is written by coreboot before it exits and provides
1054 various pieces of information about the running system, including
1055 display, memory and build information. It is stored in
1056 struct sysinfo_t after parsing by get_coreboot_info().
1057
1058config SPL_COREBOOT_SYSINFO
1059 bool "Support reading coreboot sysinfo"
1060 depends on SPL
1061 default y if COREBOOT_SYSINFO
1062 help
1063 Select this option to read the coreboot sysinfo table in SPL,
1064 if present. This is written by coreboot before it exits and provides
1065 various pieces of information about the running system, including
1066 display, memory and build information. It is stored in
1067 struct sysinfo_t after parsing by get_coreboot_info().
1068
Masahiro Yamadadd840582014-07-30 14:08:14 +09001069endmenu