blob: eb1f67dcccbd9fddc509fd58a24ab1ba689c4066 [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "MIPS architecture"
2 depends on MIPS
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "mips"
6
Daniel Schwierzeckb9863b62014-10-26 14:14:07 +01007config SYS_CPU
Paul Burton20286cd2016-05-16 10:52:11 +01008 default "mips32" if CPU_MIPS32
9 default "mips64" if CPU_MIPS64
Daniel Schwierzeckb9863b62014-10-26 14:14:07 +010010
Masahiro Yamadadd840582014-07-30 14:08:14 +090011choice
12 prompt "Target select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050013 optional
Masahiro Yamadadd840582014-07-30 14:08:14 +090014
15config TARGET_QEMU_MIPS
16 bool "Support qemu-mips"
Michal Simek5ed063d2018-07-23 15:55:13 +020017 select ROM_EXCEPTION_VECTORS
Daniel Schwierzeck0e1dc342014-10-26 14:14:07 +010018 select SUPPORTS_BIG_ENDIAN
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +010019 select SUPPORTS_CPU_MIPS32_R1
20 select SUPPORTS_CPU_MIPS32_R2
Daniel Schwierzeckaa45f752014-10-26 14:14:07 +010021 select SUPPORTS_CPU_MIPS64_R1
22 select SUPPORTS_CPU_MIPS64_R2
Michal Simek5ed063d2018-07-23 15:55:13 +020023 select SUPPORTS_LITTLE_ENDIAN
Masahiro Yamadadd840582014-07-30 14:08:14 +090024
25config TARGET_MALTA
26 bool "Support malta"
Paul Burton6242aa12016-05-17 07:43:28 +010027 select DM
28 select DM_SERIAL
Paul Burton05e34252016-01-29 13:54:52 +000029 select DYNAMIC_IO_PORT_BASE
Paul Burton566ce04d2016-09-21 11:18:56 +010030 select MIPS_CM
Daniel Schwierzeckd1c3d8b2018-09-07 19:18:44 +020031 select MIPS_INSERT_BOOT_CONFIG
Michal Simek5ed063d2018-07-23 15:55:13 +020032 select MIPS_L1_CACHE_SHIFT_6
Paul Burton566ce04d2016-09-21 11:18:56 +010033 select MIPS_L2_CACHE
Paul Burton6242aa12016-05-17 07:43:28 +010034 select OF_CONTROL
35 select OF_ISA_BUS
Michal Simek5ed063d2018-07-23 15:55:13 +020036 select ROM_EXCEPTION_VECTORS
Daniel Schwierzeck0e1dc342014-10-26 14:14:07 +010037 select SUPPORTS_BIG_ENDIAN
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +010038 select SUPPORTS_CPU_MIPS32_R1
39 select SUPPORTS_CPU_MIPS32_R2
Paul Burton40ba13c2016-05-16 10:52:14 +010040 select SUPPORTS_CPU_MIPS32_R6
Paul Burton0f832b92016-05-26 14:49:36 +010041 select SUPPORTS_CPU_MIPS64_R1
42 select SUPPORTS_CPU_MIPS64_R2
43 select SUPPORTS_CPU_MIPS64_R6
Michal Simek5ed063d2018-07-23 15:55:13 +020044 select SUPPORTS_LITTLE_ENDIAN
Daniel Schwierzeck9d638ee2015-01-18 22:00:18 +010045 select SWAP_IO_SPACE
Michal Simek08a00cb2018-07-23 15:55:14 +020046 imply CMD_DM
Masahiro Yamadadd840582014-07-30 14:08:14 +090047
48config TARGET_VCT
49 bool "Support vct"
Michal Simek5ed063d2018-07-23 15:55:13 +020050 select ROM_EXCEPTION_VECTORS
Daniel Schwierzeck0e1dc342014-10-26 14:14:07 +010051 select SUPPORTS_BIG_ENDIAN
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +010052 select SUPPORTS_CPU_MIPS32_R1
53 select SUPPORTS_CPU_MIPS32_R2
Paul Burtondd7c7202015-01-29 01:28:02 +000054 select SYS_MIPS_CACHE_INIT_RAM_LOAD
Masahiro Yamadadd840582014-07-30 14:08:14 +090055
Wills Wang1d3d0f12016-03-16 16:59:52 +080056config ARCH_ATH79
57 bool "Support QCA/Atheros ath79"
Wills Wang1d3d0f12016-03-16 16:59:52 +080058 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +020059 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +020060 imply CMD_DM
Wills Wang1d3d0f12016-03-16 16:59:52 +080061
Gregory CLEMENTdd1033e2018-12-14 16:16:47 +010062config ARCH_MSCC
63 bool "Support MSCC VCore-III"
64 select OF_CONTROL
65 select DM
66
Álvaro Fernández Rojasee422142017-04-25 00:39:20 +020067config ARCH_BMIPS
68 bool "Support BMIPS SoCs"
Álvaro Fernández Rojasee422142017-04-25 00:39:20 +020069 select CLK
70 select CPU
Michal Simek5ed063d2018-07-23 15:55:13 +020071 select DM
72 select OF_CONTROL
Álvaro Fernández Rojasee422142017-04-25 00:39:20 +020073 select RAM
74 select SYSRESET
Michal Simek08a00cb2018-07-23 15:55:14 +020075 imply CMD_DM
Álvaro Fernández Rojasee422142017-04-25 00:39:20 +020076
Weijie Gao16b94902019-04-30 11:13:58 +080077config ARCH_MTMIPS
78 bool "Support MediaTek MIPS platforms"
Weijie Gao3f851c92019-09-25 17:45:43 +080079 select CLK
Stefan Roese4c835a62018-09-05 15:12:35 +020080 imply CMD_DM
81 select DISPLAY_CPUINFO
82 select DM
Stefan Roeseb4a6a1b2018-10-09 08:59:09 +020083 imply DM_ETH
84 imply DM_GPIO
Weijie Gao3f851c92019-09-25 17:45:43 +080085 select DM_RESET
Stefan Roese4c835a62018-09-05 15:12:35 +020086 select DM_SERIAL
Weijie Gao3f851c92019-09-25 17:45:43 +080087 select PINCTRL
88 select PINMUX
89 select PINCONF
90 select RESET_MTMIPS
Stefan Roese4c835a62018-09-05 15:12:35 +020091 imply DM_SPI
92 imply DM_SPI_FLASH
Stefan Roese9814fb22019-05-28 08:11:37 +020093 select LAST_STAGE_INIT
Stefan Roese4c835a62018-09-05 15:12:35 +020094 select MIPS_TUNE_24KC
95 select OF_CONTROL
96 select ROM_EXCEPTION_VECTORS
97 select SUPPORTS_CPU_MIPS32_R1
98 select SUPPORTS_CPU_MIPS32_R2
99 select SUPPORTS_LITTLE_ENDIAN
Stefan Roese41f6e6e2018-08-16 15:27:32 +0200100 select SYSRESET
Stefan Roese4c835a62018-09-05 15:12:35 +0200101
Paul Burtoncd71b1d2018-12-16 19:25:22 -0300102config ARCH_JZ47XX
103 bool "Support Ingenic JZ47xx"
104 select SUPPORT_SPL
105 select OF_CONTROL
106 select DM
107
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +0530108config MACH_PIC32
109 bool "Support Microchip PIC32"
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +0530110 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +0200111 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +0200112 imply CMD_DM
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +0530113
Paul Burtonad8783c2016-09-08 07:47:39 +0100114config TARGET_BOSTON
115 bool "Support Boston"
116 select DM
117 select DM_SERIAL
Paul Burtonad8783c2016-09-08 07:47:39 +0100118 select MIPS_CM
119 select MIPS_L1_CACHE_SHIFT_6
120 select MIPS_L2_CACHE
Paul Burtond2b12a52017-04-30 21:22:42 +0200121 select OF_BOARD_SETUP
Michal Simek5ed063d2018-07-23 15:55:13 +0200122 select OF_CONTROL
123 select ROM_EXCEPTION_VECTORS
Paul Burtonad8783c2016-09-08 07:47:39 +0100124 select SUPPORTS_BIG_ENDIAN
Paul Burtonad8783c2016-09-08 07:47:39 +0100125 select SUPPORTS_CPU_MIPS32_R1
126 select SUPPORTS_CPU_MIPS32_R2
127 select SUPPORTS_CPU_MIPS32_R6
128 select SUPPORTS_CPU_MIPS64_R1
129 select SUPPORTS_CPU_MIPS64_R2
130 select SUPPORTS_CPU_MIPS64_R6
Michal Simek5ed063d2018-07-23 15:55:13 +0200131 select SUPPORTS_LITTLE_ENDIAN
Michal Simek08a00cb2018-07-23 15:55:14 +0200132 imply CMD_DM
Paul Burtonad8783c2016-09-08 07:47:39 +0100133
Zubair Lutfullah Kakakhelebf2b9e2016-07-29 15:11:20 +0100134config TARGET_XILFPGA
135 bool "Support Imagination Xilfpga"
Zubair Lutfullah Kakakhelebf2b9e2016-07-29 15:11:20 +0100136 select DM
Zubair Lutfullah Kakakhelebf2b9e2016-07-29 15:11:20 +0100137 select DM_ETH
Michal Simek5ed063d2018-07-23 15:55:13 +0200138 select DM_GPIO
139 select DM_SERIAL
140 select MIPS_L1_CACHE_SHIFT_4
141 select OF_CONTROL
142 select ROM_EXCEPTION_VECTORS
Zubair Lutfullah Kakakhelebf2b9e2016-07-29 15:11:20 +0100143 select SUPPORTS_CPU_MIPS32_R1
144 select SUPPORTS_CPU_MIPS32_R2
Michal Simek5ed063d2018-07-23 15:55:13 +0200145 select SUPPORTS_LITTLE_ENDIAN
Michal Simek08a00cb2018-07-23 15:55:14 +0200146 imply CMD_DM
Zubair Lutfullah Kakakhelebf2b9e2016-07-29 15:11:20 +0100147 help
148 This supports IMGTEC MIPSfpga platform
149
Masahiro Yamadadd840582014-07-30 14:08:14 +0900150endchoice
151
Paul Burtonad8783c2016-09-08 07:47:39 +0100152source "board/imgtec/boston/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +0900153source "board/imgtec/malta/Kconfig"
Zubair Lutfullah Kakakhelebf2b9e2016-07-29 15:11:20 +0100154source "board/imgtec/xilfpga/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +0900155source "board/micronas/vct/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +0900156source "board/qemu-mips/Kconfig"
Wills Wang1d3d0f12016-03-16 16:59:52 +0800157source "arch/mips/mach-ath79/Kconfig"
Gregory CLEMENTdd1033e2018-12-14 16:16:47 +0100158source "arch/mips/mach-mscc/Kconfig"
Álvaro Fernández Rojasee422142017-04-25 00:39:20 +0200159source "arch/mips/mach-bmips/Kconfig"
Paul Burtoncd71b1d2018-12-16 19:25:22 -0300160source "arch/mips/mach-jz47xx/Kconfig"
Purna Chandra Mandal32c1a6e2016-01-28 15:30:10 +0530161source "arch/mips/mach-pic32/Kconfig"
Weijie Gao16b94902019-04-30 11:13:58 +0800162source "arch/mips/mach-mtmips/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +0900163
Daniel Schwierzeck0e1dc342014-10-26 14:14:07 +0100164if MIPS
165
166choice
167 prompt "Endianness selection"
168 help
169 Some MIPS boards can be configured for either little or big endian
170 byte order. These modes require different U-Boot images. In general there
171 is one preferred byteorder for a particular system but some systems are
172 just as commonly used in the one or the other endianness.
173
174config SYS_BIG_ENDIAN
175 bool "Big endian"
176 depends on SUPPORTS_BIG_ENDIAN
177
178config SYS_LITTLE_ENDIAN
179 bool "Little endian"
180 depends on SUPPORTS_LITTLE_ENDIAN
181
182endchoice
183
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100184choice
185 prompt "CPU selection"
186 default CPU_MIPS32_R2
187
188config CPU_MIPS32_R1
189 bool "MIPS32 Release 1"
190 depends on SUPPORTS_CPU_MIPS32_R1
191 select 32BIT
192 help
Paul Burtonc52ebea2016-05-16 10:52:12 +0100193 Choose this option to build an U-Boot for release 1 through 5 of the
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100194 MIPS32 architecture.
195
196config CPU_MIPS32_R2
197 bool "MIPS32 Release 2"
198 depends on SUPPORTS_CPU_MIPS32_R2
199 select 32BIT
200 help
Paul Burtonc52ebea2016-05-16 10:52:12 +0100201 Choose this option to build an U-Boot for release 2 through 5 of the
202 MIPS32 architecture.
203
204config CPU_MIPS32_R6
205 bool "MIPS32 Release 6"
206 depends on SUPPORTS_CPU_MIPS32_R6
207 select 32BIT
208 help
209 Choose this option to build an U-Boot for release 6 or later of the
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100210 MIPS32 architecture.
211
212config CPU_MIPS64_R1
213 bool "MIPS64 Release 1"
214 depends on SUPPORTS_CPU_MIPS64_R1
215 select 64BIT
216 help
Paul Burtonc52ebea2016-05-16 10:52:12 +0100217 Choose this option to build a kernel for release 1 through 5 of the
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100218 MIPS64 architecture.
219
220config CPU_MIPS64_R2
221 bool "MIPS64 Release 2"
222 depends on SUPPORTS_CPU_MIPS64_R2
223 select 64BIT
224 help
Paul Burtonc52ebea2016-05-16 10:52:12 +0100225 Choose this option to build a kernel for release 2 through 5 of the
226 MIPS64 architecture.
227
228config CPU_MIPS64_R6
229 bool "MIPS64 Release 6"
230 depends on SUPPORTS_CPU_MIPS64_R6
231 select 64BIT
232 help
233 Choose this option to build a kernel for release 6 or later of the
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100234 MIPS64 architecture.
235
236endchoice
237
Daniel Schwierzeckaf3971f2016-02-14 18:52:57 +0100238menu "General setup"
239
240config ROM_EXCEPTION_VECTORS
241 bool "Build U-Boot image with exception vectors"
242 help
243 Enable this to include exception vectors in the U-Boot image. This is
244 required if the U-Boot entry point is equal to the address of the
245 CPU reset exception vector (e.g. U-Boot as ROM loader in Qemu,
246 U-Boot booted from parallel NOR flash).
247 Disable this, if the U-Boot image is booted from DRAM (e.g. by SPL).
248 In that case the image size will be reduced by 0x500 bytes.
249
Paul Burton939a2552017-05-12 13:26:11 +0200250config MIPS_CM_BASE
251 hex "MIPS CM GCR Base Address"
252 depends on MIPS_CM
Paul Burtoned048e72017-04-30 21:22:41 +0200253 default 0x16100000 if TARGET_BOSTON
Paul Burton939a2552017-05-12 13:26:11 +0200254 default 0x1fbf8000
255 help
256 The physical base address at which to map the MIPS Coherence Manager
257 Global Configuration Registers (GCRs). This should be set such that
258 the GCRs occupy a region of the physical address space which is
259 otherwise unused, or at minimum that software doesn't need to access.
260
Daniel Schwierzeck5ef337a2018-09-07 19:02:05 +0200261config MIPS_CACHE_INDEX_BASE
262 hex "Index base address for cache initialisation"
263 default 0x80000000 if CPU_MIPS32
264 default 0xffffffff80000000 if CPU_MIPS64
265 help
266 This is the base address for a memory block, which is used for
267 initialising the cache lines. This is also the base address of a memory
268 block which is used for loading and filling cache lines when
269 SYS_MIPS_CACHE_INIT_RAM_LOAD is selected.
270 Normally this is CKSEG0. If the MIPS system needs to move this block
271 to some SRAM or ScratchPad RAM, adapt this option accordingly.
272
Daniel Schwierzeck96301462018-11-01 02:02:21 +0100273config MIPS_RELOCATION_TABLE_SIZE
274 hex "Relocation table size"
275 range 0x100 0x10000
276 default "0x8000"
277 ---help---
278 A table of relocation data will be appended to the U-Boot binary
279 and parsed in relocate_code() to fix up all offsets in the relocated
280 U-Boot.
281
282 This option allows the amount of space reserved for the table to be
283 adjusted in a range from 256 up to 64k. The default is 32k and should
284 be ok in most cases. Reduce this value to shrink the size of U-Boot
285 binary.
286
287 The build will fail and a valid size suggested if this is too small.
288
289 If unsure, leave at the default value.
290
Daniel Schwierzeckaf3971f2016-02-14 18:52:57 +0100291endmenu
292
Daniel Schwierzeck25fc6642015-01-14 21:44:13 +0100293menu "OS boot interface"
294
295config MIPS_BOOT_CMDLINE_LEGACY
296 bool "Hand over legacy command line to Linux kernel"
297 default y
298 help
299 Enable this option if you want U-Boot to hand over the Yamon-style
300 command line to the kernel. All bootargs will be prepared as argc/argv
301 compatible list. The argument count (argc) is stored in register $a0.
302 The address of the argument list (argv) is stored in register $a1.
303
Daniel Schwierzeckca65e582015-01-14 21:44:13 +0100304config MIPS_BOOT_ENV_LEGACY
305 bool "Hand over legacy environment to Linux kernel"
306 default y
307 help
308 Enable this option if you want U-Boot to hand over the Yamon-style
309 environment to the kernel. Information like memory size, initrd
310 address and size will be prepared as zero-terminated key/value list.
Robert P. J. Day1cc0a9f2016-05-04 04:47:31 -0400311 The address of the environment is stored in register $a2.
Daniel Schwierzeckca65e582015-01-14 21:44:13 +0100312
Daniel Schwierzeck5002d8c2015-01-14 21:44:13 +0100313config MIPS_BOOT_FDT
Daniel Schwierzeck90b1c9f2015-02-22 16:58:30 +0100314 bool "Hand over a flattened device tree to Linux kernel"
Daniel Schwierzeck5002d8c2015-01-14 21:44:13 +0100315 default n
316 help
317 Enable this option if you want U-Boot to hand over a flattened
Daniel Schwierzeck90b1c9f2015-02-22 16:58:30 +0100318 device tree to the kernel. According to UHI register $a0 will be set
319 to -2 and the FDT address is stored in $a1.
Daniel Schwierzeck5002d8c2015-01-14 21:44:13 +0100320
Daniel Schwierzeck25fc6642015-01-14 21:44:13 +0100321endmenu
322
Daniel Schwierzeck0e1dc342014-10-26 14:14:07 +0100323config SUPPORTS_BIG_ENDIAN
324 bool
325
326config SUPPORTS_LITTLE_ENDIAN
327 bool
328
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100329config SUPPORTS_CPU_MIPS32_R1
330 bool
331
332config SUPPORTS_CPU_MIPS32_R2
333 bool
334
Paul Burtonc52ebea2016-05-16 10:52:12 +0100335config SUPPORTS_CPU_MIPS32_R6
336 bool
337
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100338config SUPPORTS_CPU_MIPS64_R1
339 bool
340
341config SUPPORTS_CPU_MIPS64_R2
342 bool
343
Paul Burtonc52ebea2016-05-16 10:52:12 +0100344config SUPPORTS_CPU_MIPS64_R6
345 bool
346
Daniel Schwierzeckc57dafb2015-01-18 21:59:35 +0100347config CPU_MIPS32
348 bool
Paul Burtonc52ebea2016-05-16 10:52:12 +0100349 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6
Daniel Schwierzeckc57dafb2015-01-18 21:59:35 +0100350
351config CPU_MIPS64
352 bool
Paul Burtonc52ebea2016-05-16 10:52:12 +0100353 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6
Daniel Schwierzeckc57dafb2015-01-18 21:59:35 +0100354
Daniel Schwierzeck0315a282015-12-26 19:55:37 +0100355config MIPS_TUNE_4KC
356 bool
357
358config MIPS_TUNE_14KC
359 bool
360
361config MIPS_TUNE_24KC
362 bool
363
Daniel Schwierzeck5f9cc362016-05-27 15:39:39 +0200364config MIPS_TUNE_34KC
365 bool
366
Marek Vasut0a0a9582016-05-06 20:10:33 +0200367config MIPS_TUNE_74KC
368 bool
369
Daniel Schwierzeck02611cb2014-10-26 14:14:07 +0100370config 32BIT
371 bool
372
373config 64BIT
374 bool
375
Daniel Schwierzeck9d638ee2015-01-18 22:00:18 +0100376config SWAP_IO_SPACE
377 bool
378
Paul Burtondd7c7202015-01-29 01:28:02 +0000379config SYS_MIPS_CACHE_INIT_RAM_LOAD
380 bool
381
Daniel Schwierzeck924ad862016-06-04 16:13:21 +0200382config MIPS_INIT_STACK_IN_SRAM
383 bool
384 default n
385 help
386 Select this if the initial stack frame could be setup in SRAM.
387 Normally the initial stack frame is set up in DRAM which is often
388 only available after lowlevel_init. With this option the initial
389 stack frame and the early C environment is set up before
390 lowlevel_init. Thus lowlevel_init does not need to be implemented
391 in assembler.
392
Paul Burtonace3be42016-05-27 14:28:04 +0100393config SYS_DCACHE_SIZE
394 int
395 default 0
396 help
397 The total size of the L1 Dcache, if known at compile time.
398
Paul Burton37228622016-05-27 14:28:05 +0100399config SYS_DCACHE_LINE_SIZE
Paul Burton4b7b0a02016-06-09 13:09:52 +0100400 int
Paul Burton37228622016-05-27 14:28:05 +0100401 default 0
402 help
403 The size of L1 Dcache lines, if known at compile time.
404
Paul Burtonace3be42016-05-27 14:28:04 +0100405config SYS_ICACHE_SIZE
406 int
407 default 0
408 help
409 The total size of the L1 ICache, if known at compile time.
410
Paul Burton37228622016-05-27 14:28:05 +0100411config SYS_ICACHE_LINE_SIZE
Paul Burtonace3be42016-05-27 14:28:04 +0100412 int
413 default 0
414 help
Paul Burton37228622016-05-27 14:28:05 +0100415 The size of L1 Icache lines, if known at compile time.
Paul Burtonace3be42016-05-27 14:28:04 +0100416
Ramon Fried22247c62019-06-10 21:05:26 +0300417config SYS_SCACHE_LINE_SIZE
418 int
419 default 0
420 help
421 The size of L2 cache lines, if known at compile time.
422
423
Paul Burtonace3be42016-05-27 14:28:04 +0100424config SYS_CACHE_SIZE_AUTO
425 def_bool y if SYS_DCACHE_SIZE = 0 && SYS_ICACHE_SIZE = 0 && \
Ramon Fried22247c62019-06-10 21:05:26 +0300426 SYS_DCACHE_LINE_SIZE = 0 && SYS_ICACHE_LINE_SIZE = 0 && \
427 SYS_SCACHE_LINE_SIZE = 0
Paul Burtonace3be42016-05-27 14:28:04 +0100428 help
429 Select this (or let it be auto-selected by not defining any cache
430 sizes) in order to allow U-Boot to automatically detect the sizes
431 of caches at runtime. This has a small cost in code size & runtime
432 so if you know the cache configuration for your system at compile
433 time it would be beneficial to configure it.
434
Daniel Schwierzeckf53830e2016-01-09 17:32:50 +0100435config MIPS_L1_CACHE_SHIFT_4
436 bool
437
438config MIPS_L1_CACHE_SHIFT_5
439 bool
440
441config MIPS_L1_CACHE_SHIFT_6
442 bool
443
444config MIPS_L1_CACHE_SHIFT_7
445 bool
446
447config MIPS_L1_CACHE_SHIFT
448 int
449 default "7" if MIPS_L1_CACHE_SHIFT_7
450 default "6" if MIPS_L1_CACHE_SHIFT_6
451 default "5" if MIPS_L1_CACHE_SHIFT_5
452 default "4" if MIPS_L1_CACHE_SHIFT_4
453 default "5"
454
Paul Burton4baa0ab2016-09-21 11:18:54 +0100455config MIPS_L2_CACHE
456 bool
457 help
458 Select this if your system includes an L2 cache and you want U-Boot
459 to initialise & maintain it.
460
Paul Burton05e34252016-01-29 13:54:52 +0000461config DYNAMIC_IO_PORT_BASE
462 bool
463
Paul Burtonb2b135d2016-09-21 11:18:53 +0100464config MIPS_CM
465 bool
466 help
467 Select this if your system contains a MIPS Coherence Manager and you
468 wish U-Boot to configure it or make use of it to retrieve system
469 information such as cache configuration.
470
Daniel Schwierzeckd1c3d8b2018-09-07 19:18:44 +0200471config MIPS_INSERT_BOOT_CONFIG
472 bool
473 default n
474 help
475 Enable this to insert some board-specific boot configuration in
476 the U-Boot binary at offset 0x10.
477
478config MIPS_BOOT_CONFIG_WORD0
479 hex
480 depends on MIPS_INSERT_BOOT_CONFIG
481 default 0x420 if TARGET_MALTA
482 default 0x0
483 help
484 Value which is inserted as boot config word 0.
485
486config MIPS_BOOT_CONFIG_WORD1
487 hex
488 depends on MIPS_INSERT_BOOT_CONFIG
489 default 0x0
490 help
491 Value which is inserted as boot config word 1.
492
Daniel Schwierzeck0e1dc342014-10-26 14:14:07 +0100493endif
494
Masahiro Yamadadd840582014-07-30 14:08:14 +0900495endmenu