blob: ff599822673c26ae694947393ff2c9777cc656d4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek185f7d92012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek185f7d92012-09-13 20:23:34 +000012#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070013#include <cpu_func.h>
Michal Simek6889ca72015-11-30 14:14:56 +010014#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060015#include <log.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020017#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020019#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000020#include <malloc.h>
Simon Glass90526e92020-05-10 11:39:56 -060021#include <asm/cache.h>
Michal Simek185f7d92012-09-13 20:23:34 +000022#include <asm/io.h>
23#include <phy.h>
24#include <miiphy.h>
Mateusz Kulikowskie7138b32016-01-23 11:54:33 +010025#include <wait_bit.h>
Michal Simek185f7d92012-09-13 20:23:34 +000026#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053027#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020028#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020029#include <asm/arch/sys_proto.h>
Simon Glass336d4612020-02-03 07:36:16 -070030#include <dm/device_compat.h>
Simon Glasscd93d622020-05-10 11:40:13 -060031#include <linux/bitops.h>
Simon Glass61b29b82020-02-03 07:36:15 -070032#include <linux/err.h>
Masahiro Yamada5d97dff2016-09-21 11:28:57 +090033#include <linux/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000034
Michal Simek185f7d92012-09-13 20:23:34 +000035/* Bit/mask specification */
36#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
37#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
38#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
39#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
40#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
41
42#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
43#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
44#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
45
46#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
47#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
48#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
49
50/* Wrap bit, last descriptor */
51#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
52#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020053#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000054
Michal Simek185f7d92012-09-13 20:23:34 +000055#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
56#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
57#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
58#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
59
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053060#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
61#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
62#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
63#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladugu4eaf8f52016-05-16 15:31:38 +053064#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053065#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simekf17ea712015-09-08 17:20:01 +020066#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053067#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020068#else
Siva Durga Prasad Paladugu27183d72016-05-16 15:31:37 +053069#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simekf17ea712015-09-08 17:20:01 +020070#endif
Michal Simek185f7d92012-09-13 20:23:34 +000071
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053072#ifdef CONFIG_ARM64
73# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
74#else
75# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
76#endif
77
78#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
79 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000080 ZYNQ_GEM_NWCFG_FSREM | \
81 ZYNQ_GEM_NWCFG_MDCCLKDIV)
82
83#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
84
85#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
86/* Use full configured addressable space (8 Kb) */
87#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
88/* Use full configured addressable space (4 Kb) */
89#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
90/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
91#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
92
Vipul Kumar9a7799f2018-11-26 16:27:38 +053093#if defined(CONFIG_PHYS_64BIT)
94# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
95#else
96# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
97#endif
98
Michal Simek185f7d92012-09-13 20:23:34 +000099#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
100 ZYNQ_GEM_DMACR_RXSIZE | \
101 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530102 ZYNQ_GEM_DMACR_RXBUF | \
103 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek185f7d92012-09-13 20:23:34 +0000104
Michal Simeke4d23182015-08-17 09:57:46 +0200105#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
106
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530107#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
108
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530109#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
110
Michal Simekf97d7e82013-04-22 14:41:09 +0200111/* Use MII register 1 (MII status register) to detect PHY */
112#define PHY_DETECT_REG 1
113
114/* Mask used to verify certain PHY features (or register contents)
115 * in the register above:
116 * 0x1000: 10Mbps full duplex support
117 * 0x0800: 10Mbps half duplex support
118 * 0x0008: Auto-negotiation support
119 */
120#define PHY_DETECT_MASK 0x1808
121
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530122/* TX BD status masks */
123#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
124#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
125#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
126
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800127/* Clock frequencies for different speeds */
128#define ZYNQ_GEM_FREQUENCY_10 2500000UL
129#define ZYNQ_GEM_FREQUENCY_100 25000000UL
130#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
131
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700132#define RXCLK_EN BIT(0)
133
Michal Simek185f7d92012-09-13 20:23:34 +0000134/* Device registers */
135struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200136 u32 nwctrl; /* 0x0 - Network Control reg */
137 u32 nwcfg; /* 0x4 - Network Config reg */
138 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000139 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200140 u32 dmacr; /* 0x10 - DMA Control reg */
141 u32 txsr; /* 0x14 - TX Status reg */
142 u32 rxqbase; /* 0x18 - RX Q Base address reg */
143 u32 txqbase; /* 0x1c - TX Q Base address reg */
144 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000145 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200146 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000147 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200148 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000149 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200150 u32 hashl; /* 0x80 - Hash Low address reg */
151 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000152#define LADDR_LOW 0
153#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200154 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
155 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000156 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200157#define STAT_SIZE 44
158 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530159 u32 reserved9[20];
160 u32 pcscntrl;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530161 u32 rserved12[36];
162 u32 dcfg6; /* 0x294 Design config reg6 */
163 u32 reserved7[106];
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700164 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
165 u32 reserved8[15];
166 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530167 u32 reserved10[17];
168 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
169 u32 reserved11[2];
170 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek185f7d92012-09-13 20:23:34 +0000171};
172
173/* BD descriptors */
174struct emac_bd {
175 u32 addr; /* Next descriptor pointer */
176 u32 status;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530177#if defined(CONFIG_PHYS_64BIT)
178 u32 addr_hi;
179 u32 reserved;
180#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000181};
182
Michal Simek8af4c4d2019-05-22 14:12:20 +0200183/* Reduce amount of BUFs if you have limited amount of memory */
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530184#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530185/* Page table entries are set to 1MB, or multiples of 1MB
186 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
187 */
188#define BD_SPACE 0x100000
189/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200190#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000191
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700192/* Setup the first free TX descriptor */
193#define TX_FREE_DESC 2
194
Michal Simek185f7d92012-09-13 20:23:34 +0000195/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
196struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530197 struct emac_bd *tx_bd;
198 struct emac_bd *rx_bd;
199 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000200 u32 rxbd_current;
201 u32 rx_first_buf;
202 int phyaddr;
Michal Simek05868752013-01-24 13:04:12 +0100203 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100204 struct zynq_gem_regs *iobase;
Michal Simek25de8a82016-05-30 10:43:11 +0200205 struct zynq_gem_regs *mdiobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200206 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000207 struct phy_device *phydev;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530208 ofnode phy_of_node;
Michal Simek185f7d92012-09-13 20:23:34 +0000209 struct mii_dev *bus;
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700210 struct clk rx_clk;
211 struct clk tx_clk;
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200212 u32 max_speed;
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530213 bool int_pcs;
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530214 bool dma_64bit;
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700215 u32 clk_en_info;
Michal Simek185f7d92012-09-13 20:23:34 +0000216};
217
Michal Simekb33d4a52018-06-13 10:00:30 +0200218static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simekf2fc2762015-11-30 10:24:15 +0100219 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000220{
221 u32 mgtcr;
Michal Simek25de8a82016-05-30 10:43:11 +0200222 struct zynq_gem_regs *regs = priv->mdiobase;
Michal Simekb908fca2016-12-12 09:47:26 +0100223 int err;
Michal Simek185f7d92012-09-13 20:23:34 +0000224
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100225 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
226 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100227 if (err)
228 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000229
230 /* Construct mgtcr mask for the operation */
231 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
232 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
233 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
234
235 /* Write mgtcr and wait for completion */
236 writel(mgtcr, &regs->phymntnc);
237
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100238 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
239 true, 20000, false);
Michal Simekb908fca2016-12-12 09:47:26 +0100240 if (err)
241 return err;
Michal Simek185f7d92012-09-13 20:23:34 +0000242
243 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
244 *data = readl(&regs->phymntnc);
245
246 return 0;
247}
248
Michal Simekb33d4a52018-06-13 10:00:30 +0200249static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100250 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000251{
Michal Simekb33d4a52018-06-13 10:00:30 +0200252 int ret;
Michal Simek198e9a42015-10-07 16:34:51 +0200253
Michal Simekf2fc2762015-11-30 10:24:15 +0100254 ret = phy_setup_op(priv, phy_addr, regnum,
255 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200256
257 if (!ret)
258 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
259 phy_addr, regnum, *val);
260
261 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000262}
263
Michal Simekb33d4a52018-06-13 10:00:30 +0200264static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simekf2fc2762015-11-30 10:24:15 +0100265 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000266{
Michal Simek198e9a42015-10-07 16:34:51 +0200267 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
268 regnum, data);
269
Michal Simekf2fc2762015-11-30 10:24:15 +0100270 return phy_setup_op(priv, phy_addr, regnum,
271 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000272}
273
Michal Simek6889ca72015-11-30 14:14:56 +0100274static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000275{
276 u32 i, macaddrlow, macaddrhigh;
Simon Glassc69cda22020-12-03 16:55:20 -0700277 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek6889ca72015-11-30 14:14:56 +0100278 struct zynq_gem_priv *priv = dev_get_priv(dev);
279 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000280
281 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100282 macaddrlow = pdata->enetaddr[0];
283 macaddrlow |= pdata->enetaddr[1] << 8;
284 macaddrlow |= pdata->enetaddr[2] << 16;
285 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000286
287 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100288 macaddrhigh = pdata->enetaddr[4];
289 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000290
291 for (i = 0; i < 4; i++) {
292 writel(0, &regs->laddr[i][LADDR_LOW]);
293 writel(0, &regs->laddr[i][LADDR_HIGH]);
294 /* Do not use MATCHx register */
295 writel(0, &regs->match[i]);
296 }
297
298 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
299 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
300
301 return 0;
302}
303
Michal Simek6889ca72015-11-30 14:14:56 +0100304static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100305{
306 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100307 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek25de8a82016-05-30 10:43:11 +0200308 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100309 const u32 supported = SUPPORTED_10baseT_Half |
310 SUPPORTED_10baseT_Full |
311 SUPPORTED_100baseT_Half |
312 SUPPORTED_100baseT_Full |
313 SUPPORTED_1000baseT_Half |
314 SUPPORTED_1000baseT_Full;
315
Michal Simekc8e29272015-11-30 13:58:36 +0100316 /* Enable only MDIO bus */
Michal Simek25de8a82016-05-30 10:43:11 +0200317 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs_mdio->nwctrl);
Michal Simekc8e29272015-11-30 13:58:36 +0100318
Michal Simek68cc3bd2015-11-30 13:54:43 +0100319 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
320 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100321 if (!priv->phydev)
322 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100323
Siva Durga Prasad Paladugu69065e82018-04-12 12:22:17 +0200324 if (priv->max_speed) {
325 ret = phy_set_supported(priv->phydev, priv->max_speed);
326 if (ret)
327 return ret;
328 }
329
Siva Durga Prasad Paladugu51c019f2019-03-27 17:39:59 +0530330 priv->phydev->supported &= supported | ADVERTISED_Pause |
331 ADVERTISED_Asym_Pause;
332
Michal Simek68cc3bd2015-11-30 13:54:43 +0100333 priv->phydev->advertising = priv->phydev->supported;
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530334 priv->phydev->node = priv->phy_of_node;
Dan Murphy20671a92016-05-02 15:45:57 -0500335
Michal Simek7a673f02016-05-18 14:37:23 +0200336 return phy_config(priv->phydev);
Michal Simek68cc3bd2015-11-30 13:54:43 +0100337}
338
Michal Simek6889ca72015-11-30 14:14:56 +0100339static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000340{
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530341 u32 i, nwconfig;
Michal Simek55259e72016-05-18 12:37:22 +0200342 int ret;
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800343 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100344 struct zynq_gem_priv *priv = dev_get_priv(dev);
345 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek25de8a82016-05-30 10:43:11 +0200346 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700347 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
348 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000349
Siva Durga Prasad Paladugu5f68f442018-11-26 16:27:39 +0530350 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
351 priv->dma_64bit = true;
352 else
353 priv->dma_64bit = false;
354
355#if defined(CONFIG_PHYS_64BIT)
356 if (!priv->dma_64bit) {
357 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
358 __func__);
359 return -EINVAL;
360 }
361#else
362 if (priv->dma_64bit)
363 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
364 __func__);
365#endif
366
Michal Simek05868752013-01-24 13:04:12 +0100367 if (!priv->init) {
368 /* Disable all interrupts */
369 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000370
Michal Simek05868752013-01-24 13:04:12 +0100371 /* Disable the receiver & transmitter */
372 writel(0, &regs->nwctrl);
373 writel(0, &regs->txsr);
374 writel(0, &regs->rxsr);
375 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000376
Michal Simek05868752013-01-24 13:04:12 +0100377 /* Clear the Hash registers for the mac address
378 * pointed by AddressPtr
379 */
380 writel(0x0, &regs->hashl);
381 /* Write bits [63:32] in TOP */
382 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000383
Michal Simek05868752013-01-24 13:04:12 +0100384 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200385 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100386 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000387
Michal Simek05868752013-01-24 13:04:12 +0100388 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530389 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000390
Michal Simek05868752013-01-24 13:04:12 +0100391 for (i = 0; i < RX_BUF; i++) {
392 priv->rx_bd[i].status = 0xF0000000;
393 priv->rx_bd[i].addr =
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530394 (lower_32_bits((ulong)(priv->rxbuffers)
395 + (i * PKTSIZE_ALIGN)));
396#if defined(CONFIG_PHYS_64BIT)
397 priv->rx_bd[i].addr_hi =
398 (upper_32_bits((ulong)(priv->rxbuffers)
399 + (i * PKTSIZE_ALIGN)));
400#endif
401 }
Michal Simek05868752013-01-24 13:04:12 +0100402 /* WRAP bit to last BD */
403 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
404 /* Write RxBDs to IP */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530405 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
406#if defined(CONFIG_PHYS_64BIT)
407 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
408#endif
Michal Simek185f7d92012-09-13 20:23:34 +0000409
Michal Simek05868752013-01-24 13:04:12 +0100410 /* Setup for DMA Configuration register */
411 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000412
Michal Simek05868752013-01-24 13:04:12 +0100413 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek25de8a82016-05-30 10:43:11 +0200414 setbits_le32(&regs_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000415
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700416 /* Disable the second priority queue */
417 dummy_tx_bd->addr = 0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530418#if defined(CONFIG_PHYS_64BIT)
419 dummy_tx_bd->addr_hi = 0;
420#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700421 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
422 ZYNQ_GEM_TXBUF_LAST_MASK|
423 ZYNQ_GEM_TXBUF_USED_MASK;
424
425 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
426 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530427#if defined(CONFIG_PHYS_64BIT)
428 dummy_rx_bd->addr_hi = 0;
429#endif
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700430 dummy_rx_bd->status = 0;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700431
432 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
433 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
434
Michal Simek05868752013-01-24 13:04:12 +0100435 priv->init++;
436 }
437
Michal Simek55259e72016-05-18 12:37:22 +0200438 ret = phy_startup(priv->phydev);
439 if (ret)
440 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000441
Michal Simek64a7ead2015-11-30 13:44:49 +0100442 if (!priv->phydev->link) {
443 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100444 return -1;
445 }
446
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530447 nwconfig = ZYNQ_GEM_NWCFG_INIT;
448
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530449 /*
450 * Set SGMII enable PCS selection only if internal PCS/PMA
451 * core is used and interface is SGMII.
452 */
453 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
454 priv->int_pcs) {
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530455 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
456 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu845ee5f2016-03-25 12:53:44 +0530457 }
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530458
Michal Simek64a7ead2015-11-30 13:44:49 +0100459 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200460 case SPEED_1000:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530461 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simek80243522012-10-15 14:01:23 +0200462 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800463 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200464 break;
465 case SPEED_100:
Siva Durga Prasad Paladugua06c3412016-02-05 13:22:11 +0530466 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek242b1542015-09-08 16:55:42 +0200467 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800468 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200469 break;
470 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800471 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200472 break;
473 }
David Andrey01fbf312013-04-05 17:24:24 +0200474
Robert Hancocke8a212a2021-03-11 16:55:50 -0600475#ifdef CONFIG_ARM64
476 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
477 priv->int_pcs) {
478 /*
479 * Disable AN for fixed link configuration, enable otherwise.
480 * Must be written after PCS_SEL is set in nwconfig,
481 * otherwise writes will not take effect.
482 */
483 if (priv->phydev->phy_id != PHY_FIXED_ID)
484 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
485 &regs->pcscntrl);
486 else
487 writel(readl(&regs->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
488 &regs->pcscntrl);
489 }
490#endif
491
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700492 ret = clk_set_rate(&priv->tx_clk, clk_rate);
Michal Simek9b7aac72021-02-09 15:28:15 +0100493 if (IS_ERR_VALUE(ret)) {
Stefan Herbrechtsmeiereff55c52017-01-17 16:27:25 +0100494 dev_err(dev, "failed to set tx clock rate\n");
495 return ret;
496 }
497
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700498 ret = clk_enable(&priv->tx_clk);
Michal Simek9b7aac72021-02-09 15:28:15 +0100499 if (ret) {
Stefan Herbrechtsmeiereff55c52017-01-17 16:27:25 +0100500 dev_err(dev, "failed to enable tx clock\n");
501 return ret;
502 }
Michal Simek80243522012-10-15 14:01:23 +0200503
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700504 if (priv->clk_en_info & RXCLK_EN) {
505 ret = clk_enable(&priv->rx_clk);
506 if (ret) {
507 dev_err(dev, "failed to enable rx clock\n");
508 return ret;
509 }
510 }
Michal Simek80243522012-10-15 14:01:23 +0200511 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
512 ZYNQ_GEM_NWCTRL_TXEN_MASK);
513
Michal Simek185f7d92012-09-13 20:23:34 +0000514 return 0;
515}
516
Michal Simek6889ca72015-11-30 14:14:56 +0100517static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000518{
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530519 dma_addr_t addr;
520 u32 size;
Michal Simek6889ca72015-11-30 14:14:56 +0100521 struct zynq_gem_priv *priv = dev_get_priv(dev);
522 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200523 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000524
Michal Simek185f7d92012-09-13 20:23:34 +0000525 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530526 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000527
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530528 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
529#if defined(CONFIG_PHYS_64BIT)
530 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
531#endif
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530532 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200533 ZYNQ_GEM_TXBUF_LAST_MASK;
534 /* Dummy descriptor to mark it as the last in descriptor chain */
535 current_bd->addr = 0x0;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530536#if defined(CONFIG_PHYS_64BIT)
537 current_bd->addr_hi = 0x0;
538#endif
Michal Simek23a598f2015-08-17 09:58:54 +0200539 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
540 ZYNQ_GEM_TXBUF_LAST_MASK|
541 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530542
Michal Simek45c07742015-08-17 09:50:09 +0200543 /* setup BD */
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530544 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
545#if defined(CONFIG_PHYS_64BIT)
546 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
547#endif
Michal Simek45c07742015-08-17 09:50:09 +0200548
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530549 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530550 addr &= ~(ARCH_DMA_MINALIGN - 1);
551 size = roundup(len, ARCH_DMA_MINALIGN);
552 flush_dcache_range(addr, addr + size);
553 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000554
555 /* Start transmit */
556 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
557
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530558 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530559 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
560 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000561
Álvaro Fernández Rojas48263502018-01-23 17:14:55 +0100562 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
563 true, 20000, true);
Michal Simek185f7d92012-09-13 20:23:34 +0000564}
565
566/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100567static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000568{
569 int frame_len;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530570 dma_addr_t addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100571 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000572 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000573
574 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100575 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000576
577 if (!(current_bd->status &
578 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
579 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100580 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000581 }
582
583 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100584 if (!frame_len) {
585 printf("%s: Zero size packet?\n", __func__);
586 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000587 }
588
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530589#if defined(CONFIG_PHYS_64BIT)
590 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
591 | ((dma_addr_t)current_bd->addr_hi << 32));
592#else
Michal Simek9d9211a2015-12-09 14:26:48 +0100593 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530594#endif
Michal Simek9d9211a2015-12-09 14:26:48 +0100595 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumar9a7799f2018-11-26 16:27:38 +0530596
Michal Simek9d9211a2015-12-09 14:26:48 +0100597 *packetp = (uchar *)(uintptr_t)addr;
598
Stefan Theil10598582018-12-17 09:12:30 +0100599 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
600 barrier();
601
Michal Simek9d9211a2015-12-09 14:26:48 +0100602 return frame_len;
603}
604
605static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
606{
607 struct zynq_gem_priv *priv = dev_get_priv(dev);
608 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
609 struct emac_bd *first_bd;
Ashok Reddy Soma0f8defd2020-02-23 08:01:29 -0700610 dma_addr_t addr;
Michal Simek9d9211a2015-12-09 14:26:48 +0100611
612 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
613 priv->rx_first_buf = priv->rxbd_current;
614 } else {
615 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
616 current_bd->status = 0xF0000000; /* FIXME */
617 }
618
619 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
620 first_bd = &priv->rx_bd[priv->rx_first_buf];
621 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
622 first_bd->status = 0xF0000000;
623 }
624
Ashok Reddy Soma0f8defd2020-02-23 08:01:29 -0700625 /* Flush the cache for the packet as well */
626#if defined(CONFIG_PHYS_64BIT)
627 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
628 | ((dma_addr_t)current_bd->addr_hi << 32));
629#else
630 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
631#endif
632 flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN,
633 ARCH_DMA_MINALIGN));
634 barrier();
635
Michal Simek9d9211a2015-12-09 14:26:48 +0100636 if ((++priv->rxbd_current) >= RX_BUF)
637 priv->rxbd_current = 0;
638
Michal Simekda872d72015-12-09 14:16:32 +0100639 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000640}
641
Michal Simek6889ca72015-11-30 14:14:56 +0100642static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000643{
Michal Simek6889ca72015-11-30 14:14:56 +0100644 struct zynq_gem_priv *priv = dev_get_priv(dev);
645 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000646
Michal Simek80243522012-10-15 14:01:23 +0200647 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
648 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000649}
650
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600651__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
652{
653 return -ENOSYS;
654}
655
656static int zynq_gem_read_rom_mac(struct udevice *dev)
657{
Simon Glassc69cda22020-12-03 16:55:20 -0700658 struct eth_pdata *pdata = dev_get_plat(dev);
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600659
Olliver Schinaglb2330892017-04-03 16:18:53 +0200660 if (!pdata)
661 return -ENOSYS;
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600662
Olliver Schinaglb2330892017-04-03 16:18:53 +0200663 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600664}
665
Michal Simek6889ca72015-11-30 14:14:56 +0100666static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
667 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000668{
Michal Simek6889ca72015-11-30 14:14:56 +0100669 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000670 int ret;
Michal Simekd1b226b2018-06-14 09:08:44 +0200671 u16 val = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000672
Michal Simek6889ca72015-11-30 14:14:56 +0100673 ret = phyread(priv, addr, reg, &val);
674 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
675 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000676}
677
Michal Simek6889ca72015-11-30 14:14:56 +0100678static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
679 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000680{
Michal Simek6889ca72015-11-30 14:14:56 +0100681 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000682
Michal Simek6889ca72015-11-30 14:14:56 +0100683 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
684 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000685}
686
Michal Simek6889ca72015-11-30 14:14:56 +0100687static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000688{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530689 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100690 struct zynq_gem_priv *priv = dev_get_priv(dev);
691 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000692
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530693 /* Align rxbuffers to ARCH_DMA_MINALIGN */
694 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simek5b2c9a62018-06-13 15:20:35 +0200695 if (!priv->rxbuffers)
696 return -ENOMEM;
697
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530698 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
T Karthik Reddyb6779272020-01-15 02:15:13 -0700699 ulong addr = (ulong)priv->rxbuffers;
Stefan Theil10598582018-12-17 09:12:30 +0100700 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
701 barrier();
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530702
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530703 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530704 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek58ecd9a2020-02-06 14:36:46 +0100705 if (!bd_space) {
706 ret = -ENOMEM;
707 goto err1;
708 }
Michal Simek5b2c9a62018-06-13 15:20:35 +0200709
Michal Simek9ce1edc2015-04-15 13:31:28 +0200710 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
711 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530712
713 /* Initialize the bd spaces for tx and rx bd's */
714 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530715 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530716
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700717 ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk);
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530718 if (ret < 0) {
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700719 dev_err(dev, "failed to get tx_clock\n");
Michal Simeka13a8212021-02-11 19:03:30 +0100720 goto err2;
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530721 }
Siva Durga Prasad Paladugua765bdd2016-11-15 16:15:42 +0530722
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700723 if (priv->clk_en_info & RXCLK_EN) {
724 ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk);
725 if (ret < 0) {
726 dev_err(dev, "failed to get rx_clock\n");
Michal Simeka13a8212021-02-11 19:03:30 +0100727 goto err2;
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700728 }
729 }
730
Michal Simek6889ca72015-11-30 14:14:56 +0100731 priv->bus = mdio_alloc();
732 priv->bus->read = zynq_gem_miiphy_read;
733 priv->bus->write = zynq_gem_miiphy_write;
734 priv->bus->priv = priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000735
Simon Glass8b85dfc2020-12-16 21:20:07 -0700736 ret = mdio_register_seq(priv->bus, dev_seq(dev));
Michal Simekc8e29272015-11-30 13:58:36 +0100737 if (ret)
Michal Simek58ecd9a2020-02-06 14:36:46 +0100738 goto err2;
Michal Simekc8e29272015-11-30 13:58:36 +0100739
Michal Simek58ecd9a2020-02-06 14:36:46 +0100740 ret = zynq_phy_init(dev);
741 if (ret)
Michael Walle038e0242021-02-10 22:41:57 +0100742 goto err3;
Michal Simek58ecd9a2020-02-06 14:36:46 +0100743
744 return ret;
745
Michael Walle038e0242021-02-10 22:41:57 +0100746err3:
747 mdio_unregister(priv->bus);
Michal Simek58ecd9a2020-02-06 14:36:46 +0100748err2:
Michal Simek58ecd9a2020-02-06 14:36:46 +0100749 free(priv->tx_bd);
Michal Simeka13a8212021-02-11 19:03:30 +0100750err1:
751 free(priv->rxbuffers);
Michal Simek58ecd9a2020-02-06 14:36:46 +0100752 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000753}
Michal Simek6889ca72015-11-30 14:14:56 +0100754
755static int zynq_gem_remove(struct udevice *dev)
756{
757 struct zynq_gem_priv *priv = dev_get_priv(dev);
758
759 free(priv->phydev);
760 mdio_unregister(priv->bus);
761 mdio_free(priv->bus);
762
763 return 0;
764}
765
766static const struct eth_ops zynq_gem_ops = {
767 .start = zynq_gem_init,
768 .send = zynq_gem_send,
769 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100770 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100771 .stop = zynq_gem_halt,
772 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershbergera509a1d2016-01-26 11:57:03 -0600773 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek6889ca72015-11-30 14:14:56 +0100774};
775
Simon Glassd1998a92020-12-03 16:55:21 -0700776static int zynq_gem_of_to_plat(struct udevice *dev)
Michal Simek6889ca72015-11-30 14:14:56 +0100777{
Simon Glassc69cda22020-12-03 16:55:20 -0700778 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek6889ca72015-11-30 14:14:56 +0100779 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530780 struct ofnode_phandle_args phandle_args;
Michal Simek3cdb1452015-11-30 14:17:50 +0100781 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100782
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530783 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek6889ca72015-11-30 14:14:56 +0100784 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
Michal Simek25de8a82016-05-30 10:43:11 +0200785 priv->mdiobase = priv->iobase;
Michal Simek6889ca72015-11-30 14:14:56 +0100786 /* Hardcode for now */
Michal Simekbcdfef72015-12-09 09:29:12 +0100787 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100788
Michal Simek3888c8d2018-09-20 09:42:27 +0200789 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
790 &phandle_args)) {
Michal Simek8c40e072016-05-30 10:43:11 +0200791 fdt_addr_t addr;
792 ofnode parent;
793
Michal Simek3888c8d2018-09-20 09:42:27 +0200794 debug("phy-handle does exist %s\n", dev->name);
795 priv->phyaddr = ofnode_read_u32_default(phandle_args.node,
796 "reg", -1);
797 priv->phy_of_node = phandle_args.node;
798 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
799 "max-speed",
800 SPEED_1000);
Michal Simek8c40e072016-05-30 10:43:11 +0200801
802 parent = ofnode_get_parent(phandle_args.node);
803 addr = ofnode_get_addr(parent);
804 if (addr != FDT_ADDR_T_NONE) {
805 debug("MDIO bus not found %s\n", dev->name);
806 priv->mdiobase = (struct zynq_gem_regs *)addr;
807 }
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530808 }
Michal Simek6889ca72015-11-30 14:14:56 +0100809
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530810 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Michal Simek3cdb1452015-11-30 14:17:50 +0100811 if (phy_mode)
812 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
813 if (pdata->phy_interface == -1) {
814 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
815 return -EINVAL;
816 }
817 priv->interface = pdata->phy_interface;
818
Siva Durga Prasad Paladugu26026e62018-07-16 18:25:45 +0530819 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugudd12a272017-11-23 12:56:55 +0530820
Michal Simek25de8a82016-05-30 10:43:11 +0200821 printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n",
822 (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phyaddr,
823 phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100824
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700825 priv->clk_en_info = dev_get_driver_data(dev);
826
Michal Simek6889ca72015-11-30 14:14:56 +0100827 return 0;
828}
829
830static const struct udevice_id zynq_gem_ids[] = {
T Karthik Reddyea4d4cb2021-02-03 03:10:48 -0700831 { .compatible = "cdns,versal-gem", .data = RXCLK_EN },
Michal Simek6889ca72015-11-30 14:14:56 +0100832 { .compatible = "cdns,zynqmp-gem" },
833 { .compatible = "cdns,zynq-gem" },
834 { .compatible = "cdns,gem" },
835 { }
836};
837
838U_BOOT_DRIVER(zynq_gem) = {
839 .name = "zynq_gem",
840 .id = UCLASS_ETH,
841 .of_match = zynq_gem_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700842 .of_to_plat = zynq_gem_of_to_plat,
Michal Simek6889ca72015-11-30 14:14:56 +0100843 .probe = zynq_gem_probe,
844 .remove = zynq_gem_remove,
845 .ops = &zynq_gem_ops,
Simon Glass41575d82020-12-03 16:55:17 -0700846 .priv_auto = sizeof(struct zynq_gem_priv),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700847 .plat_auto = sizeof(struct eth_pdata),
Michal Simek6889ca72015-11-30 14:14:56 +0100848};