Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 1 | menu "MIPS architecture" |
| 2 | depends on MIPS |
| 3 | |
| 4 | config SYS_ARCH |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 5 | default "mips" |
| 6 | |
Daniel Schwierzeck | b9863b6 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 7 | config SYS_CPU |
Paul Burton | 20286cd | 2016-05-16 10:52:11 +0100 | [diff] [blame] | 8 | default "mips32" if CPU_MIPS32 |
| 9 | default "mips64" if CPU_MIPS64 |
Daniel Schwierzeck | b9863b6 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 10 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 11 | choice |
| 12 | prompt "Target select" |
Joe Hershberger | a26cd04 | 2015-05-12 14:46:23 -0500 | [diff] [blame] | 13 | optional |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 14 | |
| 15 | config TARGET_QEMU_MIPS |
| 16 | bool "Support qemu-mips" |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 17 | select ROM_EXCEPTION_VECTORS |
Daniel Schwierzeck | 0e1dc34 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 18 | select SUPPORTS_BIG_ENDIAN |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 19 | select SUPPORTS_CPU_MIPS32_R1 |
| 20 | select SUPPORTS_CPU_MIPS32_R2 |
Daniel Schwierzeck | aa45f75 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 21 | select SUPPORTS_CPU_MIPS64_R1 |
| 22 | select SUPPORTS_CPU_MIPS64_R2 |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 23 | select SUPPORTS_LITTLE_ENDIAN |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 24 | |
| 25 | config TARGET_MALTA |
| 26 | bool "Support malta" |
Paul Burton | 6242aa1 | 2016-05-17 07:43:28 +0100 | [diff] [blame] | 27 | select DM |
| 28 | select DM_SERIAL |
Paul Burton | 05e3425 | 2016-01-29 13:54:52 +0000 | [diff] [blame] | 29 | select DYNAMIC_IO_PORT_BASE |
Paul Burton | 566ce04d | 2016-09-21 11:18:56 +0100 | [diff] [blame] | 30 | select MIPS_CM |
Daniel Schwierzeck | d1c3d8b | 2018-09-07 19:18:44 +0200 | [diff] [blame] | 31 | select MIPS_INSERT_BOOT_CONFIG |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 32 | select MIPS_L1_CACHE_SHIFT_6 |
Paul Burton | 566ce04d | 2016-09-21 11:18:56 +0100 | [diff] [blame] | 33 | select MIPS_L2_CACHE |
Paul Burton | 6242aa1 | 2016-05-17 07:43:28 +0100 | [diff] [blame] | 34 | select OF_CONTROL |
| 35 | select OF_ISA_BUS |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 36 | select ROM_EXCEPTION_VECTORS |
Daniel Schwierzeck | 0e1dc34 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 37 | select SUPPORTS_BIG_ENDIAN |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 38 | select SUPPORTS_CPU_MIPS32_R1 |
| 39 | select SUPPORTS_CPU_MIPS32_R2 |
Paul Burton | 40ba13c | 2016-05-16 10:52:14 +0100 | [diff] [blame] | 40 | select SUPPORTS_CPU_MIPS32_R6 |
Paul Burton | 0f832b9 | 2016-05-26 14:49:36 +0100 | [diff] [blame] | 41 | select SUPPORTS_CPU_MIPS64_R1 |
| 42 | select SUPPORTS_CPU_MIPS64_R2 |
| 43 | select SUPPORTS_CPU_MIPS64_R6 |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 44 | select SUPPORTS_LITTLE_ENDIAN |
Daniel Schwierzeck | 9d638ee | 2015-01-18 22:00:18 +0100 | [diff] [blame] | 45 | select SWAP_IO_SPACE |
Michal Simek | 08a00cb | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 46 | imply CMD_DM |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 47 | |
| 48 | config TARGET_VCT |
| 49 | bool "Support vct" |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 50 | select ROM_EXCEPTION_VECTORS |
Daniel Schwierzeck | 0e1dc34 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 51 | select SUPPORTS_BIG_ENDIAN |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 52 | select SUPPORTS_CPU_MIPS32_R1 |
| 53 | select SUPPORTS_CPU_MIPS32_R2 |
Paul Burton | dd7c720 | 2015-01-29 01:28:02 +0000 | [diff] [blame] | 54 | select SYS_MIPS_CACHE_INIT_RAM_LOAD |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 55 | |
Wills Wang | 1d3d0f1 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 56 | config ARCH_ATH79 |
| 57 | bool "Support QCA/Atheros ath79" |
Wills Wang | 1d3d0f1 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 58 | select DM |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 59 | select OF_CONTROL |
Michal Simek | 08a00cb | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 60 | imply CMD_DM |
Wills Wang | 1d3d0f1 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 61 | |
Gregory CLEMENT | dd1033e | 2018-12-14 16:16:47 +0100 | [diff] [blame] | 62 | config ARCH_MSCC |
| 63 | bool "Support MSCC VCore-III" |
| 64 | select OF_CONTROL |
| 65 | select DM |
| 66 | |
Álvaro Fernández Rojas | ee42214 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 67 | config ARCH_BMIPS |
| 68 | bool "Support BMIPS SoCs" |
Álvaro Fernández Rojas | ee42214 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 69 | select CLK |
| 70 | select CPU |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 71 | select DM |
| 72 | select OF_CONTROL |
Álvaro Fernández Rojas | ee42214 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 73 | select RAM |
| 74 | select SYSRESET |
Michal Simek | 08a00cb | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 75 | imply CMD_DM |
Álvaro Fernández Rojas | ee42214 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 76 | |
Stefan Roese | 4c835a6 | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 77 | config ARCH_MT7620 |
| 78 | bool "Support MT7620/7688 SoCs" |
| 79 | imply CMD_DM |
| 80 | select DISPLAY_CPUINFO |
| 81 | select DM |
Stefan Roese | b4a6a1b | 2018-10-09 08:59:09 +0200 | [diff] [blame] | 82 | imply DM_ETH |
| 83 | imply DM_GPIO |
Stefan Roese | 4c835a6 | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 84 | select DM_SERIAL |
| 85 | imply DM_SPI |
| 86 | imply DM_SPI_FLASH |
Stefan Roese | a5f50e0 | 2018-12-18 10:27:14 +0100 | [diff] [blame] | 87 | select ARCH_MISC_INIT |
Stefan Roese | 4c835a6 | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 88 | select MIPS_TUNE_24KC |
| 89 | select OF_CONTROL |
| 90 | select ROM_EXCEPTION_VECTORS |
| 91 | select SUPPORTS_CPU_MIPS32_R1 |
| 92 | select SUPPORTS_CPU_MIPS32_R2 |
| 93 | select SUPPORTS_LITTLE_ENDIAN |
Stefan Roese | 41f6e6e | 2018-08-16 15:27:32 +0200 | [diff] [blame] | 94 | select SYSRESET |
Stefan Roese | 4c835a6 | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 95 | |
Paul Burton | cd71b1d | 2018-12-16 19:25:22 -0300 | [diff] [blame] | 96 | config ARCH_JZ47XX |
| 97 | bool "Support Ingenic JZ47xx" |
| 98 | select SUPPORT_SPL |
| 99 | select OF_CONTROL |
| 100 | select DM |
| 101 | |
Purna Chandra Mandal | 32c1a6e | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 102 | config MACH_PIC32 |
| 103 | bool "Support Microchip PIC32" |
Purna Chandra Mandal | 32c1a6e | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 104 | select DM |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 105 | select OF_CONTROL |
Michal Simek | 08a00cb | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 106 | imply CMD_DM |
Purna Chandra Mandal | 32c1a6e | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 107 | |
Paul Burton | ad8783c | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 108 | config TARGET_BOSTON |
| 109 | bool "Support Boston" |
| 110 | select DM |
| 111 | select DM_SERIAL |
Paul Burton | ad8783c | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 112 | select MIPS_CM |
| 113 | select MIPS_L1_CACHE_SHIFT_6 |
| 114 | select MIPS_L2_CACHE |
Paul Burton | d2b12a5 | 2017-04-30 21:22:42 +0200 | [diff] [blame] | 115 | select OF_BOARD_SETUP |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 116 | select OF_CONTROL |
| 117 | select ROM_EXCEPTION_VECTORS |
Paul Burton | ad8783c | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 118 | select SUPPORTS_BIG_ENDIAN |
Paul Burton | ad8783c | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 119 | select SUPPORTS_CPU_MIPS32_R1 |
| 120 | select SUPPORTS_CPU_MIPS32_R2 |
| 121 | select SUPPORTS_CPU_MIPS32_R6 |
| 122 | select SUPPORTS_CPU_MIPS64_R1 |
| 123 | select SUPPORTS_CPU_MIPS64_R2 |
| 124 | select SUPPORTS_CPU_MIPS64_R6 |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 125 | select SUPPORTS_LITTLE_ENDIAN |
Michal Simek | 08a00cb | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 126 | imply CMD_DM |
Paul Burton | ad8783c | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 127 | |
Zubair Lutfullah Kakakhel | ebf2b9e | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 128 | config TARGET_XILFPGA |
| 129 | bool "Support Imagination Xilfpga" |
Zubair Lutfullah Kakakhel | ebf2b9e | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 130 | select DM |
Zubair Lutfullah Kakakhel | ebf2b9e | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 131 | select DM_ETH |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 132 | select DM_GPIO |
| 133 | select DM_SERIAL |
| 134 | select MIPS_L1_CACHE_SHIFT_4 |
| 135 | select OF_CONTROL |
| 136 | select ROM_EXCEPTION_VECTORS |
Zubair Lutfullah Kakakhel | ebf2b9e | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 137 | select SUPPORTS_CPU_MIPS32_R1 |
| 138 | select SUPPORTS_CPU_MIPS32_R2 |
Michal Simek | 5ed063d | 2018-07-23 15:55:13 +0200 | [diff] [blame] | 139 | select SUPPORTS_LITTLE_ENDIAN |
Michal Simek | 08a00cb | 2018-07-23 15:55:14 +0200 | [diff] [blame] | 140 | imply CMD_DM |
Zubair Lutfullah Kakakhel | ebf2b9e | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 141 | help |
| 142 | This supports IMGTEC MIPSfpga platform |
| 143 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 144 | endchoice |
| 145 | |
Paul Burton | ad8783c | 2016-09-08 07:47:39 +0100 | [diff] [blame] | 146 | source "board/imgtec/boston/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 147 | source "board/imgtec/malta/Kconfig" |
Zubair Lutfullah Kakakhel | ebf2b9e | 2016-07-29 15:11:20 +0100 | [diff] [blame] | 148 | source "board/imgtec/xilfpga/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 149 | source "board/micronas/vct/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 150 | source "board/qemu-mips/Kconfig" |
Wills Wang | 1d3d0f1 | 2016-03-16 16:59:52 +0800 | [diff] [blame] | 151 | source "arch/mips/mach-ath79/Kconfig" |
Gregory CLEMENT | dd1033e | 2018-12-14 16:16:47 +0100 | [diff] [blame] | 152 | source "arch/mips/mach-mscc/Kconfig" |
Álvaro Fernández Rojas | ee42214 | 2017-04-25 00:39:20 +0200 | [diff] [blame] | 153 | source "arch/mips/mach-bmips/Kconfig" |
Paul Burton | cd71b1d | 2018-12-16 19:25:22 -0300 | [diff] [blame] | 154 | source "arch/mips/mach-jz47xx/Kconfig" |
Purna Chandra Mandal | 32c1a6e | 2016-01-28 15:30:10 +0530 | [diff] [blame] | 155 | source "arch/mips/mach-pic32/Kconfig" |
Stefan Roese | 4c835a6 | 2018-09-05 15:12:35 +0200 | [diff] [blame] | 156 | source "arch/mips/mach-mt7620/Kconfig" |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 157 | |
Daniel Schwierzeck | 0e1dc34 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 158 | if MIPS |
| 159 | |
| 160 | choice |
| 161 | prompt "Endianness selection" |
| 162 | help |
| 163 | Some MIPS boards can be configured for either little or big endian |
| 164 | byte order. These modes require different U-Boot images. In general there |
| 165 | is one preferred byteorder for a particular system but some systems are |
| 166 | just as commonly used in the one or the other endianness. |
| 167 | |
| 168 | config SYS_BIG_ENDIAN |
| 169 | bool "Big endian" |
| 170 | depends on SUPPORTS_BIG_ENDIAN |
| 171 | |
| 172 | config SYS_LITTLE_ENDIAN |
| 173 | bool "Little endian" |
| 174 | depends on SUPPORTS_LITTLE_ENDIAN |
| 175 | |
| 176 | endchoice |
| 177 | |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 178 | choice |
| 179 | prompt "CPU selection" |
| 180 | default CPU_MIPS32_R2 |
| 181 | |
| 182 | config CPU_MIPS32_R1 |
| 183 | bool "MIPS32 Release 1" |
| 184 | depends on SUPPORTS_CPU_MIPS32_R1 |
| 185 | select 32BIT |
| 186 | help |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 187 | Choose this option to build an U-Boot for release 1 through 5 of the |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 188 | MIPS32 architecture. |
| 189 | |
| 190 | config CPU_MIPS32_R2 |
| 191 | bool "MIPS32 Release 2" |
| 192 | depends on SUPPORTS_CPU_MIPS32_R2 |
| 193 | select 32BIT |
| 194 | help |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 195 | Choose this option to build an U-Boot for release 2 through 5 of the |
| 196 | MIPS32 architecture. |
| 197 | |
| 198 | config CPU_MIPS32_R6 |
| 199 | bool "MIPS32 Release 6" |
| 200 | depends on SUPPORTS_CPU_MIPS32_R6 |
| 201 | select 32BIT |
| 202 | help |
| 203 | Choose this option to build an U-Boot for release 6 or later of the |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 204 | MIPS32 architecture. |
| 205 | |
| 206 | config CPU_MIPS64_R1 |
| 207 | bool "MIPS64 Release 1" |
| 208 | depends on SUPPORTS_CPU_MIPS64_R1 |
| 209 | select 64BIT |
| 210 | help |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 211 | Choose this option to build a kernel for release 1 through 5 of the |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 212 | MIPS64 architecture. |
| 213 | |
| 214 | config CPU_MIPS64_R2 |
| 215 | bool "MIPS64 Release 2" |
| 216 | depends on SUPPORTS_CPU_MIPS64_R2 |
| 217 | select 64BIT |
| 218 | help |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 219 | Choose this option to build a kernel for release 2 through 5 of the |
| 220 | MIPS64 architecture. |
| 221 | |
| 222 | config CPU_MIPS64_R6 |
| 223 | bool "MIPS64 Release 6" |
| 224 | depends on SUPPORTS_CPU_MIPS64_R6 |
| 225 | select 64BIT |
| 226 | help |
| 227 | Choose this option to build a kernel for release 6 or later of the |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 228 | MIPS64 architecture. |
| 229 | |
| 230 | endchoice |
| 231 | |
Daniel Schwierzeck | af3971f | 2016-02-14 18:52:57 +0100 | [diff] [blame] | 232 | menu "General setup" |
| 233 | |
| 234 | config ROM_EXCEPTION_VECTORS |
| 235 | bool "Build U-Boot image with exception vectors" |
| 236 | help |
| 237 | Enable this to include exception vectors in the U-Boot image. This is |
| 238 | required if the U-Boot entry point is equal to the address of the |
| 239 | CPU reset exception vector (e.g. U-Boot as ROM loader in Qemu, |
| 240 | U-Boot booted from parallel NOR flash). |
| 241 | Disable this, if the U-Boot image is booted from DRAM (e.g. by SPL). |
| 242 | In that case the image size will be reduced by 0x500 bytes. |
| 243 | |
Paul Burton | 939a255 | 2017-05-12 13:26:11 +0200 | [diff] [blame] | 244 | config MIPS_CM_BASE |
| 245 | hex "MIPS CM GCR Base Address" |
| 246 | depends on MIPS_CM |
Paul Burton | ed048e7 | 2017-04-30 21:22:41 +0200 | [diff] [blame] | 247 | default 0x16100000 if TARGET_BOSTON |
Paul Burton | 939a255 | 2017-05-12 13:26:11 +0200 | [diff] [blame] | 248 | default 0x1fbf8000 |
| 249 | help |
| 250 | The physical base address at which to map the MIPS Coherence Manager |
| 251 | Global Configuration Registers (GCRs). This should be set such that |
| 252 | the GCRs occupy a region of the physical address space which is |
| 253 | otherwise unused, or at minimum that software doesn't need to access. |
| 254 | |
Daniel Schwierzeck | 5ef337a | 2018-09-07 19:02:05 +0200 | [diff] [blame] | 255 | config MIPS_CACHE_INDEX_BASE |
| 256 | hex "Index base address for cache initialisation" |
| 257 | default 0x80000000 if CPU_MIPS32 |
| 258 | default 0xffffffff80000000 if CPU_MIPS64 |
| 259 | help |
| 260 | This is the base address for a memory block, which is used for |
| 261 | initialising the cache lines. This is also the base address of a memory |
| 262 | block which is used for loading and filling cache lines when |
| 263 | SYS_MIPS_CACHE_INIT_RAM_LOAD is selected. |
| 264 | Normally this is CKSEG0. If the MIPS system needs to move this block |
| 265 | to some SRAM or ScratchPad RAM, adapt this option accordingly. |
| 266 | |
Daniel Schwierzeck | 9630146 | 2018-11-01 02:02:21 +0100 | [diff] [blame] | 267 | config MIPS_RELOCATION_TABLE_SIZE |
| 268 | hex "Relocation table size" |
| 269 | range 0x100 0x10000 |
| 270 | default "0x8000" |
| 271 | ---help--- |
| 272 | A table of relocation data will be appended to the U-Boot binary |
| 273 | and parsed in relocate_code() to fix up all offsets in the relocated |
| 274 | U-Boot. |
| 275 | |
| 276 | This option allows the amount of space reserved for the table to be |
| 277 | adjusted in a range from 256 up to 64k. The default is 32k and should |
| 278 | be ok in most cases. Reduce this value to shrink the size of U-Boot |
| 279 | binary. |
| 280 | |
| 281 | The build will fail and a valid size suggested if this is too small. |
| 282 | |
| 283 | If unsure, leave at the default value. |
| 284 | |
Daniel Schwierzeck | af3971f | 2016-02-14 18:52:57 +0100 | [diff] [blame] | 285 | endmenu |
| 286 | |
Daniel Schwierzeck | 25fc664 | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 287 | menu "OS boot interface" |
| 288 | |
| 289 | config MIPS_BOOT_CMDLINE_LEGACY |
| 290 | bool "Hand over legacy command line to Linux kernel" |
| 291 | default y |
| 292 | help |
| 293 | Enable this option if you want U-Boot to hand over the Yamon-style |
| 294 | command line to the kernel. All bootargs will be prepared as argc/argv |
| 295 | compatible list. The argument count (argc) is stored in register $a0. |
| 296 | The address of the argument list (argv) is stored in register $a1. |
| 297 | |
Daniel Schwierzeck | ca65e58 | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 298 | config MIPS_BOOT_ENV_LEGACY |
| 299 | bool "Hand over legacy environment to Linux kernel" |
| 300 | default y |
| 301 | help |
| 302 | Enable this option if you want U-Boot to hand over the Yamon-style |
| 303 | environment to the kernel. Information like memory size, initrd |
| 304 | address and size will be prepared as zero-terminated key/value list. |
Robert P. J. Day | 1cc0a9f | 2016-05-04 04:47:31 -0400 | [diff] [blame] | 305 | The address of the environment is stored in register $a2. |
Daniel Schwierzeck | ca65e58 | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 306 | |
Daniel Schwierzeck | 5002d8c | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 307 | config MIPS_BOOT_FDT |
Daniel Schwierzeck | 90b1c9f | 2015-02-22 16:58:30 +0100 | [diff] [blame] | 308 | bool "Hand over a flattened device tree to Linux kernel" |
Daniel Schwierzeck | 5002d8c | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 309 | default n |
| 310 | help |
| 311 | Enable this option if you want U-Boot to hand over a flattened |
Daniel Schwierzeck | 90b1c9f | 2015-02-22 16:58:30 +0100 | [diff] [blame] | 312 | device tree to the kernel. According to UHI register $a0 will be set |
| 313 | to -2 and the FDT address is stored in $a1. |
Daniel Schwierzeck | 5002d8c | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 314 | |
Daniel Schwierzeck | 25fc664 | 2015-01-14 21:44:13 +0100 | [diff] [blame] | 315 | endmenu |
| 316 | |
Daniel Schwierzeck | 0e1dc34 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 317 | config SUPPORTS_BIG_ENDIAN |
| 318 | bool |
| 319 | |
| 320 | config SUPPORTS_LITTLE_ENDIAN |
| 321 | bool |
| 322 | |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 323 | config SUPPORTS_CPU_MIPS32_R1 |
| 324 | bool |
| 325 | |
| 326 | config SUPPORTS_CPU_MIPS32_R2 |
| 327 | bool |
| 328 | |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 329 | config SUPPORTS_CPU_MIPS32_R6 |
| 330 | bool |
| 331 | |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 332 | config SUPPORTS_CPU_MIPS64_R1 |
| 333 | bool |
| 334 | |
| 335 | config SUPPORTS_CPU_MIPS64_R2 |
| 336 | bool |
| 337 | |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 338 | config SUPPORTS_CPU_MIPS64_R6 |
| 339 | bool |
| 340 | |
Daniel Schwierzeck | c57dafb | 2015-01-18 21:59:35 +0100 | [diff] [blame] | 341 | config CPU_MIPS32 |
| 342 | bool |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 343 | default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6 |
Daniel Schwierzeck | c57dafb | 2015-01-18 21:59:35 +0100 | [diff] [blame] | 344 | |
| 345 | config CPU_MIPS64 |
| 346 | bool |
Paul Burton | c52ebea | 2016-05-16 10:52:12 +0100 | [diff] [blame] | 347 | default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6 |
Daniel Schwierzeck | c57dafb | 2015-01-18 21:59:35 +0100 | [diff] [blame] | 348 | |
Daniel Schwierzeck | 0315a28 | 2015-12-26 19:55:37 +0100 | [diff] [blame] | 349 | config MIPS_TUNE_4KC |
| 350 | bool |
| 351 | |
| 352 | config MIPS_TUNE_14KC |
| 353 | bool |
| 354 | |
| 355 | config MIPS_TUNE_24KC |
| 356 | bool |
| 357 | |
Daniel Schwierzeck | 5f9cc36 | 2016-05-27 15:39:39 +0200 | [diff] [blame] | 358 | config MIPS_TUNE_34KC |
| 359 | bool |
| 360 | |
Marek Vasut | 0a0a958 | 2016-05-06 20:10:33 +0200 | [diff] [blame] | 361 | config MIPS_TUNE_74KC |
| 362 | bool |
| 363 | |
Daniel Schwierzeck | 02611cb | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 364 | config 32BIT |
| 365 | bool |
| 366 | |
| 367 | config 64BIT |
| 368 | bool |
| 369 | |
Daniel Schwierzeck | 9d638ee | 2015-01-18 22:00:18 +0100 | [diff] [blame] | 370 | config SWAP_IO_SPACE |
| 371 | bool |
| 372 | |
Paul Burton | dd7c720 | 2015-01-29 01:28:02 +0000 | [diff] [blame] | 373 | config SYS_MIPS_CACHE_INIT_RAM_LOAD |
| 374 | bool |
| 375 | |
Daniel Schwierzeck | 924ad86 | 2016-06-04 16:13:21 +0200 | [diff] [blame] | 376 | config MIPS_INIT_STACK_IN_SRAM |
| 377 | bool |
| 378 | default n |
| 379 | help |
| 380 | Select this if the initial stack frame could be setup in SRAM. |
| 381 | Normally the initial stack frame is set up in DRAM which is often |
| 382 | only available after lowlevel_init. With this option the initial |
| 383 | stack frame and the early C environment is set up before |
| 384 | lowlevel_init. Thus lowlevel_init does not need to be implemented |
| 385 | in assembler. |
| 386 | |
Paul Burton | ace3be4 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 387 | config SYS_DCACHE_SIZE |
| 388 | int |
| 389 | default 0 |
| 390 | help |
| 391 | The total size of the L1 Dcache, if known at compile time. |
| 392 | |
Paul Burton | 3722862 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 393 | config SYS_DCACHE_LINE_SIZE |
Paul Burton | 4b7b0a0 | 2016-06-09 13:09:52 +0100 | [diff] [blame] | 394 | int |
Paul Burton | 3722862 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 395 | default 0 |
| 396 | help |
| 397 | The size of L1 Dcache lines, if known at compile time. |
| 398 | |
Paul Burton | ace3be4 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 399 | config SYS_ICACHE_SIZE |
| 400 | int |
| 401 | default 0 |
| 402 | help |
| 403 | The total size of the L1 ICache, if known at compile time. |
| 404 | |
Paul Burton | 3722862 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 405 | config SYS_ICACHE_LINE_SIZE |
Paul Burton | ace3be4 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 406 | int |
| 407 | default 0 |
| 408 | help |
Paul Burton | 3722862 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 409 | The size of L1 Icache lines, if known at compile time. |
Paul Burton | ace3be4 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 410 | |
| 411 | config SYS_CACHE_SIZE_AUTO |
| 412 | def_bool y if SYS_DCACHE_SIZE = 0 && SYS_ICACHE_SIZE = 0 && \ |
Paul Burton | 3722862 | 2016-05-27 14:28:05 +0100 | [diff] [blame] | 413 | SYS_DCACHE_LINE_SIZE = 0 && SYS_ICACHE_LINE_SIZE = 0 |
Paul Burton | ace3be4 | 2016-05-27 14:28:04 +0100 | [diff] [blame] | 414 | help |
| 415 | Select this (or let it be auto-selected by not defining any cache |
| 416 | sizes) in order to allow U-Boot to automatically detect the sizes |
| 417 | of caches at runtime. This has a small cost in code size & runtime |
| 418 | so if you know the cache configuration for your system at compile |
| 419 | time it would be beneficial to configure it. |
| 420 | |
Daniel Schwierzeck | f53830e | 2016-01-09 17:32:50 +0100 | [diff] [blame] | 421 | config MIPS_L1_CACHE_SHIFT_4 |
| 422 | bool |
| 423 | |
| 424 | config MIPS_L1_CACHE_SHIFT_5 |
| 425 | bool |
| 426 | |
| 427 | config MIPS_L1_CACHE_SHIFT_6 |
| 428 | bool |
| 429 | |
| 430 | config MIPS_L1_CACHE_SHIFT_7 |
| 431 | bool |
| 432 | |
| 433 | config MIPS_L1_CACHE_SHIFT |
| 434 | int |
| 435 | default "7" if MIPS_L1_CACHE_SHIFT_7 |
| 436 | default "6" if MIPS_L1_CACHE_SHIFT_6 |
| 437 | default "5" if MIPS_L1_CACHE_SHIFT_5 |
| 438 | default "4" if MIPS_L1_CACHE_SHIFT_4 |
| 439 | default "5" |
| 440 | |
Paul Burton | 4baa0ab | 2016-09-21 11:18:54 +0100 | [diff] [blame] | 441 | config MIPS_L2_CACHE |
| 442 | bool |
| 443 | help |
| 444 | Select this if your system includes an L2 cache and you want U-Boot |
| 445 | to initialise & maintain it. |
| 446 | |
Paul Burton | 05e3425 | 2016-01-29 13:54:52 +0000 | [diff] [blame] | 447 | config DYNAMIC_IO_PORT_BASE |
| 448 | bool |
| 449 | |
Paul Burton | b2b135d | 2016-09-21 11:18:53 +0100 | [diff] [blame] | 450 | config MIPS_CM |
| 451 | bool |
| 452 | help |
| 453 | Select this if your system contains a MIPS Coherence Manager and you |
| 454 | wish U-Boot to configure it or make use of it to retrieve system |
| 455 | information such as cache configuration. |
| 456 | |
Daniel Schwierzeck | d1c3d8b | 2018-09-07 19:18:44 +0200 | [diff] [blame] | 457 | config MIPS_INSERT_BOOT_CONFIG |
| 458 | bool |
| 459 | default n |
| 460 | help |
| 461 | Enable this to insert some board-specific boot configuration in |
| 462 | the U-Boot binary at offset 0x10. |
| 463 | |
| 464 | config MIPS_BOOT_CONFIG_WORD0 |
| 465 | hex |
| 466 | depends on MIPS_INSERT_BOOT_CONFIG |
| 467 | default 0x420 if TARGET_MALTA |
| 468 | default 0x0 |
| 469 | help |
| 470 | Value which is inserted as boot config word 0. |
| 471 | |
| 472 | config MIPS_BOOT_CONFIG_WORD1 |
| 473 | hex |
| 474 | depends on MIPS_INSERT_BOOT_CONFIG |
| 475 | default 0x0 |
| 476 | help |
| 477 | Value which is inserted as boot config word 1. |
| 478 | |
Daniel Schwierzeck | 0e1dc34 | 2014-10-26 14:14:07 +0100 | [diff] [blame] | 479 | endif |
| 480 | |
Masahiro Yamada | dd84058 | 2014-07-30 14:08:14 +0900 | [diff] [blame] | 481 | endmenu |