blob: 009a545fcf30a36eeba5ac5ea327b12dc99ad6fb [file] [log] [blame]
Bin Meng117a4332018-09-26 06:55:06 -07001menu "RISC-V architecture"
Rick Chenf94c44e2017-12-26 13:55:52 +08002 depends on RISCV
3
4config SYS_ARCH
5 default "riscv"
6
7choice
8 prompt "Target select"
9 optional
10
Rick Chen6f4dd622018-05-29 09:54:40 +080011config TARGET_AX25_AE350
12 bool "Support ax25-ae350"
Rick Chenf94c44e2017-12-26 13:55:52 +080013
Padmarao Begari39494822019-05-28 15:47:51 +053014config TARGET_MICROCHIP_ICICLE
15 bool "Support Microchip PolarFire-SoC Icicle Board"
16
Bin Meng510e3792018-09-26 06:55:21 -070017config TARGET_QEMU_VIRT
18 bool "Support QEMU Virt Board"
19
Anup Patel3fda0262019-02-25 08:15:19 +000020config TARGET_SIFIVE_FU540
21 bool "Support SiFive FU540 Board"
22
Sean Andersona7c81fc2020-06-24 06:41:25 -040023config TARGET_SIPEED_MAIX
24 bool "Support Sipeed Maix Board"
25
Rick Chenf94c44e2017-12-26 13:55:52 +080026endchoice
27
Trevor Woernera0aba8a2019-05-03 09:40:59 -040028config SYS_ICACHE_OFF
29 bool "Do not enable icache"
30 default n
31 help
32 Do not enable instruction cache in U-Boot.
33
Trevor Woerner10015022019-05-03 09:41:00 -040034config SPL_SYS_ICACHE_OFF
35 bool "Do not enable icache in SPL"
36 depends on SPL
37 default SYS_ICACHE_OFF
38 help
39 Do not enable instruction cache in SPL.
40
Trevor Woernera0aba8a2019-05-03 09:40:59 -040041config SYS_DCACHE_OFF
42 bool "Do not enable dcache"
43 default n
44 help
45 Do not enable data cache in U-Boot.
46
Trevor Woerner10015022019-05-03 09:41:00 -040047config SPL_SYS_DCACHE_OFF
48 bool "Do not enable dcache in SPL"
49 depends on SPL
50 default SYS_DCACHE_OFF
51 help
52 Do not enable data cache in SPL.
53
Rick Chen52923c62018-11-07 09:34:06 +080054# board-specific options below
Rick Chen6f4dd622018-05-29 09:54:40 +080055source "board/AndesTech/ax25-ae350/Kconfig"
Bin Meng510e3792018-09-26 06:55:21 -070056source "board/emulation/qemu-riscv/Kconfig"
Padmarao Begari39494822019-05-28 15:47:51 +053057source "board/microchip/mpfs_icicle/Kconfig"
Anup Patel3fda0262019-02-25 08:15:19 +000058source "board/sifive/fu540/Kconfig"
Sean Andersona7c81fc2020-06-24 06:41:25 -040059source "board/sipeed/maix/Kconfig"
Rick Chenf94c44e2017-12-26 13:55:52 +080060
Rick Chen52923c62018-11-07 09:34:06 +080061# platform-specific options below
62source "arch/riscv/cpu/ax25/Kconfig"
Pragnesh Patel7c45fc92020-05-29 11:33:34 +053063source "arch/riscv/cpu/fu540/Kconfig"
Anup Patelfdff1f92019-02-25 08:14:10 +000064source "arch/riscv/cpu/generic/Kconfig"
Rick Chen52923c62018-11-07 09:34:06 +080065
66# architecture-specific options below
67
Rick Chenf94c44e2017-12-26 13:55:52 +080068choice
Lukas Auer862e2e72018-11-22 11:26:12 +010069 prompt "Base ISA"
70 default ARCH_RV32I
Rick Chenf94c44e2017-12-26 13:55:52 +080071
Lukas Auer862e2e72018-11-22 11:26:12 +010072config ARCH_RV32I
73 bool "RV32I"
Rick Chenf94c44e2017-12-26 13:55:52 +080074 select 32BIT
75 help
Lukas Auer862e2e72018-11-22 11:26:12 +010076 Choose this option to target the RV32I base integer instruction set.
Rick Chenf94c44e2017-12-26 13:55:52 +080077
Lukas Auer862e2e72018-11-22 11:26:12 +010078config ARCH_RV64I
79 bool "RV64I"
Rick Chenf94c44e2017-12-26 13:55:52 +080080 select 64BIT
Lukas Auer71158562018-11-22 11:26:13 +010081 select PHYS_64BIT
Rick Chenf94c44e2017-12-26 13:55:52 +080082 help
Lukas Auer862e2e72018-11-22 11:26:12 +010083 Choose this option to target the RV64I base integer instruction set.
Rick Chenf94c44e2017-12-26 13:55:52 +080084
85endchoice
86
Lukas Auer8176ea42018-12-12 06:12:23 -080087choice
88 prompt "Code Model"
89 default CMODEL_MEDLOW
90
91config CMODEL_MEDLOW
92 bool "medium low code model"
93 help
94 U-Boot and its statically defined symbols must lie within a single 2 GiB
95 address range and must lie between absolute addresses -2 GiB and +2 GiB.
96
97config CMODEL_MEDANY
98 bool "medium any code model"
99 help
100 U-Boot and its statically defined symbols must be within any single 2 GiB
101 address range.
102
103endchoice
104
Anup Patel3cfc8252018-12-12 06:12:29 -0800105choice
106 prompt "Run Mode"
107 default RISCV_MMODE
108
109config RISCV_MMODE
110 bool "Machine"
111 help
112 Choose this option to build U-Boot for RISC-V M-Mode.
113
114config RISCV_SMODE
115 bool "Supervisor"
116 help
117 Choose this option to build U-Boot for RISC-V S-Mode.
118
119endchoice
120
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200121choice
122 prompt "SPL Run Mode"
123 default SPL_RISCV_MMODE
124 depends on SPL
125
126config SPL_RISCV_MMODE
127 bool "Machine"
128 help
129 Choose this option to build U-Boot SPL for RISC-V M-Mode.
130
131config SPL_RISCV_SMODE
132 bool "Supervisor"
133 help
134 Choose this option to build U-Boot SPL for RISC-V S-Mode.
135
136endchoice
137
Lukas Auerd57ffa62018-11-22 11:26:14 +0100138config RISCV_ISA_C
139 bool "Emit compressed instructions"
140 default y
141 help
142 Adds "C" to the ISA subsets that the toolchain is allowed to emit
143 when building U-Boot, which results in compressed instructions in the
144 U-Boot binary.
145
146config RISCV_ISA_A
147 def_bool y
148
Rick Chenf94c44e2017-12-26 13:55:52 +0800149config 32BIT
150 bool
151
152config 64BIT
153 bool
154
Bin Meng644a3cd2018-12-12 06:12:30 -0800155config SIFIVE_CLINT
156 bool
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200157 depends on RISCV_MMODE || SPL_RISCV_MMODE
Bin Meng644a3cd2018-12-12 06:12:30 -0800158 select REGMAP
159 select SYSCON
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200160 select SPL_REGMAP if SPL
161 select SPL_SYSCON if SPL
Bin Meng644a3cd2018-12-12 06:12:30 -0800162 help
163 The SiFive CLINT block holds memory-mapped control and status registers
164 associated with software and timer interrupts.
165
Rick Chen0d389462019-04-02 15:56:39 +0800166config ANDES_PLIC
167 bool
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200168 depends on RISCV_MMODE || SPL_RISCV_MMODE
Rick Chen0d389462019-04-02 15:56:39 +0800169 select REGMAP
170 select SYSCON
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200171 select SPL_REGMAP if SPL
172 select SPL_SYSCON if SPL
Rick Chen0d389462019-04-02 15:56:39 +0800173 help
174 The Andes PLIC block holds memory-mapped claim and pending registers
175 associated with software interrupt.
176
Rick Chena1f24872019-04-02 15:56:40 +0800177config ANDES_PLMT
178 bool
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200179 depends on RISCV_MMODE || SPL_RISCV_MMODE
Rick Chena1f24872019-04-02 15:56:40 +0800180 select REGMAP
181 select SYSCON
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200182 select SPL_REGMAP if SPL
183 select SPL_SYSCON if SPL
Rick Chena1f24872019-04-02 15:56:40 +0800184 help
185 The Andes PLMT block holds memory-mapped mtime register
186 associated with timer tick.
187
Anup Patel511107d2018-12-12 06:12:31 -0800188config RISCV_RDTIME
189 bool
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200190 default y if RISCV_SMODE || SPL_RISCV_SMODE
Anup Patel511107d2018-12-12 06:12:31 -0800191 help
192 The provides the riscv_get_time() API that is implemented using the
193 standard rdtime instruction. This is the case for S-mode U-Boot, and
194 is useful for processors that support rdtime in M-mode too.
195
Bin Meng92b64fe2018-12-12 06:12:33 -0800196config SYS_MALLOC_F_LEN
197 default 0x1000
198
Lukas Auerfa33f082019-03-17 19:28:32 +0100199config SMP
200 bool "Symmetric Multi-Processing"
Bin Meng6fa022e2020-04-16 08:09:31 -0700201 depends on SBI_V01 || !RISCV_SMODE
Lukas Auerfa33f082019-03-17 19:28:32 +0100202 help
203 This enables support for systems with more than one CPU. If
204 you say N here, U-Boot will run on single and multiprocessor
205 machines, but will use only one CPU of a multiprocessor
206 machine. If you say Y here, U-Boot will run on many, but not
207 all, single processor machines.
208
Bin Meng191636e2020-04-16 08:09:30 -0700209config SPL_SMP
210 bool "Symmetric Multi-Processing in SPL"
211 depends on SPL && SPL_RISCV_MMODE
212 default y
213 help
214 This enables support for systems with more than one CPU in SPL.
215 If you say N here, U-Boot SPL will run on single and multiprocessor
216 machines, but will use only one CPU of a multiprocessor
217 machine. If you say Y here, U-Boot SPL will run on many, but not
218 all, single processor machines.
219
Lukas Auerfa33f082019-03-17 19:28:32 +0100220config NR_CPUS
221 int "Maximum number of CPUs (2-32)"
222 range 2 32
Bin Meng191636e2020-04-16 08:09:30 -0700223 depends on SMP || SPL_SMP
Lukas Auerfa33f082019-03-17 19:28:32 +0100224 default 8
225 help
226 On multiprocessor machines, U-Boot sets up a stack for each CPU.
227 Stack memory is pre-allocated. U-Boot must therefore know the
228 maximum number of CPUs that may be present.
229
Bin Mengf58fc342020-03-09 19:35:28 -0700230config SBI
231 bool
232 default y if RISCV_SMODE || SPL_RISCV_SMODE
233
Bin Mengff0fa6c2020-04-16 08:09:32 -0700234choice
235 prompt "SBI support"
Bin Mengfa16ec22020-04-16 08:09:33 -0700236 default SBI_V02
Bin Mengff0fa6c2020-04-16 08:09:32 -0700237
Bin Meng1b3c8d62020-03-09 19:35:30 -0700238config SBI_V01
239 bool "SBI v0.1 support"
Bin Meng1b3c8d62020-03-09 19:35:30 -0700240 depends on SBI
241 help
242 This config allows kernel to use SBI v0.1 APIs. This will be
243 deprecated in future once legacy M-mode software are no longer in use.
244
Bin Mengff0fa6c2020-04-16 08:09:32 -0700245config SBI_V02
246 bool "SBI v0.2 support"
247 depends on SBI
248 help
249 This config allows kernel to use SBI v0.2 APIs. SBI v0.2 is more
250 scalable and extendable to handle future needs for RISC-V supervisor
251 interfaces. For example, with SBI v0.2 HSM extension, only a single
252 hart need to boot and enter operating system. The booting hart can
253 bring up secondary harts one by one afterwards.
254
255 Choose this option if OpenSBI v0.7 or above release is used together
256 with U-Boot.
257
258endchoice
259
Lukas Auerf152feb2019-03-17 19:28:34 +0100260config SBI_IPI
261 bool
Bin Mengf58fc342020-03-09 19:35:28 -0700262 depends on SBI
Lukas Auerfbfd92b2019-08-21 21:14:43 +0200263 default y if RISCV_SMODE || SPL_RISCV_SMODE
Lukas Auerf152feb2019-03-17 19:28:34 +0100264 depends on SMP
265
Rick Chenbdce3892019-04-30 13:49:33 +0800266config XIP
267 bool "XIP mode"
268 help
269 XIP (eXecute In Place) is a method for executing code directly
270 from a NOR flash memory without copying the code to ram.
271 Say yes here if U-Boot boots from flash directly.
272
Sean Andersonfd1f6e92019-12-25 00:27:44 -0500273config SHOW_REGS
274 bool "Show registers on unhandled exception"
275
Sean Andersonb8bc1202020-06-24 06:41:19 -0400276config RISCV_PRIV_1_9
277 bool "Use version 1.9 of the RISC-V priviledged specification"
278 help
279 Older versions of the RISC-V priviledged specification had
280 separate counter enable CSRs for each privilege mode. Writing
281 to the unified mcounteren CSR on a processor implementing the
282 old specification will result in an illegal instruction
283 exception. In addition to counter CSR changes, the way virtual
284 memory is configured was also changed.
285
Lukas Auer3dea63c2019-03-17 19:28:37 +0100286config STACK_SIZE_SHIFT
287 int
Lukas Auer6b20dc12019-10-20 20:53:47 +0200288 default 14
Lukas Auer3dea63c2019-03-17 19:28:37 +0100289
Bin Meng1c17e552020-06-25 18:16:08 -0700290config OF_BOARD_FIXUP
291 default y if OF_SEPARATE
292
Rick Chenf94c44e2017-12-26 13:55:52 +0800293endmenu