blob: 0cd57a2d85fa3170338dd2b4285362ea0cd2c604 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Simon Glass8f925582016-10-17 20:12:36 -06006config PRE_CONSOLE_BUFFER
7 default y
8
Simon Glass53b5bf32016-09-12 23:18:39 -06009config SPL_GPIO_SUPPORT
10 default y
11
Simon Glass77d2f7f2016-09-12 23:18:41 -060012config SPL_LIBCOMMON_SUPPORT
13 default y
14
Simon Glass1646eba2016-09-12 23:18:42 -060015config SPL_LIBDISK_SUPPORT
16 default y
17
Simon Glasscc4288e2016-09-12 23:18:43 -060018config SPL_LIBGENERIC_SUPPORT
19 default y
20
Simon Glass1fdf7c62016-09-12 23:18:44 -060021config SPL_MMC_SUPPORT
22 default y
23
Simon Glass22537972016-09-12 23:18:54 -060024config SPL_POWER_SUPPORT
25 default y
26
Simon Glasse00f76c2016-09-12 23:18:56 -060027config SPL_SERIAL_SUPPORT
28 default y
29
Hans de Goede44d8ae52015-04-06 20:33:34 +020030# Note only one of these may be selected at a time! But hidden choices are
31# not supported by Kconfig
32config SUNXI_GEN_SUN4I
33 bool
34 ---help---
35 Select this for sunxi SoCs which have resets and clocks set up
36 as the original A10 (mach-sun4i).
37
38config SUNXI_GEN_SUN6I
39 bool
40 ---help---
41 Select this for sunxi SoCs which have sun6i like periphery, like
42 separate ahb reset control registers, custom pmic bus, new style
43 watchdog, etc.
44
45
Ian Campbell2c7e3b92014-10-24 21:20:44 +010046choice
47 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020048 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010049
Ian Campbellc3be2792014-10-24 21:20:45 +010050config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010051 bool "sun4i (Allwinner A10)"
52 select CPU_V7
Hans de Goede44d8ae52015-04-06 20:33:34 +020053 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010054 select SUPPORT_SPL
55
Ian Campbellc3be2792014-10-24 21:20:45 +010056config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010057 bool "sun5i (Allwinner A13)"
58 select CPU_V7
Hans de Goede44d8ae52015-04-06 20:33:34 +020059 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010060 select SUPPORT_SPL
61
Ian Campbellc3be2792014-10-24 21:20:45 +010062config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010063 bool "sun6i (Allwinner A31)"
64 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080065 select CPU_V7_HAS_NONSEC
66 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090067 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020068 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020069 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080070 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010071
Ian Campbellc3be2792014-10-24 21:20:45 +010072config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010073 bool "sun7i (Allwinner A20)"
74 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010075 select CPU_V7_HAS_NONSEC
76 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090077 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020078 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010079 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +020080 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010081
Hans de Goede5e6bacd2015-04-06 20:55:39 +020082config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +010083 bool "sun8i (Allwinner A23)"
84 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +010089 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +053092config MACH_SUN8I_A33
93 bool "sun8i (Allwinner A33)"
94 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +053098 select SUNXI_GEN_SUN6I
99 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530101
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800102config MACH_SUN8I_A83T
103 bool "sun8i (Allwinner A83T)"
104 select CPU_V7
105 select SUNXI_GEN_SUN6I
106 select SUPPORT_SPL
107
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100108config MACH_SUN8I_H3
109 bool "sun8i (Allwinner H3)"
110 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800111 select CPU_V7_HAS_NONSEC
112 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900113 select ARCH_SUPPORT_PSCI
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100114 select SUNXI_GEN_SUN6I
Jens Kuske0404d532015-11-17 15:12:59 +0100115 select SUPPORT_SPL
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800116 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100117
Hans de Goede1871a8c2015-01-13 19:25:06 +0100118config MACH_SUN9I
119 bool "sun9i (Allwinner A80)"
120 select CPU_V7
121 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800122 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100123
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800124config MACH_SUN50I
125 bool "sun50i (Allwinner A64)"
126 select ARM64
127 select SUNXI_GEN_SUN6I
128
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100129endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800130
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200131# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
132config MACH_SUN8I
133 bool
vishnupatekar762e24a2015-11-29 01:07:19 +0800134 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_H3 || MACH_SUN8I_A83T
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200135
Andre Przywarab5402d12017-01-02 11:48:35 +0000136config RESERVE_ALLWINNER_BOOT0_HEADER
137 bool "reserve space for Allwinner boot0 header"
138 select ENABLE_ARM_SOC_BOOT0_HOOK
139 ---help---
140 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
141 filled with magic values post build. The Allwinner provided boot0
142 blob relies on this information to load and execute U-Boot.
143 Only needed on 64-bit Allwinner boards so far when using boot0.
144
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800145config DRAM_TYPE
146 int "sunxi dram type"
147 depends on MACH_SUN8I_A83T
148 default 3
149 ---help---
150 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200151
Hans de Goede37781a12014-11-15 19:46:39 +0100152config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100153 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800154 default 792 if MACH_SUN9I
Hans de Goede8ffc4872015-01-17 14:24:55 +0100155 default 312 if MACH_SUN6I || MACH_SUN8I
156 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Hans de Goede37781a12014-11-15 19:46:39 +0100157 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800158 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
159 must be a multiple of 24. For the sun9i (A80), the tested values
160 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100161
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200162if MACH_SUN5I || MACH_SUN7I
163config DRAM_MBUS_CLK
164 int "sunxi mbus clock speed"
165 default 300
166 ---help---
167 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
168
169endif
170
Hans de Goede37781a12014-11-15 19:46:39 +0100171config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100172 int "sunxi dram zq value"
173 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
174 default 127 if MACH_SUN7I
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800175 default 4145117 if MACH_SUN9I
Hans de Goede37781a12014-11-15 19:46:39 +0100176 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100177 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100178
Hans de Goede8975cdf2015-05-13 15:00:46 +0200179config DRAM_ODT_EN
180 bool "sunxi dram odt enable"
181 default n if !MACH_SUN8I_A23
182 default y if MACH_SUN8I_A23
183 ---help---
184 Select this to enable dram odt (on die termination).
185
Hans de Goede8ffc4872015-01-17 14:24:55 +0100186if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
187config DRAM_EMR1
188 int "sunxi dram emr1 value"
189 default 0 if MACH_SUN4I
190 default 4 if MACH_SUN5I || MACH_SUN7I
191 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100192 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200193
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200194config DRAM_TPR3
195 hex "sunxi dram tpr3 value"
196 default 0
197 ---help---
198 Set the dram controller tpr3 parameter. This parameter configures
199 the delay on the command lane and also phase shifts, which are
200 applied for sampling incoming read data. The default value 0
201 means that no phase/delay adjustments are necessary. Properly
202 configuring this parameter increases reliability at high DRAM
203 clock speeds.
204
205config DRAM_DQS_GATING_DELAY
206 hex "sunxi dram dqs_gating_delay value"
207 default 0
208 ---help---
209 Set the dram controller dqs_gating_delay parmeter. Each byte
210 encodes the DQS gating delay for each byte lane. The delay
211 granularity is 1/4 cycle. For example, the value 0x05060606
212 means that the delay is 5 quarter-cycles for one lane (1.25
213 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
214 The default value 0 means autodetection. The results of hardware
215 autodetection are not very reliable and depend on the chip
216 temperature (sometimes producing different results on cold start
217 and warm reboot). But the accuracy of hardware autodetection
218 is usually good enough, unless running at really high DRAM
219 clocks speeds (up to 600MHz). If unsure, keep as 0.
220
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200221choice
222 prompt "sunxi dram timings"
223 default DRAM_TIMINGS_VENDOR_MAGIC
224 ---help---
225 Select the timings of the DDR3 chips.
226
227config DRAM_TIMINGS_VENDOR_MAGIC
228 bool "Magic vendor timings from Android"
229 ---help---
230 The same DRAM timings as in the Allwinner boot0 bootloader.
231
232config DRAM_TIMINGS_DDR3_1066F_1333H
233 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
234 ---help---
235 Use the timings of the standard JEDEC DDR3-1066F speed bin for
236 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
237 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
238 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
239 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
240 that down binning to DDR3-1066F is supported (because DDR3-1066F
241 uses a bit faster timings than DDR3-1333H).
242
243config DRAM_TIMINGS_DDR3_800E_1066G_1333J
244 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
245 ---help---
246 Use the timings of the slowest possible JEDEC speed bin for the
247 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
248 DDR3-800E, DDR3-1066G or DDR3-1333J.
249
250endchoice
251
Hans de Goede37781a12014-11-15 19:46:39 +0100252endif
253
Hans de Goede8975cdf2015-05-13 15:00:46 +0200254if MACH_SUN8I_A23
255config DRAM_ODT_CORRECTION
256 int "sunxi dram odt correction value"
257 default 0
258 ---help---
259 Set the dram odt correction value (range -255 - 255). In allwinner
260 fex files, this option is found in bits 8-15 of the u32 odt_en variable
261 in the [dram] section. When bit 31 of the odt_en variable is set
262 then the correction is negative. Usually the value for this is 0.
263endif
264
Iain Patone71b4222015-03-28 10:26:38 +0000265config SYS_CLK_FREQ
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200266 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000267 default 912000000 if MACH_SUN7I
Chen-Yu Tsaic53344a2016-10-28 18:21:34 +0800268 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
Iain Patone71b4222015-03-28 10:26:38 +0000269
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800270config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100271 default "sun4i" if MACH_SUN4I
272 default "sun5i" if MACH_SUN5I
273 default "sun6i" if MACH_SUN6I
274 default "sun7i" if MACH_SUN7I
275 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100276 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200277 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200278
Masahiro Yamadadd840582014-07-30 14:08:14 +0900279config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900280 default "sunxi"
281
282config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900283 default "sunxi"
284
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200285config UART0_PORT_F
286 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200287 default n
288 ---help---
289 Repurpose the SD card slot for getting access to the UART0 serial
290 console. Primarily useful only for low level u-boot debugging on
291 tablets, where normal UART0 is difficult to access and requires
292 device disassembly and/or soldering. As the SD card can't be used
293 at the same time, the system can be only booted in the FEL mode.
294 Only enable this if you really know what you are doing.
295
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200296config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900297 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200298 default n
299 ---help---
300 Set this to enable various workarounds for old kernels, this results in
301 sub-optimal settings for newer kernels, only enable if needed.
302
Maxime Ripard44c79872015-10-15 22:04:07 +0200303config MMC
304 depends on !UART0_PORT_F
305 default y if ARCH_SUNXI
306
Hans de Goedecd821132014-10-02 20:29:26 +0200307config MMC0_CD_PIN
308 string "Card detect pin for mmc0"
Chen-Yu Tsaiacdab172016-05-02 10:28:08 +0800309 default "PF6" if MACH_SUN8I_A83T || MACH_SUN8I_H3 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200310 default ""
311 ---help---
312 Set the card detect pin for mmc0, leave empty to not use cd. This
313 takes a string in the format understood by sunxi_name_to_gpio, e.g.
314 PH1 for pin 1 of port H.
315
316config MMC1_CD_PIN
317 string "Card detect pin for mmc1"
318 default ""
319 ---help---
320 See MMC0_CD_PIN help text.
321
322config MMC2_CD_PIN
323 string "Card detect pin for mmc2"
324 default ""
325 ---help---
326 See MMC0_CD_PIN help text.
327
328config MMC3_CD_PIN
329 string "Card detect pin for mmc3"
330 default ""
331 ---help---
332 See MMC0_CD_PIN help text.
333
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100334config MMC1_PINS
335 string "Pins for mmc1"
336 default ""
337 ---help---
338 Set the pins used for mmc1, when applicable. This takes a string in the
339 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
340
341config MMC2_PINS
342 string "Pins for mmc2"
343 default ""
344 ---help---
345 See MMC1_PINS help text.
346
347config MMC3_PINS
348 string "Pins for mmc3"
349 default ""
350 ---help---
351 See MMC1_PINS help text.
352
Hans de Goede2ccfac02014-10-02 20:43:50 +0200353config MMC_SUNXI_SLOT_EXTRA
354 int "mmc extra slot number"
355 default -1
356 ---help---
357 sunxi builds always enable mmc0, some boards also have a second sdcard
358 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
359 support for this.
360
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200361config INITIAL_USB_SCAN_DELAY
362 int "delay initial usb scan by x ms to allow builtin devices to init"
363 default 0
364 ---help---
365 Some boards have on board usb devices which need longer than the
366 USB spec's 1 second to connect from board powerup. Set this config
367 option to a non 0 value to add an extra delay before the first usb
368 bus scan.
369
Hans de Goede4458b7a2015-01-07 15:26:06 +0100370config USB0_VBUS_PIN
371 string "Vbus enable pin for usb0 (otg)"
372 default ""
373 ---help---
374 Set the Vbus enable pin for usb0 (otg). This takes a string in the
375 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
376
Hans de Goede52defe82015-02-16 22:13:43 +0100377config USB0_VBUS_DET
378 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100379 default ""
380 ---help---
381 Set the Vbus detect pin for usb0 (otg). This takes a string in the
382 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
383
Hans de Goede48c06c92015-06-14 17:29:53 +0200384config USB0_ID_DET
385 string "ID detect pin for usb0 (otg)"
386 default ""
387 ---help---
388 Set the ID detect pin for usb0 (otg). This takes a string in the
389 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
390
Hans de Goede115200c2014-11-07 16:09:00 +0100391config USB1_VBUS_PIN
392 string "Vbus enable pin for usb1 (ehci0)"
393 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100394 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100395 ---help---
396 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
397 a string in the format understood by sunxi_name_to_gpio, e.g.
398 PH1 for pin 1 of port H.
399
400config USB2_VBUS_PIN
401 string "Vbus enable pin for usb2 (ehci1)"
402 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100403 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100404 ---help---
405 See USB1_VBUS_PIN help text.
406
Hans de Goede60fa6302016-03-18 08:42:01 +0100407config USB3_VBUS_PIN
408 string "Vbus enable pin for usb3 (ehci2)"
409 default ""
410 ---help---
411 See USB1_VBUS_PIN help text.
412
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200413config I2C0_ENABLE
414 bool "Enable I2C/TWI controller 0"
415 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
416 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200417 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200418 ---help---
419 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
420 its clock and setting up the bus. This is especially useful on devices
421 with slaves connected to the bus or with pins exposed through e.g. an
422 expansion port/header.
423
424config I2C1_ENABLE
425 bool "Enable I2C/TWI controller 1"
426 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200427 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200428 ---help---
429 See I2C0_ENABLE help text.
430
431config I2C2_ENABLE
432 bool "Enable I2C/TWI controller 2"
433 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200434 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200435 ---help---
436 See I2C0_ENABLE help text.
437
438if MACH_SUN6I || MACH_SUN7I
439config I2C3_ENABLE
440 bool "Enable I2C/TWI controller 3"
441 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200442 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200443 ---help---
444 See I2C0_ENABLE help text.
445endif
446
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100447if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100448config R_I2C_ENABLE
449 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100450 # This is used for the pmic on H3
451 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200452 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100453 ---help---
454 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100455endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100456
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200457if MACH_SUN7I
458config I2C4_ENABLE
459 bool "Enable I2C/TWI controller 4"
460 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200461 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200462 ---help---
463 See I2C0_ENABLE help text.
464endif
465
Hans de Goede2fcf0332015-04-25 17:25:14 +0200466config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900467 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200468 default n
469 ---help---
470 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
471
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200472config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900473 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Andre Przywarafa855d32016-09-05 01:32:40 +0100474 depends on !MACH_SUN8I_A83T && !MACH_SUN8I_H3 && !MACH_SUN9I && !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200475 default y
476 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100477 Say Y here to add support for using a cfb console on the HDMI, LCD
478 or VGA output found on most sunxi devices. See doc/README.video for
479 info on how to select the video output and mode.
480
Hans de Goede2fbf0912014-12-23 23:04:35 +0100481config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900482 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100483 depends on VIDEO && !MACH_SUN8I
484 default y
485 ---help---
486 Say Y here to add support for outputting video over HDMI.
487
Hans de Goeded9786d22014-12-25 13:58:06 +0100488config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900489 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100490 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
491 default n
492 ---help---
493 Say Y here to add support for outputting video over VGA.
494
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100495config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900496 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800497 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100498 default n
499 ---help---
500 Say Y here to add support for external DACs connected to the parallel
501 LCD interface driving a VGA connector, such as found on the
502 Olimex A13 boards.
503
Hans de Goedefb75d972015-01-25 15:33:07 +0100504config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900505 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100506 depends on VIDEO_VGA_VIA_LCD
507 default n
508 ---help---
509 Say Y here if you've a board which uses opendrain drivers for the vga
510 hsync and vsync signals. Opendrain drivers cannot generate steep enough
511 positive edges for a stable video output, so on boards with opendrain
512 drivers the sync signals must always be active high.
513
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800514config VIDEO_VGA_EXTERNAL_DAC_EN
515 string "LCD panel power enable pin"
516 depends on VIDEO_VGA_VIA_LCD
517 default ""
518 ---help---
519 Set the enable pin for the external VGA DAC. This takes a string in the
520 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
521
Hans de Goede39920c82015-08-03 19:20:26 +0200522config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900523 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200524 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
525 default n
526 ---help---
527 Say Y here to add support for outputting composite video.
528
Hans de Goede2dae8002014-12-21 16:28:32 +0100529config VIDEO_LCD_MODE
530 string "LCD panel timing details"
531 depends on VIDEO
532 default ""
533 ---help---
534 LCD panel timing details string, leave empty if there is no LCD panel.
535 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
536 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200537 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100538
Hans de Goede65150322015-01-13 13:21:46 +0100539config VIDEO_LCD_DCLK_PHASE
540 int "LCD panel display clock phase"
541 depends on VIDEO
542 default 1
543 ---help---
544 Select LCD panel display clock phase shift, range 0-3.
545
Hans de Goede2dae8002014-12-21 16:28:32 +0100546config VIDEO_LCD_POWER
547 string "LCD panel power enable pin"
548 depends on VIDEO
549 default ""
550 ---help---
551 Set the power enable pin for the LCD panel. This takes a string in the
552 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
553
Hans de Goede242e3d82015-02-16 17:26:41 +0100554config VIDEO_LCD_RESET
555 string "LCD panel reset pin"
556 depends on VIDEO
557 default ""
558 ---help---
559 Set the reset pin for the LCD panel. This takes a string in the format
560 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
561
Hans de Goede2dae8002014-12-21 16:28:32 +0100562config VIDEO_LCD_BL_EN
563 string "LCD panel backlight enable pin"
564 depends on VIDEO
565 default ""
566 ---help---
567 Set the backlight enable pin for the LCD panel. This takes a string in the
568 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
569 port H.
570
571config VIDEO_LCD_BL_PWM
572 string "LCD panel backlight pwm pin"
573 depends on VIDEO
574 default ""
575 ---help---
576 Set the backlight pwm pin for the LCD panel. This takes a string in the
577 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200578
Hans de Goedea7403ae2015-01-22 21:02:42 +0100579config VIDEO_LCD_BL_PWM_ACTIVE_LOW
580 bool "LCD panel backlight pwm is inverted"
581 depends on VIDEO
582 default y
583 ---help---
584 Set this if the backlight pwm output is active low.
585
Hans de Goede55410082015-02-16 17:23:25 +0100586config VIDEO_LCD_PANEL_I2C
587 bool "LCD panel needs to be configured via i2c"
588 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100589 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200590 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100591 ---help---
592 Say y here if the LCD panel needs to be configured via i2c. This
593 will add a bitbang i2c controller using gpios to talk to the LCD.
594
595config VIDEO_LCD_PANEL_I2C_SDA
596 string "LCD panel i2c interface SDA pin"
597 depends on VIDEO_LCD_PANEL_I2C
598 default "PG12"
599 ---help---
600 Set the SDA pin for the LCD i2c interface. This takes a string in the
601 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
602
603config VIDEO_LCD_PANEL_I2C_SCL
604 string "LCD panel i2c interface SCL pin"
605 depends on VIDEO_LCD_PANEL_I2C
606 default "PG10"
607 ---help---
608 Set the SCL pin for the LCD i2c interface. This takes a string in the
609 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
610
Hans de Goede213480e2015-01-01 22:04:34 +0100611
612# Note only one of these may be selected at a time! But hidden choices are
613# not supported by Kconfig
614config VIDEO_LCD_IF_PARALLEL
615 bool
616
617config VIDEO_LCD_IF_LVDS
618 bool
619
620
621choice
622 prompt "LCD panel support"
623 depends on VIDEO
624 ---help---
625 Select which type of LCD panel to support.
626
627config VIDEO_LCD_PANEL_PARALLEL
628 bool "Generic parallel interface LCD panel"
629 select VIDEO_LCD_IF_PARALLEL
630
631config VIDEO_LCD_PANEL_LVDS
632 bool "Generic lvds interface LCD panel"
633 select VIDEO_LCD_IF_LVDS
634
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200635config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
636 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
637 select VIDEO_LCD_SSD2828
638 select VIDEO_LCD_IF_PARALLEL
639 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200640 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
641
642config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
643 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
644 select VIDEO_LCD_ANX9804
645 select VIDEO_LCD_IF_PARALLEL
646 select VIDEO_LCD_PANEL_I2C
647 ---help---
648 Select this for eDP LCD panels with 4 lanes running at 1.62G,
649 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200650
Hans de Goede27515b22015-01-20 09:23:36 +0100651config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
652 bool "Hitachi tx18d42vm LCD panel"
653 select VIDEO_LCD_HITACHI_TX18D42VM
654 select VIDEO_LCD_IF_LVDS
655 ---help---
656 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
657
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100658config VIDEO_LCD_TL059WV5C0
659 bool "tl059wv5c0 LCD panel"
660 select VIDEO_LCD_PANEL_I2C
661 select VIDEO_LCD_IF_PARALLEL
662 ---help---
663 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
664 Aigo M60/M608/M606 tablets.
665
Hans de Goede213480e2015-01-01 22:04:34 +0100666endchoice
667
668
Hans de Goedec13f60d2015-01-25 12:10:48 +0100669config GMAC_TX_DELAY
670 int "GMAC Transmit Clock Delay Chain"
671 default 0
672 ---help---
673 Set the GMAC Transmit Clock Delay Chain value.
674
Hans de Goedeff42d102015-09-13 13:02:48 +0200675config SPL_STACK_R_ADDR
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200676 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200677 default 0x2fe00000 if MACH_SUN9I
678
Masahiro Yamadadd840582014-07-30 14:08:14 +0900679endif