blob: 3e0e2624737e9e34322655a10c76ce0bb61d80e4 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Simon Glass8f925582016-10-17 20:12:36 -06006config PRE_CONSOLE_BUFFER
7 default y
8
Simon Glass53b5bf32016-09-12 23:18:39 -06009config SPL_GPIO_SUPPORT
10 default y
11
Simon Glass77d2f7f2016-09-12 23:18:41 -060012config SPL_LIBCOMMON_SUPPORT
13 default y
14
Simon Glass1646eba2016-09-12 23:18:42 -060015config SPL_LIBDISK_SUPPORT
16 default y
17
Simon Glasscc4288e2016-09-12 23:18:43 -060018config SPL_LIBGENERIC_SUPPORT
19 default y
20
Simon Glass1fdf7c62016-09-12 23:18:44 -060021config SPL_MMC_SUPPORT
22 default y
23
Simon Glass22537972016-09-12 23:18:54 -060024config SPL_POWER_SUPPORT
25 default y
26
Simon Glasse00f76c2016-09-12 23:18:56 -060027config SPL_SERIAL_SUPPORT
28 default y
29
Andre Przywarabc613d82017-02-16 01:20:23 +000030config SUNXI_HIGH_SRAM
31 bool
32 default n
33 ---help---
34 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
35 with the first SRAM region being located at address 0.
36 Some newer SoCs map the boot ROM at address 0 instead and move the
37 SRAM to 64KB, just behind the mask ROM.
38 Chips using the latter setup are supposed to select this option to
39 adjust the addresses accordingly.
40
Hans de Goede44d8ae52015-04-06 20:33:34 +020041# Note only one of these may be selected at a time! But hidden choices are
42# not supported by Kconfig
43config SUNXI_GEN_SUN4I
44 bool
45 ---help---
46 Select this for sunxi SoCs which have resets and clocks set up
47 as the original A10 (mach-sun4i).
48
49config SUNXI_GEN_SUN6I
50 bool
51 ---help---
52 Select this for sunxi SoCs which have sun6i like periphery, like
53 separate ahb reset control registers, custom pmic bus, new style
54 watchdog, etc.
55
56
Andre Przywara7b82a222017-02-16 01:20:27 +000057config MACH_SUNXI_H3_H5
58 bool
59 select SUNXI_GEN_SUN6I
60 select SUPPORT_SPL
61
Ian Campbell2c7e3b92014-10-24 21:20:44 +010062choice
63 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020064 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010065
Ian Campbellc3be2792014-10-24 21:20:45 +010066config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010067 bool "sun4i (Allwinner A10)"
68 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000069 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020070 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010071 select SUPPORT_SPL
72
Ian Campbellc3be2792014-10-24 21:20:45 +010073config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010074 bool "sun5i (Allwinner A13)"
75 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000076 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020077 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010078 select SUPPORT_SPL
79
Ian Campbellc3be2792014-10-24 21:20:45 +010080config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010081 bool "sun6i (Allwinner A31)"
82 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080083 select CPU_V7_HAS_NONSEC
84 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090085 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020086 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020087 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080088 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010089
Ian Campbellc3be2792014-10-24 21:20:45 +010090config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091 bool "sun7i (Allwinner A20)"
92 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010093 select CPU_V7_HAS_NONSEC
94 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090095 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020096 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010097 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +020098 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010099
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200100config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100101 bool "sun8i (Allwinner A23)"
102 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800103 select CPU_V7_HAS_NONSEC
104 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900105 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200106 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100107 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800108 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100109
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530110config MACH_SUN8I_A33
111 bool "sun8i (Allwinner A33)"
112 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800113 select CPU_V7_HAS_NONSEC
114 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900115 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530116 select SUNXI_GEN_SUN6I
117 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800118 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530119
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800120config MACH_SUN8I_A83T
121 bool "sun8i (Allwinner A83T)"
122 select CPU_V7
123 select SUNXI_GEN_SUN6I
124 select SUPPORT_SPL
125
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100126config MACH_SUN8I_H3
127 bool "sun8i (Allwinner H3)"
128 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800129 select CPU_V7_HAS_NONSEC
130 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900131 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000132 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800133 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100134
Hans de Goede1871a8c2015-01-13 19:25:06 +0100135config MACH_SUN9I
136 bool "sun9i (Allwinner A80)"
137 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000138 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100139 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800140 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100141
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800142config MACH_SUN50I
143 bool "sun50i (Allwinner A64)"
144 select ARM64
145 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000146 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000147 select SUPPORT_SPL
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800148
Andre Przywara997bde62017-02-16 01:20:28 +0000149config MACH_SUN50I_H5
150 bool "sun50i (Allwinner H5)"
151 select ARM64
152 select MACH_SUNXI_H3_H5
153 select SUNXI_HIGH_SRAM
154
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100155endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800156
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200157# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
158config MACH_SUN8I
159 bool
Andre Przywara7b82a222017-02-16 01:20:27 +0000160 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUNXI_H3_H5 || MACH_SUN8I_A83T
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200161
Andre Przywarab5402d12017-01-02 11:48:35 +0000162config RESERVE_ALLWINNER_BOOT0_HEADER
163 bool "reserve space for Allwinner boot0 header"
164 select ENABLE_ARM_SOC_BOOT0_HOOK
165 ---help---
166 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
167 filled with magic values post build. The Allwinner provided boot0
168 blob relies on this information to load and execute U-Boot.
169 Only needed on 64-bit Allwinner boards so far when using boot0.
170
Andre Przywara83843c92017-01-02 11:48:36 +0000171config ARM_BOOT_HOOK_RMR
172 bool
173 depends on ARM64
174 default y
175 select ENABLE_ARM_SOC_BOOT0_HOOK
176 ---help---
177 Insert some ARM32 code at the very beginning of the U-Boot binary
178 which uses an RMR register write to bring the core into AArch64 mode.
179 The very first instruction acts as a switch, since it's carefully
180 chosen to be a NOP in one mode and a branch in the other, so the
181 code would only be executed if not already in AArch64.
182 This allows both the SPL and the U-Boot proper to be entered in
183 either mode and switch to AArch64 if needed.
184
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800185config DRAM_TYPE
186 int "sunxi dram type"
187 depends on MACH_SUN8I_A83T
188 default 3
189 ---help---
190 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200191
Hans de Goede37781a12014-11-15 19:46:39 +0100192config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100193 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800194 default 792 if MACH_SUN9I
Hans de Goede8ffc4872015-01-17 14:24:55 +0100195 default 312 if MACH_SUN6I || MACH_SUN8I
196 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000197 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100198 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800199 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
200 must be a multiple of 24. For the sun9i (A80), the tested values
201 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100202
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200203if MACH_SUN5I || MACH_SUN7I
204config DRAM_MBUS_CLK
205 int "sunxi mbus clock speed"
206 default 300
207 ---help---
208 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
209
210endif
211
Hans de Goede37781a12014-11-15 19:46:39 +0100212config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100213 int "sunxi dram zq value"
214 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
215 default 127 if MACH_SUN7I
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800216 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000217 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100218 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100219 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100220
Hans de Goede8975cdf2015-05-13 15:00:46 +0200221config DRAM_ODT_EN
222 bool "sunxi dram odt enable"
223 default n if !MACH_SUN8I_A23
224 default y if MACH_SUN8I_A23
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000225 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200226 ---help---
227 Select this to enable dram odt (on die termination).
228
Hans de Goede8ffc4872015-01-17 14:24:55 +0100229if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
230config DRAM_EMR1
231 int "sunxi dram emr1 value"
232 default 0 if MACH_SUN4I
233 default 4 if MACH_SUN5I || MACH_SUN7I
234 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100235 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200236
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200237config DRAM_TPR3
238 hex "sunxi dram tpr3 value"
239 default 0
240 ---help---
241 Set the dram controller tpr3 parameter. This parameter configures
242 the delay on the command lane and also phase shifts, which are
243 applied for sampling incoming read data. The default value 0
244 means that no phase/delay adjustments are necessary. Properly
245 configuring this parameter increases reliability at high DRAM
246 clock speeds.
247
248config DRAM_DQS_GATING_DELAY
249 hex "sunxi dram dqs_gating_delay value"
250 default 0
251 ---help---
252 Set the dram controller dqs_gating_delay parmeter. Each byte
253 encodes the DQS gating delay for each byte lane. The delay
254 granularity is 1/4 cycle. For example, the value 0x05060606
255 means that the delay is 5 quarter-cycles for one lane (1.25
256 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
257 The default value 0 means autodetection. The results of hardware
258 autodetection are not very reliable and depend on the chip
259 temperature (sometimes producing different results on cold start
260 and warm reboot). But the accuracy of hardware autodetection
261 is usually good enough, unless running at really high DRAM
262 clocks speeds (up to 600MHz). If unsure, keep as 0.
263
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200264choice
265 prompt "sunxi dram timings"
266 default DRAM_TIMINGS_VENDOR_MAGIC
267 ---help---
268 Select the timings of the DDR3 chips.
269
270config DRAM_TIMINGS_VENDOR_MAGIC
271 bool "Magic vendor timings from Android"
272 ---help---
273 The same DRAM timings as in the Allwinner boot0 bootloader.
274
275config DRAM_TIMINGS_DDR3_1066F_1333H
276 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
277 ---help---
278 Use the timings of the standard JEDEC DDR3-1066F speed bin for
279 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
280 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
281 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
282 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
283 that down binning to DDR3-1066F is supported (because DDR3-1066F
284 uses a bit faster timings than DDR3-1333H).
285
286config DRAM_TIMINGS_DDR3_800E_1066G_1333J
287 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
288 ---help---
289 Use the timings of the slowest possible JEDEC speed bin for the
290 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
291 DDR3-800E, DDR3-1066G or DDR3-1333J.
292
293endchoice
294
Hans de Goede37781a12014-11-15 19:46:39 +0100295endif
296
Hans de Goede8975cdf2015-05-13 15:00:46 +0200297if MACH_SUN8I_A23
298config DRAM_ODT_CORRECTION
299 int "sunxi dram odt correction value"
300 default 0
301 ---help---
302 Set the dram odt correction value (range -255 - 255). In allwinner
303 fex files, this option is found in bits 8-15 of the u32 odt_en variable
304 in the [dram] section. When bit 31 of the odt_en variable is set
305 then the correction is negative. Usually the value for this is 0.
306endif
307
Iain Patone71b4222015-03-28 10:26:38 +0000308config SYS_CLK_FREQ
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200309 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000310 default 912000000 if MACH_SUN7I
Chen-Yu Tsaic53344a2016-10-28 18:21:34 +0800311 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
Iain Patone71b4222015-03-28 10:26:38 +0000312
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800313config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100314 default "sun4i" if MACH_SUN4I
315 default "sun5i" if MACH_SUN5I
316 default "sun6i" if MACH_SUN6I
317 default "sun7i" if MACH_SUN7I
318 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100319 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200320 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200321
Masahiro Yamadadd840582014-07-30 14:08:14 +0900322config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900323 default "sunxi"
324
325config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900326 default "sunxi"
327
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200328config UART0_PORT_F
329 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200330 default n
331 ---help---
332 Repurpose the SD card slot for getting access to the UART0 serial
333 console. Primarily useful only for low level u-boot debugging on
334 tablets, where normal UART0 is difficult to access and requires
335 device disassembly and/or soldering. As the SD card can't be used
336 at the same time, the system can be only booted in the FEL mode.
337 Only enable this if you really know what you are doing.
338
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200339config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900340 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200341 default n
342 ---help---
343 Set this to enable various workarounds for old kernels, this results in
344 sub-optimal settings for newer kernels, only enable if needed.
345
Hans de Goedecd821132014-10-02 20:29:26 +0200346config MMC0_CD_PIN
347 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000348 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200349 default ""
350 ---help---
351 Set the card detect pin for mmc0, leave empty to not use cd. This
352 takes a string in the format understood by sunxi_name_to_gpio, e.g.
353 PH1 for pin 1 of port H.
354
355config MMC1_CD_PIN
356 string "Card detect pin for mmc1"
357 default ""
358 ---help---
359 See MMC0_CD_PIN help text.
360
361config MMC2_CD_PIN
362 string "Card detect pin for mmc2"
363 default ""
364 ---help---
365 See MMC0_CD_PIN help text.
366
367config MMC3_CD_PIN
368 string "Card detect pin for mmc3"
369 default ""
370 ---help---
371 See MMC0_CD_PIN help text.
372
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100373config MMC1_PINS
374 string "Pins for mmc1"
375 default ""
376 ---help---
377 Set the pins used for mmc1, when applicable. This takes a string in the
378 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
379
380config MMC2_PINS
381 string "Pins for mmc2"
382 default ""
383 ---help---
384 See MMC1_PINS help text.
385
386config MMC3_PINS
387 string "Pins for mmc3"
388 default ""
389 ---help---
390 See MMC1_PINS help text.
391
Hans de Goede2ccfac02014-10-02 20:43:50 +0200392config MMC_SUNXI_SLOT_EXTRA
393 int "mmc extra slot number"
394 default -1
395 ---help---
396 sunxi builds always enable mmc0, some boards also have a second sdcard
397 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
398 support for this.
399
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200400config INITIAL_USB_SCAN_DELAY
401 int "delay initial usb scan by x ms to allow builtin devices to init"
402 default 0
403 ---help---
404 Some boards have on board usb devices which need longer than the
405 USB spec's 1 second to connect from board powerup. Set this config
406 option to a non 0 value to add an extra delay before the first usb
407 bus scan.
408
Hans de Goede4458b7a2015-01-07 15:26:06 +0100409config USB0_VBUS_PIN
410 string "Vbus enable pin for usb0 (otg)"
411 default ""
412 ---help---
413 Set the Vbus enable pin for usb0 (otg). This takes a string in the
414 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
415
Hans de Goede52defe82015-02-16 22:13:43 +0100416config USB0_VBUS_DET
417 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100418 default ""
419 ---help---
420 Set the Vbus detect pin for usb0 (otg). This takes a string in the
421 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
422
Hans de Goede48c06c92015-06-14 17:29:53 +0200423config USB0_ID_DET
424 string "ID detect pin for usb0 (otg)"
425 default ""
426 ---help---
427 Set the ID detect pin for usb0 (otg). This takes a string in the
428 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
429
Hans de Goede115200c2014-11-07 16:09:00 +0100430config USB1_VBUS_PIN
431 string "Vbus enable pin for usb1 (ehci0)"
432 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100433 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100434 ---help---
435 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
436 a string in the format understood by sunxi_name_to_gpio, e.g.
437 PH1 for pin 1 of port H.
438
439config USB2_VBUS_PIN
440 string "Vbus enable pin for usb2 (ehci1)"
441 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100442 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100443 ---help---
444 See USB1_VBUS_PIN help text.
445
Hans de Goede60fa6302016-03-18 08:42:01 +0100446config USB3_VBUS_PIN
447 string "Vbus enable pin for usb3 (ehci2)"
448 default ""
449 ---help---
450 See USB1_VBUS_PIN help text.
451
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200452config I2C0_ENABLE
453 bool "Enable I2C/TWI controller 0"
454 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
455 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200456 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200457 ---help---
458 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
459 its clock and setting up the bus. This is especially useful on devices
460 with slaves connected to the bus or with pins exposed through e.g. an
461 expansion port/header.
462
463config I2C1_ENABLE
464 bool "Enable I2C/TWI controller 1"
465 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200466 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200467 ---help---
468 See I2C0_ENABLE help text.
469
470config I2C2_ENABLE
471 bool "Enable I2C/TWI controller 2"
472 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200473 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200474 ---help---
475 See I2C0_ENABLE help text.
476
477if MACH_SUN6I || MACH_SUN7I
478config I2C3_ENABLE
479 bool "Enable I2C/TWI controller 3"
480 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200481 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200482 ---help---
483 See I2C0_ENABLE help text.
484endif
485
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100486if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100487config R_I2C_ENABLE
488 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100489 # This is used for the pmic on H3
490 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200491 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100492 ---help---
493 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100494endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100495
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200496if MACH_SUN7I
497config I2C4_ENABLE
498 bool "Enable I2C/TWI controller 4"
499 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200500 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200501 ---help---
502 See I2C0_ENABLE help text.
503endif
504
Hans de Goede2fcf0332015-04-25 17:25:14 +0200505config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900506 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200507 default n
508 ---help---
509 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
510
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200511config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900512 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Andre Przywara7b82a222017-02-16 01:20:27 +0000513 depends on !MACH_SUN8I_A83T && !MACH_SUNXI_H3_H5 && !MACH_SUN9I && !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200514 default y
515 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100516 Say Y here to add support for using a cfb console on the HDMI, LCD
517 or VGA output found on most sunxi devices. See doc/README.video for
518 info on how to select the video output and mode.
519
Hans de Goede2fbf0912014-12-23 23:04:35 +0100520config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900521 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100522 depends on VIDEO && !MACH_SUN8I
523 default y
524 ---help---
525 Say Y here to add support for outputting video over HDMI.
526
Hans de Goeded9786d22014-12-25 13:58:06 +0100527config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900528 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100529 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
530 default n
531 ---help---
532 Say Y here to add support for outputting video over VGA.
533
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100534config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900535 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800536 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100537 default n
538 ---help---
539 Say Y here to add support for external DACs connected to the parallel
540 LCD interface driving a VGA connector, such as found on the
541 Olimex A13 boards.
542
Hans de Goedefb75d972015-01-25 15:33:07 +0100543config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900544 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100545 depends on VIDEO_VGA_VIA_LCD
546 default n
547 ---help---
548 Say Y here if you've a board which uses opendrain drivers for the vga
549 hsync and vsync signals. Opendrain drivers cannot generate steep enough
550 positive edges for a stable video output, so on boards with opendrain
551 drivers the sync signals must always be active high.
552
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800553config VIDEO_VGA_EXTERNAL_DAC_EN
554 string "LCD panel power enable pin"
555 depends on VIDEO_VGA_VIA_LCD
556 default ""
557 ---help---
558 Set the enable pin for the external VGA DAC. This takes a string in the
559 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
560
Hans de Goede39920c82015-08-03 19:20:26 +0200561config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900562 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200563 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
564 default n
565 ---help---
566 Say Y here to add support for outputting composite video.
567
Hans de Goede2dae8002014-12-21 16:28:32 +0100568config VIDEO_LCD_MODE
569 string "LCD panel timing details"
570 depends on VIDEO
571 default ""
572 ---help---
573 LCD panel timing details string, leave empty if there is no LCD panel.
574 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
575 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200576 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100577
Hans de Goede65150322015-01-13 13:21:46 +0100578config VIDEO_LCD_DCLK_PHASE
579 int "LCD panel display clock phase"
580 depends on VIDEO
581 default 1
582 ---help---
583 Select LCD panel display clock phase shift, range 0-3.
584
Hans de Goede2dae8002014-12-21 16:28:32 +0100585config VIDEO_LCD_POWER
586 string "LCD panel power enable pin"
587 depends on VIDEO
588 default ""
589 ---help---
590 Set the power enable pin for the LCD panel. This takes a string in the
591 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
592
Hans de Goede242e3d82015-02-16 17:26:41 +0100593config VIDEO_LCD_RESET
594 string "LCD panel reset pin"
595 depends on VIDEO
596 default ""
597 ---help---
598 Set the reset pin for the LCD panel. This takes a string in the format
599 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
600
Hans de Goede2dae8002014-12-21 16:28:32 +0100601config VIDEO_LCD_BL_EN
602 string "LCD panel backlight enable pin"
603 depends on VIDEO
604 default ""
605 ---help---
606 Set the backlight enable pin for the LCD panel. This takes a string in the
607 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
608 port H.
609
610config VIDEO_LCD_BL_PWM
611 string "LCD panel backlight pwm pin"
612 depends on VIDEO
613 default ""
614 ---help---
615 Set the backlight pwm pin for the LCD panel. This takes a string in the
616 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200617
Hans de Goedea7403ae2015-01-22 21:02:42 +0100618config VIDEO_LCD_BL_PWM_ACTIVE_LOW
619 bool "LCD panel backlight pwm is inverted"
620 depends on VIDEO
621 default y
622 ---help---
623 Set this if the backlight pwm output is active low.
624
Hans de Goede55410082015-02-16 17:23:25 +0100625config VIDEO_LCD_PANEL_I2C
626 bool "LCD panel needs to be configured via i2c"
627 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100628 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200629 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100630 ---help---
631 Say y here if the LCD panel needs to be configured via i2c. This
632 will add a bitbang i2c controller using gpios to talk to the LCD.
633
634config VIDEO_LCD_PANEL_I2C_SDA
635 string "LCD panel i2c interface SDA pin"
636 depends on VIDEO_LCD_PANEL_I2C
637 default "PG12"
638 ---help---
639 Set the SDA pin for the LCD i2c interface. This takes a string in the
640 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
641
642config VIDEO_LCD_PANEL_I2C_SCL
643 string "LCD panel i2c interface SCL pin"
644 depends on VIDEO_LCD_PANEL_I2C
645 default "PG10"
646 ---help---
647 Set the SCL pin for the LCD i2c interface. This takes a string in the
648 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
649
Hans de Goede213480e2015-01-01 22:04:34 +0100650
651# Note only one of these may be selected at a time! But hidden choices are
652# not supported by Kconfig
653config VIDEO_LCD_IF_PARALLEL
654 bool
655
656config VIDEO_LCD_IF_LVDS
657 bool
658
659
660choice
661 prompt "LCD panel support"
662 depends on VIDEO
663 ---help---
664 Select which type of LCD panel to support.
665
666config VIDEO_LCD_PANEL_PARALLEL
667 bool "Generic parallel interface LCD panel"
668 select VIDEO_LCD_IF_PARALLEL
669
670config VIDEO_LCD_PANEL_LVDS
671 bool "Generic lvds interface LCD panel"
672 select VIDEO_LCD_IF_LVDS
673
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200674config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
675 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
676 select VIDEO_LCD_SSD2828
677 select VIDEO_LCD_IF_PARALLEL
678 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200679 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
680
681config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
682 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
683 select VIDEO_LCD_ANX9804
684 select VIDEO_LCD_IF_PARALLEL
685 select VIDEO_LCD_PANEL_I2C
686 ---help---
687 Select this for eDP LCD panels with 4 lanes running at 1.62G,
688 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200689
Hans de Goede27515b22015-01-20 09:23:36 +0100690config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
691 bool "Hitachi tx18d42vm LCD panel"
692 select VIDEO_LCD_HITACHI_TX18D42VM
693 select VIDEO_LCD_IF_LVDS
694 ---help---
695 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
696
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100697config VIDEO_LCD_TL059WV5C0
698 bool "tl059wv5c0 LCD panel"
699 select VIDEO_LCD_PANEL_I2C
700 select VIDEO_LCD_IF_PARALLEL
701 ---help---
702 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
703 Aigo M60/M608/M606 tablets.
704
Hans de Goede213480e2015-01-01 22:04:34 +0100705endchoice
706
707
Hans de Goedec13f60d2015-01-25 12:10:48 +0100708config GMAC_TX_DELAY
709 int "GMAC Transmit Clock Delay Chain"
710 default 0
711 ---help---
712 Set the GMAC Transmit Clock Delay Chain value.
713
Hans de Goedeff42d102015-09-13 13:02:48 +0200714config SPL_STACK_R_ADDR
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200715 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200716 default 0x2fe00000 if MACH_SUN9I
717
Masahiro Yamadadd840582014-07-30 14:08:14 +0900718endif