blob: b3af193e2adbfa001f30f3b6618c24f64854878b [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Simon Glass8f925582016-10-17 20:12:36 -06006config PRE_CONSOLE_BUFFER
7 default y
8
Simon Glass53b5bf32016-09-12 23:18:39 -06009config SPL_GPIO_SUPPORT
10 default y
11
Simon Glass77d2f7f2016-09-12 23:18:41 -060012config SPL_LIBCOMMON_SUPPORT
13 default y
14
Simon Glass1646eba2016-09-12 23:18:42 -060015config SPL_LIBDISK_SUPPORT
16 default y
17
Simon Glasscc4288e2016-09-12 23:18:43 -060018config SPL_LIBGENERIC_SUPPORT
19 default y
20
Simon Glass1fdf7c62016-09-12 23:18:44 -060021config SPL_MMC_SUPPORT
22 default y
23
Simon Glass22537972016-09-12 23:18:54 -060024config SPL_POWER_SUPPORT
25 default y
26
Simon Glasse00f76c2016-09-12 23:18:56 -060027config SPL_SERIAL_SUPPORT
28 default y
29
Andre Przywarabc613d82017-02-16 01:20:23 +000030config SUNXI_HIGH_SRAM
31 bool
32 default n
33 ---help---
34 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
35 with the first SRAM region being located at address 0.
36 Some newer SoCs map the boot ROM at address 0 instead and move the
37 SRAM to 64KB, just behind the mask ROM.
38 Chips using the latter setup are supposed to select this option to
39 adjust the addresses accordingly.
40
Hans de Goede44d8ae52015-04-06 20:33:34 +020041# Note only one of these may be selected at a time! But hidden choices are
42# not supported by Kconfig
43config SUNXI_GEN_SUN4I
44 bool
45 ---help---
46 Select this for sunxi SoCs which have resets and clocks set up
47 as the original A10 (mach-sun4i).
48
49config SUNXI_GEN_SUN6I
50 bool
51 ---help---
52 Select this for sunxi SoCs which have sun6i like periphery, like
53 separate ahb reset control registers, custom pmic bus, new style
54 watchdog, etc.
55
56
Andre Przywara7b82a222017-02-16 01:20:27 +000057config MACH_SUNXI_H3_H5
58 bool
59 select SUNXI_GEN_SUN6I
60 select SUPPORT_SPL
61
Ian Campbell2c7e3b92014-10-24 21:20:44 +010062choice
63 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020064 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010065
Ian Campbellc3be2792014-10-24 21:20:45 +010066config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010067 bool "sun4i (Allwinner A10)"
68 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000069 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020070 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010071 select SUPPORT_SPL
72
Ian Campbellc3be2792014-10-24 21:20:45 +010073config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010074 bool "sun5i (Allwinner A13)"
75 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000076 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020077 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010078 select SUPPORT_SPL
79
Ian Campbellc3be2792014-10-24 21:20:45 +010080config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010081 bool "sun6i (Allwinner A31)"
82 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080083 select CPU_V7_HAS_NONSEC
84 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090085 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020086 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020087 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080088 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010089
Ian Campbellc3be2792014-10-24 21:20:45 +010090config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091 bool "sun7i (Allwinner A20)"
92 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010093 select CPU_V7_HAS_NONSEC
94 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090095 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020096 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010097 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +020098 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010099
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200100config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100101 bool "sun8i (Allwinner A23)"
102 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800103 select CPU_V7_HAS_NONSEC
104 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900105 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200106 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100107 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800108 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100109
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530110config MACH_SUN8I_A33
111 bool "sun8i (Allwinner A33)"
112 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800113 select CPU_V7_HAS_NONSEC
114 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900115 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530116 select SUNXI_GEN_SUN6I
117 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800118 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530119
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800120config MACH_SUN8I_A83T
121 bool "sun8i (Allwinner A83T)"
122 select CPU_V7
123 select SUNXI_GEN_SUN6I
124 select SUPPORT_SPL
125
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100126config MACH_SUN8I_H3
127 bool "sun8i (Allwinner H3)"
128 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800129 select CPU_V7_HAS_NONSEC
130 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900131 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000132 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800133 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100134
Hans de Goede1871a8c2015-01-13 19:25:06 +0100135config MACH_SUN9I
136 bool "sun9i (Allwinner A80)"
137 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000138 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100139 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800140 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100141
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800142config MACH_SUN50I
143 bool "sun50i (Allwinner A64)"
144 select ARM64
145 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000146 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000147 select SUPPORT_SPL
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800148
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100149endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800150
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200151# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
152config MACH_SUN8I
153 bool
Andre Przywara7b82a222017-02-16 01:20:27 +0000154 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUNXI_H3_H5 || MACH_SUN8I_A83T
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200155
Andre Przywarab5402d12017-01-02 11:48:35 +0000156config RESERVE_ALLWINNER_BOOT0_HEADER
157 bool "reserve space for Allwinner boot0 header"
158 select ENABLE_ARM_SOC_BOOT0_HOOK
159 ---help---
160 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
161 filled with magic values post build. The Allwinner provided boot0
162 blob relies on this information to load and execute U-Boot.
163 Only needed on 64-bit Allwinner boards so far when using boot0.
164
Andre Przywara83843c92017-01-02 11:48:36 +0000165config ARM_BOOT_HOOK_RMR
166 bool
167 depends on ARM64
168 default y
169 select ENABLE_ARM_SOC_BOOT0_HOOK
170 ---help---
171 Insert some ARM32 code at the very beginning of the U-Boot binary
172 which uses an RMR register write to bring the core into AArch64 mode.
173 The very first instruction acts as a switch, since it's carefully
174 chosen to be a NOP in one mode and a branch in the other, so the
175 code would only be executed if not already in AArch64.
176 This allows both the SPL and the U-Boot proper to be entered in
177 either mode and switch to AArch64 if needed.
178
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800179config DRAM_TYPE
180 int "sunxi dram type"
181 depends on MACH_SUN8I_A83T
182 default 3
183 ---help---
184 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200185
Hans de Goede37781a12014-11-15 19:46:39 +0100186config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100187 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800188 default 792 if MACH_SUN9I
Hans de Goede8ffc4872015-01-17 14:24:55 +0100189 default 312 if MACH_SUN6I || MACH_SUN8I
190 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000191 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100192 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800193 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
194 must be a multiple of 24. For the sun9i (A80), the tested values
195 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100196
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200197if MACH_SUN5I || MACH_SUN7I
198config DRAM_MBUS_CLK
199 int "sunxi mbus clock speed"
200 default 300
201 ---help---
202 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
203
204endif
205
Hans de Goede37781a12014-11-15 19:46:39 +0100206config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100207 int "sunxi dram zq value"
208 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
209 default 127 if MACH_SUN7I
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800210 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000211 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100212 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100213 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100214
Hans de Goede8975cdf2015-05-13 15:00:46 +0200215config DRAM_ODT_EN
216 bool "sunxi dram odt enable"
217 default n if !MACH_SUN8I_A23
218 default y if MACH_SUN8I_A23
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000219 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200220 ---help---
221 Select this to enable dram odt (on die termination).
222
Hans de Goede8ffc4872015-01-17 14:24:55 +0100223if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
224config DRAM_EMR1
225 int "sunxi dram emr1 value"
226 default 0 if MACH_SUN4I
227 default 4 if MACH_SUN5I || MACH_SUN7I
228 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100229 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200230
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200231config DRAM_TPR3
232 hex "sunxi dram tpr3 value"
233 default 0
234 ---help---
235 Set the dram controller tpr3 parameter. This parameter configures
236 the delay on the command lane and also phase shifts, which are
237 applied for sampling incoming read data. The default value 0
238 means that no phase/delay adjustments are necessary. Properly
239 configuring this parameter increases reliability at high DRAM
240 clock speeds.
241
242config DRAM_DQS_GATING_DELAY
243 hex "sunxi dram dqs_gating_delay value"
244 default 0
245 ---help---
246 Set the dram controller dqs_gating_delay parmeter. Each byte
247 encodes the DQS gating delay for each byte lane. The delay
248 granularity is 1/4 cycle. For example, the value 0x05060606
249 means that the delay is 5 quarter-cycles for one lane (1.25
250 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
251 The default value 0 means autodetection. The results of hardware
252 autodetection are not very reliable and depend on the chip
253 temperature (sometimes producing different results on cold start
254 and warm reboot). But the accuracy of hardware autodetection
255 is usually good enough, unless running at really high DRAM
256 clocks speeds (up to 600MHz). If unsure, keep as 0.
257
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200258choice
259 prompt "sunxi dram timings"
260 default DRAM_TIMINGS_VENDOR_MAGIC
261 ---help---
262 Select the timings of the DDR3 chips.
263
264config DRAM_TIMINGS_VENDOR_MAGIC
265 bool "Magic vendor timings from Android"
266 ---help---
267 The same DRAM timings as in the Allwinner boot0 bootloader.
268
269config DRAM_TIMINGS_DDR3_1066F_1333H
270 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
271 ---help---
272 Use the timings of the standard JEDEC DDR3-1066F speed bin for
273 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
274 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
275 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
276 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
277 that down binning to DDR3-1066F is supported (because DDR3-1066F
278 uses a bit faster timings than DDR3-1333H).
279
280config DRAM_TIMINGS_DDR3_800E_1066G_1333J
281 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
282 ---help---
283 Use the timings of the slowest possible JEDEC speed bin for the
284 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
285 DDR3-800E, DDR3-1066G or DDR3-1333J.
286
287endchoice
288
Hans de Goede37781a12014-11-15 19:46:39 +0100289endif
290
Hans de Goede8975cdf2015-05-13 15:00:46 +0200291if MACH_SUN8I_A23
292config DRAM_ODT_CORRECTION
293 int "sunxi dram odt correction value"
294 default 0
295 ---help---
296 Set the dram odt correction value (range -255 - 255). In allwinner
297 fex files, this option is found in bits 8-15 of the u32 odt_en variable
298 in the [dram] section. When bit 31 of the odt_en variable is set
299 then the correction is negative. Usually the value for this is 0.
300endif
301
Iain Patone71b4222015-03-28 10:26:38 +0000302config SYS_CLK_FREQ
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200303 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000304 default 912000000 if MACH_SUN7I
Chen-Yu Tsaic53344a2016-10-28 18:21:34 +0800305 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
Iain Patone71b4222015-03-28 10:26:38 +0000306
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800307config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100308 default "sun4i" if MACH_SUN4I
309 default "sun5i" if MACH_SUN5I
310 default "sun6i" if MACH_SUN6I
311 default "sun7i" if MACH_SUN7I
312 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100313 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200314 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200315
Masahiro Yamadadd840582014-07-30 14:08:14 +0900316config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900317 default "sunxi"
318
319config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900320 default "sunxi"
321
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200322config UART0_PORT_F
323 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200324 default n
325 ---help---
326 Repurpose the SD card slot for getting access to the UART0 serial
327 console. Primarily useful only for low level u-boot debugging on
328 tablets, where normal UART0 is difficult to access and requires
329 device disassembly and/or soldering. As the SD card can't be used
330 at the same time, the system can be only booted in the FEL mode.
331 Only enable this if you really know what you are doing.
332
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200333config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900334 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200335 default n
336 ---help---
337 Set this to enable various workarounds for old kernels, this results in
338 sub-optimal settings for newer kernels, only enable if needed.
339
Hans de Goedecd821132014-10-02 20:29:26 +0200340config MMC0_CD_PIN
341 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000342 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200343 default ""
344 ---help---
345 Set the card detect pin for mmc0, leave empty to not use cd. This
346 takes a string in the format understood by sunxi_name_to_gpio, e.g.
347 PH1 for pin 1 of port H.
348
349config MMC1_CD_PIN
350 string "Card detect pin for mmc1"
351 default ""
352 ---help---
353 See MMC0_CD_PIN help text.
354
355config MMC2_CD_PIN
356 string "Card detect pin for mmc2"
357 default ""
358 ---help---
359 See MMC0_CD_PIN help text.
360
361config MMC3_CD_PIN
362 string "Card detect pin for mmc3"
363 default ""
364 ---help---
365 See MMC0_CD_PIN help text.
366
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100367config MMC1_PINS
368 string "Pins for mmc1"
369 default ""
370 ---help---
371 Set the pins used for mmc1, when applicable. This takes a string in the
372 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
373
374config MMC2_PINS
375 string "Pins for mmc2"
376 default ""
377 ---help---
378 See MMC1_PINS help text.
379
380config MMC3_PINS
381 string "Pins for mmc3"
382 default ""
383 ---help---
384 See MMC1_PINS help text.
385
Hans de Goede2ccfac02014-10-02 20:43:50 +0200386config MMC_SUNXI_SLOT_EXTRA
387 int "mmc extra slot number"
388 default -1
389 ---help---
390 sunxi builds always enable mmc0, some boards also have a second sdcard
391 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
392 support for this.
393
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200394config INITIAL_USB_SCAN_DELAY
395 int "delay initial usb scan by x ms to allow builtin devices to init"
396 default 0
397 ---help---
398 Some boards have on board usb devices which need longer than the
399 USB spec's 1 second to connect from board powerup. Set this config
400 option to a non 0 value to add an extra delay before the first usb
401 bus scan.
402
Hans de Goede4458b7a2015-01-07 15:26:06 +0100403config USB0_VBUS_PIN
404 string "Vbus enable pin for usb0 (otg)"
405 default ""
406 ---help---
407 Set the Vbus enable pin for usb0 (otg). This takes a string in the
408 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
409
Hans de Goede52defe82015-02-16 22:13:43 +0100410config USB0_VBUS_DET
411 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100412 default ""
413 ---help---
414 Set the Vbus detect pin for usb0 (otg). This takes a string in the
415 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
416
Hans de Goede48c06c92015-06-14 17:29:53 +0200417config USB0_ID_DET
418 string "ID detect pin for usb0 (otg)"
419 default ""
420 ---help---
421 Set the ID detect pin for usb0 (otg). This takes a string in the
422 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
423
Hans de Goede115200c2014-11-07 16:09:00 +0100424config USB1_VBUS_PIN
425 string "Vbus enable pin for usb1 (ehci0)"
426 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100427 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100428 ---help---
429 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
430 a string in the format understood by sunxi_name_to_gpio, e.g.
431 PH1 for pin 1 of port H.
432
433config USB2_VBUS_PIN
434 string "Vbus enable pin for usb2 (ehci1)"
435 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100436 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100437 ---help---
438 See USB1_VBUS_PIN help text.
439
Hans de Goede60fa6302016-03-18 08:42:01 +0100440config USB3_VBUS_PIN
441 string "Vbus enable pin for usb3 (ehci2)"
442 default ""
443 ---help---
444 See USB1_VBUS_PIN help text.
445
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200446config I2C0_ENABLE
447 bool "Enable I2C/TWI controller 0"
448 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
449 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200450 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200451 ---help---
452 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
453 its clock and setting up the bus. This is especially useful on devices
454 with slaves connected to the bus or with pins exposed through e.g. an
455 expansion port/header.
456
457config I2C1_ENABLE
458 bool "Enable I2C/TWI controller 1"
459 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200460 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200461 ---help---
462 See I2C0_ENABLE help text.
463
464config I2C2_ENABLE
465 bool "Enable I2C/TWI controller 2"
466 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200467 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200468 ---help---
469 See I2C0_ENABLE help text.
470
471if MACH_SUN6I || MACH_SUN7I
472config I2C3_ENABLE
473 bool "Enable I2C/TWI controller 3"
474 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200475 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200476 ---help---
477 See I2C0_ENABLE help text.
478endif
479
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100480if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100481config R_I2C_ENABLE
482 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100483 # This is used for the pmic on H3
484 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200485 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100486 ---help---
487 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100488endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100489
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200490if MACH_SUN7I
491config I2C4_ENABLE
492 bool "Enable I2C/TWI controller 4"
493 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200494 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200495 ---help---
496 See I2C0_ENABLE help text.
497endif
498
Hans de Goede2fcf0332015-04-25 17:25:14 +0200499config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900500 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200501 default n
502 ---help---
503 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
504
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200505config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900506 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Andre Przywara7b82a222017-02-16 01:20:27 +0000507 depends on !MACH_SUN8I_A83T && !MACH_SUNXI_H3_H5 && !MACH_SUN9I && !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200508 default y
509 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100510 Say Y here to add support for using a cfb console on the HDMI, LCD
511 or VGA output found on most sunxi devices. See doc/README.video for
512 info on how to select the video output and mode.
513
Hans de Goede2fbf0912014-12-23 23:04:35 +0100514config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900515 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100516 depends on VIDEO && !MACH_SUN8I
517 default y
518 ---help---
519 Say Y here to add support for outputting video over HDMI.
520
Hans de Goeded9786d22014-12-25 13:58:06 +0100521config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900522 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100523 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
524 default n
525 ---help---
526 Say Y here to add support for outputting video over VGA.
527
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100528config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900529 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800530 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100531 default n
532 ---help---
533 Say Y here to add support for external DACs connected to the parallel
534 LCD interface driving a VGA connector, such as found on the
535 Olimex A13 boards.
536
Hans de Goedefb75d972015-01-25 15:33:07 +0100537config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900538 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100539 depends on VIDEO_VGA_VIA_LCD
540 default n
541 ---help---
542 Say Y here if you've a board which uses opendrain drivers for the vga
543 hsync and vsync signals. Opendrain drivers cannot generate steep enough
544 positive edges for a stable video output, so on boards with opendrain
545 drivers the sync signals must always be active high.
546
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800547config VIDEO_VGA_EXTERNAL_DAC_EN
548 string "LCD panel power enable pin"
549 depends on VIDEO_VGA_VIA_LCD
550 default ""
551 ---help---
552 Set the enable pin for the external VGA DAC. This takes a string in the
553 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
554
Hans de Goede39920c82015-08-03 19:20:26 +0200555config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900556 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200557 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
558 default n
559 ---help---
560 Say Y here to add support for outputting composite video.
561
Hans de Goede2dae8002014-12-21 16:28:32 +0100562config VIDEO_LCD_MODE
563 string "LCD panel timing details"
564 depends on VIDEO
565 default ""
566 ---help---
567 LCD panel timing details string, leave empty if there is no LCD panel.
568 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
569 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200570 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100571
Hans de Goede65150322015-01-13 13:21:46 +0100572config VIDEO_LCD_DCLK_PHASE
573 int "LCD panel display clock phase"
574 depends on VIDEO
575 default 1
576 ---help---
577 Select LCD panel display clock phase shift, range 0-3.
578
Hans de Goede2dae8002014-12-21 16:28:32 +0100579config VIDEO_LCD_POWER
580 string "LCD panel power enable pin"
581 depends on VIDEO
582 default ""
583 ---help---
584 Set the power enable pin for the LCD panel. This takes a string in the
585 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
586
Hans de Goede242e3d82015-02-16 17:26:41 +0100587config VIDEO_LCD_RESET
588 string "LCD panel reset pin"
589 depends on VIDEO
590 default ""
591 ---help---
592 Set the reset pin for the LCD panel. This takes a string in the format
593 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
594
Hans de Goede2dae8002014-12-21 16:28:32 +0100595config VIDEO_LCD_BL_EN
596 string "LCD panel backlight enable pin"
597 depends on VIDEO
598 default ""
599 ---help---
600 Set the backlight enable pin for the LCD panel. This takes a string in the
601 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
602 port H.
603
604config VIDEO_LCD_BL_PWM
605 string "LCD panel backlight pwm pin"
606 depends on VIDEO
607 default ""
608 ---help---
609 Set the backlight pwm pin for the LCD panel. This takes a string in the
610 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200611
Hans de Goedea7403ae2015-01-22 21:02:42 +0100612config VIDEO_LCD_BL_PWM_ACTIVE_LOW
613 bool "LCD panel backlight pwm is inverted"
614 depends on VIDEO
615 default y
616 ---help---
617 Set this if the backlight pwm output is active low.
618
Hans de Goede55410082015-02-16 17:23:25 +0100619config VIDEO_LCD_PANEL_I2C
620 bool "LCD panel needs to be configured via i2c"
621 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100622 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200623 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100624 ---help---
625 Say y here if the LCD panel needs to be configured via i2c. This
626 will add a bitbang i2c controller using gpios to talk to the LCD.
627
628config VIDEO_LCD_PANEL_I2C_SDA
629 string "LCD panel i2c interface SDA pin"
630 depends on VIDEO_LCD_PANEL_I2C
631 default "PG12"
632 ---help---
633 Set the SDA pin for the LCD i2c interface. This takes a string in the
634 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
635
636config VIDEO_LCD_PANEL_I2C_SCL
637 string "LCD panel i2c interface SCL pin"
638 depends on VIDEO_LCD_PANEL_I2C
639 default "PG10"
640 ---help---
641 Set the SCL pin for the LCD i2c interface. This takes a string in the
642 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
643
Hans de Goede213480e2015-01-01 22:04:34 +0100644
645# Note only one of these may be selected at a time! But hidden choices are
646# not supported by Kconfig
647config VIDEO_LCD_IF_PARALLEL
648 bool
649
650config VIDEO_LCD_IF_LVDS
651 bool
652
653
654choice
655 prompt "LCD panel support"
656 depends on VIDEO
657 ---help---
658 Select which type of LCD panel to support.
659
660config VIDEO_LCD_PANEL_PARALLEL
661 bool "Generic parallel interface LCD panel"
662 select VIDEO_LCD_IF_PARALLEL
663
664config VIDEO_LCD_PANEL_LVDS
665 bool "Generic lvds interface LCD panel"
666 select VIDEO_LCD_IF_LVDS
667
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200668config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
669 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
670 select VIDEO_LCD_SSD2828
671 select VIDEO_LCD_IF_PARALLEL
672 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200673 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
674
675config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
676 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
677 select VIDEO_LCD_ANX9804
678 select VIDEO_LCD_IF_PARALLEL
679 select VIDEO_LCD_PANEL_I2C
680 ---help---
681 Select this for eDP LCD panels with 4 lanes running at 1.62G,
682 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200683
Hans de Goede27515b22015-01-20 09:23:36 +0100684config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
685 bool "Hitachi tx18d42vm LCD panel"
686 select VIDEO_LCD_HITACHI_TX18D42VM
687 select VIDEO_LCD_IF_LVDS
688 ---help---
689 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
690
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100691config VIDEO_LCD_TL059WV5C0
692 bool "tl059wv5c0 LCD panel"
693 select VIDEO_LCD_PANEL_I2C
694 select VIDEO_LCD_IF_PARALLEL
695 ---help---
696 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
697 Aigo M60/M608/M606 tablets.
698
Hans de Goede213480e2015-01-01 22:04:34 +0100699endchoice
700
701
Hans de Goedec13f60d2015-01-25 12:10:48 +0100702config GMAC_TX_DELAY
703 int "GMAC Transmit Clock Delay Chain"
704 default 0
705 ---help---
706 Set the GMAC Transmit Clock Delay Chain value.
707
Hans de Goedeff42d102015-09-13 13:02:48 +0200708config SPL_STACK_R_ADDR
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200709 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200710 default 0x2fe00000 if MACH_SUN9I
711
Masahiro Yamadadd840582014-07-30 14:08:14 +0900712endif