blob: c2eb85e36583864bbe335ea3873b8f9a58093bdc [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Simon Glass8f925582016-10-17 20:12:36 -06006config PRE_CONSOLE_BUFFER
7 default y
8
Simon Glass53b5bf32016-09-12 23:18:39 -06009config SPL_GPIO_SUPPORT
10 default y
11
Simon Glass77d2f7f2016-09-12 23:18:41 -060012config SPL_LIBCOMMON_SUPPORT
13 default y
14
Simon Glass1646eba2016-09-12 23:18:42 -060015config SPL_LIBDISK_SUPPORT
16 default y
17
Simon Glasscc4288e2016-09-12 23:18:43 -060018config SPL_LIBGENERIC_SUPPORT
19 default y
20
Simon Glass1fdf7c62016-09-12 23:18:44 -060021config SPL_MMC_SUPPORT
22 default y
23
Simon Glass22537972016-09-12 23:18:54 -060024config SPL_POWER_SUPPORT
25 default y
26
Simon Glasse00f76c2016-09-12 23:18:56 -060027config SPL_SERIAL_SUPPORT
28 default y
29
Hans de Goede44d8ae52015-04-06 20:33:34 +020030# Note only one of these may be selected at a time! But hidden choices are
31# not supported by Kconfig
32config SUNXI_GEN_SUN4I
33 bool
34 ---help---
35 Select this for sunxi SoCs which have resets and clocks set up
36 as the original A10 (mach-sun4i).
37
38config SUNXI_GEN_SUN6I
39 bool
40 ---help---
41 Select this for sunxi SoCs which have sun6i like periphery, like
42 separate ahb reset control registers, custom pmic bus, new style
43 watchdog, etc.
44
45
Ian Campbell2c7e3b92014-10-24 21:20:44 +010046choice
47 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020048 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010049
Ian Campbellc3be2792014-10-24 21:20:45 +010050config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010051 bool "sun4i (Allwinner A10)"
52 select CPU_V7
Hans de Goede44d8ae52015-04-06 20:33:34 +020053 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010054 select SUPPORT_SPL
55
Ian Campbellc3be2792014-10-24 21:20:45 +010056config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010057 bool "sun5i (Allwinner A13)"
58 select CPU_V7
Hans de Goede44d8ae52015-04-06 20:33:34 +020059 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010060 select SUPPORT_SPL
61
Ian Campbellc3be2792014-10-24 21:20:45 +010062config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010063 bool "sun6i (Allwinner A31)"
64 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080065 select CPU_V7_HAS_NONSEC
66 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090067 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020068 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020069 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080070 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010071
Ian Campbellc3be2792014-10-24 21:20:45 +010072config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010073 bool "sun7i (Allwinner A20)"
74 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010075 select CPU_V7_HAS_NONSEC
76 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090077 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020078 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010079 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +020080 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010081
Hans de Goede5e6bacd2015-04-06 20:55:39 +020082config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +010083 bool "sun8i (Allwinner A23)"
84 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +010089 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +053092config MACH_SUN8I_A33
93 bool "sun8i (Allwinner A33)"
94 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +080095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +053098 select SUNXI_GEN_SUN6I
99 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530101
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800102config MACH_SUN8I_A83T
103 bool "sun8i (Allwinner A83T)"
104 select CPU_V7
105 select SUNXI_GEN_SUN6I
106 select SUPPORT_SPL
107
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100108config MACH_SUN8I_H3
109 bool "sun8i (Allwinner H3)"
110 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800111 select CPU_V7_HAS_NONSEC
112 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900113 select ARCH_SUPPORT_PSCI
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100114 select SUNXI_GEN_SUN6I
Jens Kuske0404d532015-11-17 15:12:59 +0100115 select SUPPORT_SPL
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800116 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100117
Hans de Goede1871a8c2015-01-13 19:25:06 +0100118config MACH_SUN9I
119 bool "sun9i (Allwinner A80)"
120 select CPU_V7
121 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800122 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100123
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800124config MACH_SUN50I
125 bool "sun50i (Allwinner A64)"
126 select ARM64
127 select SUNXI_GEN_SUN6I
128
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100129endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800130
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200131# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
132config MACH_SUN8I
133 bool
vishnupatekar762e24a2015-11-29 01:07:19 +0800134 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_H3 || MACH_SUN8I_A83T
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200135
Andre Przywarab5402d12017-01-02 11:48:35 +0000136config RESERVE_ALLWINNER_BOOT0_HEADER
137 bool "reserve space for Allwinner boot0 header"
138 select ENABLE_ARM_SOC_BOOT0_HOOK
139 ---help---
140 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
141 filled with magic values post build. The Allwinner provided boot0
142 blob relies on this information to load and execute U-Boot.
143 Only needed on 64-bit Allwinner boards so far when using boot0.
144
Andre Przywara83843c92017-01-02 11:48:36 +0000145config ARM_BOOT_HOOK_RMR
146 bool
147 depends on ARM64
148 default y
149 select ENABLE_ARM_SOC_BOOT0_HOOK
150 ---help---
151 Insert some ARM32 code at the very beginning of the U-Boot binary
152 which uses an RMR register write to bring the core into AArch64 mode.
153 The very first instruction acts as a switch, since it's carefully
154 chosen to be a NOP in one mode and a branch in the other, so the
155 code would only be executed if not already in AArch64.
156 This allows both the SPL and the U-Boot proper to be entered in
157 either mode and switch to AArch64 if needed.
158
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800159config DRAM_TYPE
160 int "sunxi dram type"
161 depends on MACH_SUN8I_A83T
162 default 3
163 ---help---
164 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200165
Hans de Goede37781a12014-11-15 19:46:39 +0100166config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100167 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800168 default 792 if MACH_SUN9I
Hans de Goede8ffc4872015-01-17 14:24:55 +0100169 default 312 if MACH_SUN6I || MACH_SUN8I
170 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000171 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100172 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800173 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
174 must be a multiple of 24. For the sun9i (A80), the tested values
175 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100176
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200177if MACH_SUN5I || MACH_SUN7I
178config DRAM_MBUS_CLK
179 int "sunxi mbus clock speed"
180 default 300
181 ---help---
182 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
183
184endif
185
Hans de Goede37781a12014-11-15 19:46:39 +0100186config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100187 int "sunxi dram zq value"
188 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
189 default 127 if MACH_SUN7I
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800190 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000191 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100192 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100193 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100194
Hans de Goede8975cdf2015-05-13 15:00:46 +0200195config DRAM_ODT_EN
196 bool "sunxi dram odt enable"
197 default n if !MACH_SUN8I_A23
198 default y if MACH_SUN8I_A23
199 ---help---
200 Select this to enable dram odt (on die termination).
201
Hans de Goede8ffc4872015-01-17 14:24:55 +0100202if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
203config DRAM_EMR1
204 int "sunxi dram emr1 value"
205 default 0 if MACH_SUN4I
206 default 4 if MACH_SUN5I || MACH_SUN7I
207 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100208 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200209
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200210config DRAM_TPR3
211 hex "sunxi dram tpr3 value"
212 default 0
213 ---help---
214 Set the dram controller tpr3 parameter. This parameter configures
215 the delay on the command lane and also phase shifts, which are
216 applied for sampling incoming read data. The default value 0
217 means that no phase/delay adjustments are necessary. Properly
218 configuring this parameter increases reliability at high DRAM
219 clock speeds.
220
221config DRAM_DQS_GATING_DELAY
222 hex "sunxi dram dqs_gating_delay value"
223 default 0
224 ---help---
225 Set the dram controller dqs_gating_delay parmeter. Each byte
226 encodes the DQS gating delay for each byte lane. The delay
227 granularity is 1/4 cycle. For example, the value 0x05060606
228 means that the delay is 5 quarter-cycles for one lane (1.25
229 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
230 The default value 0 means autodetection. The results of hardware
231 autodetection are not very reliable and depend on the chip
232 temperature (sometimes producing different results on cold start
233 and warm reboot). But the accuracy of hardware autodetection
234 is usually good enough, unless running at really high DRAM
235 clocks speeds (up to 600MHz). If unsure, keep as 0.
236
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200237choice
238 prompt "sunxi dram timings"
239 default DRAM_TIMINGS_VENDOR_MAGIC
240 ---help---
241 Select the timings of the DDR3 chips.
242
243config DRAM_TIMINGS_VENDOR_MAGIC
244 bool "Magic vendor timings from Android"
245 ---help---
246 The same DRAM timings as in the Allwinner boot0 bootloader.
247
248config DRAM_TIMINGS_DDR3_1066F_1333H
249 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
250 ---help---
251 Use the timings of the standard JEDEC DDR3-1066F speed bin for
252 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
253 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
254 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
255 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
256 that down binning to DDR3-1066F is supported (because DDR3-1066F
257 uses a bit faster timings than DDR3-1333H).
258
259config DRAM_TIMINGS_DDR3_800E_1066G_1333J
260 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
261 ---help---
262 Use the timings of the slowest possible JEDEC speed bin for the
263 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
264 DDR3-800E, DDR3-1066G or DDR3-1333J.
265
266endchoice
267
Hans de Goede37781a12014-11-15 19:46:39 +0100268endif
269
Hans de Goede8975cdf2015-05-13 15:00:46 +0200270if MACH_SUN8I_A23
271config DRAM_ODT_CORRECTION
272 int "sunxi dram odt correction value"
273 default 0
274 ---help---
275 Set the dram odt correction value (range -255 - 255). In allwinner
276 fex files, this option is found in bits 8-15 of the u32 odt_en variable
277 in the [dram] section. When bit 31 of the odt_en variable is set
278 then the correction is negative. Usually the value for this is 0.
279endif
280
Iain Patone71b4222015-03-28 10:26:38 +0000281config SYS_CLK_FREQ
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200282 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000283 default 912000000 if MACH_SUN7I
Chen-Yu Tsaic53344a2016-10-28 18:21:34 +0800284 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
Iain Patone71b4222015-03-28 10:26:38 +0000285
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800286config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100287 default "sun4i" if MACH_SUN4I
288 default "sun5i" if MACH_SUN5I
289 default "sun6i" if MACH_SUN6I
290 default "sun7i" if MACH_SUN7I
291 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100292 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200293 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200294
Masahiro Yamadadd840582014-07-30 14:08:14 +0900295config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900296 default "sunxi"
297
298config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900299 default "sunxi"
300
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200301config UART0_PORT_F
302 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200303 default n
304 ---help---
305 Repurpose the SD card slot for getting access to the UART0 serial
306 console. Primarily useful only for low level u-boot debugging on
307 tablets, where normal UART0 is difficult to access and requires
308 device disassembly and/or soldering. As the SD card can't be used
309 at the same time, the system can be only booted in the FEL mode.
310 Only enable this if you really know what you are doing.
311
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200312config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900313 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200314 default n
315 ---help---
316 Set this to enable various workarounds for old kernels, this results in
317 sub-optimal settings for newer kernels, only enable if needed.
318
Maxime Ripard44c79872015-10-15 22:04:07 +0200319config MMC
320 depends on !UART0_PORT_F
321 default y if ARCH_SUNXI
322
Hans de Goedecd821132014-10-02 20:29:26 +0200323config MMC0_CD_PIN
324 string "Card detect pin for mmc0"
Chen-Yu Tsaiacdab172016-05-02 10:28:08 +0800325 default "PF6" if MACH_SUN8I_A83T || MACH_SUN8I_H3 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200326 default ""
327 ---help---
328 Set the card detect pin for mmc0, leave empty to not use cd. This
329 takes a string in the format understood by sunxi_name_to_gpio, e.g.
330 PH1 for pin 1 of port H.
331
332config MMC1_CD_PIN
333 string "Card detect pin for mmc1"
334 default ""
335 ---help---
336 See MMC0_CD_PIN help text.
337
338config MMC2_CD_PIN
339 string "Card detect pin for mmc2"
340 default ""
341 ---help---
342 See MMC0_CD_PIN help text.
343
344config MMC3_CD_PIN
345 string "Card detect pin for mmc3"
346 default ""
347 ---help---
348 See MMC0_CD_PIN help text.
349
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100350config MMC1_PINS
351 string "Pins for mmc1"
352 default ""
353 ---help---
354 Set the pins used for mmc1, when applicable. This takes a string in the
355 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
356
357config MMC2_PINS
358 string "Pins for mmc2"
359 default ""
360 ---help---
361 See MMC1_PINS help text.
362
363config MMC3_PINS
364 string "Pins for mmc3"
365 default ""
366 ---help---
367 See MMC1_PINS help text.
368
Hans de Goede2ccfac02014-10-02 20:43:50 +0200369config MMC_SUNXI_SLOT_EXTRA
370 int "mmc extra slot number"
371 default -1
372 ---help---
373 sunxi builds always enable mmc0, some boards also have a second sdcard
374 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
375 support for this.
376
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200377config INITIAL_USB_SCAN_DELAY
378 int "delay initial usb scan by x ms to allow builtin devices to init"
379 default 0
380 ---help---
381 Some boards have on board usb devices which need longer than the
382 USB spec's 1 second to connect from board powerup. Set this config
383 option to a non 0 value to add an extra delay before the first usb
384 bus scan.
385
Hans de Goede4458b7a2015-01-07 15:26:06 +0100386config USB0_VBUS_PIN
387 string "Vbus enable pin for usb0 (otg)"
388 default ""
389 ---help---
390 Set the Vbus enable pin for usb0 (otg). This takes a string in the
391 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
392
Hans de Goede52defe82015-02-16 22:13:43 +0100393config USB0_VBUS_DET
394 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100395 default ""
396 ---help---
397 Set the Vbus detect pin for usb0 (otg). This takes a string in the
398 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
399
Hans de Goede48c06c92015-06-14 17:29:53 +0200400config USB0_ID_DET
401 string "ID detect pin for usb0 (otg)"
402 default ""
403 ---help---
404 Set the ID detect pin for usb0 (otg). This takes a string in the
405 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
406
Hans de Goede115200c2014-11-07 16:09:00 +0100407config USB1_VBUS_PIN
408 string "Vbus enable pin for usb1 (ehci0)"
409 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100410 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100411 ---help---
412 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
413 a string in the format understood by sunxi_name_to_gpio, e.g.
414 PH1 for pin 1 of port H.
415
416config USB2_VBUS_PIN
417 string "Vbus enable pin for usb2 (ehci1)"
418 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100419 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100420 ---help---
421 See USB1_VBUS_PIN help text.
422
Hans de Goede60fa6302016-03-18 08:42:01 +0100423config USB3_VBUS_PIN
424 string "Vbus enable pin for usb3 (ehci2)"
425 default ""
426 ---help---
427 See USB1_VBUS_PIN help text.
428
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200429config I2C0_ENABLE
430 bool "Enable I2C/TWI controller 0"
431 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
432 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200433 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200434 ---help---
435 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
436 its clock and setting up the bus. This is especially useful on devices
437 with slaves connected to the bus or with pins exposed through e.g. an
438 expansion port/header.
439
440config I2C1_ENABLE
441 bool "Enable I2C/TWI controller 1"
442 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200443 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200444 ---help---
445 See I2C0_ENABLE help text.
446
447config I2C2_ENABLE
448 bool "Enable I2C/TWI controller 2"
449 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200450 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200451 ---help---
452 See I2C0_ENABLE help text.
453
454if MACH_SUN6I || MACH_SUN7I
455config I2C3_ENABLE
456 bool "Enable I2C/TWI controller 3"
457 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200458 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200459 ---help---
460 See I2C0_ENABLE help text.
461endif
462
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100463if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100464config R_I2C_ENABLE
465 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100466 # This is used for the pmic on H3
467 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200468 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100469 ---help---
470 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100471endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100472
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200473if MACH_SUN7I
474config I2C4_ENABLE
475 bool "Enable I2C/TWI controller 4"
476 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200477 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200478 ---help---
479 See I2C0_ENABLE help text.
480endif
481
Hans de Goede2fcf0332015-04-25 17:25:14 +0200482config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900483 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200484 default n
485 ---help---
486 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
487
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200488config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900489 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Andre Przywarafa855d32016-09-05 01:32:40 +0100490 depends on !MACH_SUN8I_A83T && !MACH_SUN8I_H3 && !MACH_SUN9I && !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200491 default y
492 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100493 Say Y here to add support for using a cfb console on the HDMI, LCD
494 or VGA output found on most sunxi devices. See doc/README.video for
495 info on how to select the video output and mode.
496
Hans de Goede2fbf0912014-12-23 23:04:35 +0100497config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900498 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100499 depends on VIDEO && !MACH_SUN8I
500 default y
501 ---help---
502 Say Y here to add support for outputting video over HDMI.
503
Hans de Goeded9786d22014-12-25 13:58:06 +0100504config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900505 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100506 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
507 default n
508 ---help---
509 Say Y here to add support for outputting video over VGA.
510
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100511config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900512 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800513 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100514 default n
515 ---help---
516 Say Y here to add support for external DACs connected to the parallel
517 LCD interface driving a VGA connector, such as found on the
518 Olimex A13 boards.
519
Hans de Goedefb75d972015-01-25 15:33:07 +0100520config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900521 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100522 depends on VIDEO_VGA_VIA_LCD
523 default n
524 ---help---
525 Say Y here if you've a board which uses opendrain drivers for the vga
526 hsync and vsync signals. Opendrain drivers cannot generate steep enough
527 positive edges for a stable video output, so on boards with opendrain
528 drivers the sync signals must always be active high.
529
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800530config VIDEO_VGA_EXTERNAL_DAC_EN
531 string "LCD panel power enable pin"
532 depends on VIDEO_VGA_VIA_LCD
533 default ""
534 ---help---
535 Set the enable pin for the external VGA DAC. This takes a string in the
536 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
537
Hans de Goede39920c82015-08-03 19:20:26 +0200538config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900539 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200540 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
541 default n
542 ---help---
543 Say Y here to add support for outputting composite video.
544
Hans de Goede2dae8002014-12-21 16:28:32 +0100545config VIDEO_LCD_MODE
546 string "LCD panel timing details"
547 depends on VIDEO
548 default ""
549 ---help---
550 LCD panel timing details string, leave empty if there is no LCD panel.
551 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
552 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200553 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100554
Hans de Goede65150322015-01-13 13:21:46 +0100555config VIDEO_LCD_DCLK_PHASE
556 int "LCD panel display clock phase"
557 depends on VIDEO
558 default 1
559 ---help---
560 Select LCD panel display clock phase shift, range 0-3.
561
Hans de Goede2dae8002014-12-21 16:28:32 +0100562config VIDEO_LCD_POWER
563 string "LCD panel power enable pin"
564 depends on VIDEO
565 default ""
566 ---help---
567 Set the power enable pin for the LCD panel. This takes a string in the
568 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
569
Hans de Goede242e3d82015-02-16 17:26:41 +0100570config VIDEO_LCD_RESET
571 string "LCD panel reset pin"
572 depends on VIDEO
573 default ""
574 ---help---
575 Set the reset pin for the LCD panel. This takes a string in the format
576 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
577
Hans de Goede2dae8002014-12-21 16:28:32 +0100578config VIDEO_LCD_BL_EN
579 string "LCD panel backlight enable pin"
580 depends on VIDEO
581 default ""
582 ---help---
583 Set the backlight enable pin for the LCD panel. This takes a string in the
584 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
585 port H.
586
587config VIDEO_LCD_BL_PWM
588 string "LCD panel backlight pwm pin"
589 depends on VIDEO
590 default ""
591 ---help---
592 Set the backlight pwm pin for the LCD panel. This takes a string in the
593 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200594
Hans de Goedea7403ae2015-01-22 21:02:42 +0100595config VIDEO_LCD_BL_PWM_ACTIVE_LOW
596 bool "LCD panel backlight pwm is inverted"
597 depends on VIDEO
598 default y
599 ---help---
600 Set this if the backlight pwm output is active low.
601
Hans de Goede55410082015-02-16 17:23:25 +0100602config VIDEO_LCD_PANEL_I2C
603 bool "LCD panel needs to be configured via i2c"
604 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100605 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200606 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100607 ---help---
608 Say y here if the LCD panel needs to be configured via i2c. This
609 will add a bitbang i2c controller using gpios to talk to the LCD.
610
611config VIDEO_LCD_PANEL_I2C_SDA
612 string "LCD panel i2c interface SDA pin"
613 depends on VIDEO_LCD_PANEL_I2C
614 default "PG12"
615 ---help---
616 Set the SDA pin for the LCD i2c interface. This takes a string in the
617 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
618
619config VIDEO_LCD_PANEL_I2C_SCL
620 string "LCD panel i2c interface SCL pin"
621 depends on VIDEO_LCD_PANEL_I2C
622 default "PG10"
623 ---help---
624 Set the SCL pin for the LCD i2c interface. This takes a string in the
625 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
626
Hans de Goede213480e2015-01-01 22:04:34 +0100627
628# Note only one of these may be selected at a time! But hidden choices are
629# not supported by Kconfig
630config VIDEO_LCD_IF_PARALLEL
631 bool
632
633config VIDEO_LCD_IF_LVDS
634 bool
635
636
637choice
638 prompt "LCD panel support"
639 depends on VIDEO
640 ---help---
641 Select which type of LCD panel to support.
642
643config VIDEO_LCD_PANEL_PARALLEL
644 bool "Generic parallel interface LCD panel"
645 select VIDEO_LCD_IF_PARALLEL
646
647config VIDEO_LCD_PANEL_LVDS
648 bool "Generic lvds interface LCD panel"
649 select VIDEO_LCD_IF_LVDS
650
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200651config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
652 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
653 select VIDEO_LCD_SSD2828
654 select VIDEO_LCD_IF_PARALLEL
655 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200656 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
657
658config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
659 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
660 select VIDEO_LCD_ANX9804
661 select VIDEO_LCD_IF_PARALLEL
662 select VIDEO_LCD_PANEL_I2C
663 ---help---
664 Select this for eDP LCD panels with 4 lanes running at 1.62G,
665 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200666
Hans de Goede27515b22015-01-20 09:23:36 +0100667config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
668 bool "Hitachi tx18d42vm LCD panel"
669 select VIDEO_LCD_HITACHI_TX18D42VM
670 select VIDEO_LCD_IF_LVDS
671 ---help---
672 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
673
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100674config VIDEO_LCD_TL059WV5C0
675 bool "tl059wv5c0 LCD panel"
676 select VIDEO_LCD_PANEL_I2C
677 select VIDEO_LCD_IF_PARALLEL
678 ---help---
679 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
680 Aigo M60/M608/M606 tablets.
681
Hans de Goede213480e2015-01-01 22:04:34 +0100682endchoice
683
684
Hans de Goedec13f60d2015-01-25 12:10:48 +0100685config GMAC_TX_DELAY
686 int "GMAC Transmit Clock Delay Chain"
687 default 0
688 ---help---
689 Set the GMAC Transmit Clock Delay Chain value.
690
Hans de Goedeff42d102015-09-13 13:02:48 +0200691config SPL_STACK_R_ADDR
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200692 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200693 default 0x2fe00000 if MACH_SUN9I
694
Masahiro Yamadadd840582014-07-30 14:08:14 +0900695endif