blob: f40b8ff57d25c11625bd7b679bfe8e6da38299af [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -07006# FIXME: Should not redefine these Kconfig symbols
Simon Glass8f925582016-10-17 20:12:36 -06007config PRE_CONSOLE_BUFFER
8 default y
9
Simon Glass53b5bf32016-09-12 23:18:39 -060010config SPL_GPIO_SUPPORT
11 default y
12
Simon Glass77d2f7f2016-09-12 23:18:41 -060013config SPL_LIBCOMMON_SUPPORT
14 default y
15
Simon Glass1646eba2016-09-12 23:18:42 -060016config SPL_LIBDISK_SUPPORT
17 default y
18
Simon Glasscc4288e2016-09-12 23:18:43 -060019config SPL_LIBGENERIC_SUPPORT
20 default y
21
Simon Glass1fdf7c62016-09-12 23:18:44 -060022config SPL_MMC_SUPPORT
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -070023 depends on SPL && GENERIC_MMC
Simon Glass1fdf7c62016-09-12 23:18:44 -060024 default y
25
Simon Glass22537972016-09-12 23:18:54 -060026config SPL_POWER_SUPPORT
27 default y
28
Simon Glasse00f76c2016-09-12 23:18:56 -060029config SPL_SERIAL_SUPPORT
30 default y
31
Andre Przywarabc613d82017-02-16 01:20:23 +000032config SUNXI_HIGH_SRAM
33 bool
34 default n
35 ---help---
36 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
37 with the first SRAM region being located at address 0.
38 Some newer SoCs map the boot ROM at address 0 instead and move the
39 SRAM to 64KB, just behind the mask ROM.
40 Chips using the latter setup are supposed to select this option to
41 adjust the addresses accordingly.
42
Hans de Goede44d8ae52015-04-06 20:33:34 +020043# Note only one of these may be selected at a time! But hidden choices are
44# not supported by Kconfig
45config SUNXI_GEN_SUN4I
46 bool
47 ---help---
48 Select this for sunxi SoCs which have resets and clocks set up
49 as the original A10 (mach-sun4i).
50
51config SUNXI_GEN_SUN6I
52 bool
53 ---help---
54 Select this for sunxi SoCs which have sun6i like periphery, like
55 separate ahb reset control registers, custom pmic bus, new style
56 watchdog, etc.
57
58
Andre Przywara7b82a222017-02-16 01:20:27 +000059config MACH_SUNXI_H3_H5
60 bool
61 select SUNXI_GEN_SUN6I
62 select SUPPORT_SPL
63
Ian Campbell2c7e3b92014-10-24 21:20:44 +010064choice
65 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020066 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010067
Ian Campbellc3be2792014-10-24 21:20:45 +010068config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010069 bool "sun4i (Allwinner A10)"
70 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000071 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020072 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010073 select SUPPORT_SPL
74
Ian Campbellc3be2792014-10-24 21:20:45 +010075config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010076 bool "sun5i (Allwinner A13)"
77 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000078 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020079 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010080 select SUPPORT_SPL
81
Ian Campbellc3be2792014-10-24 21:20:45 +010082config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010083 bool "sun6i (Allwinner A31)"
84 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020089 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091
Ian Campbellc3be2792014-10-24 21:20:45 +010092config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010093 bool "sun7i (Allwinner A20)"
94 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020098 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010099 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100101
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200102config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100103 bool "sun8i (Allwinner A23)"
104 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800105 select CPU_V7_HAS_NONSEC
106 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900107 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200108 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100109 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800110 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100111
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530112config MACH_SUN8I_A33
113 bool "sun8i (Allwinner A33)"
114 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800115 select CPU_V7_HAS_NONSEC
116 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900117 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530118 select SUNXI_GEN_SUN6I
119 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800120 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530121
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800122config MACH_SUN8I_A83T
123 bool "sun8i (Allwinner A83T)"
124 select CPU_V7
125 select SUNXI_GEN_SUN6I
126 select SUPPORT_SPL
127
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100128config MACH_SUN8I_H3
129 bool "sun8i (Allwinner H3)"
130 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800131 select CPU_V7_HAS_NONSEC
132 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900133 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000134 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800135 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100136
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800137config MACH_SUN8I_R40
138 bool "sun8i (Allwinner R40)"
139 select CPU_V7
140 select SUNXI_GEN_SUN6I
141
Hans de Goede1871a8c2015-01-13 19:25:06 +0100142config MACH_SUN9I
143 bool "sun9i (Allwinner A80)"
144 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000145 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100146 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800147 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100148
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800149config MACH_SUN50I
150 bool "sun50i (Allwinner A64)"
151 select ARM64
152 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000153 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000154 select SUPPORT_SPL
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800155
Andre Przywara997bde62017-02-16 01:20:28 +0000156config MACH_SUN50I_H5
157 bool "sun50i (Allwinner H5)"
158 select ARM64
159 select MACH_SUNXI_H3_H5
160 select SUNXI_HIGH_SRAM
161
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100162endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800163
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200164# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
165config MACH_SUN8I
166 bool
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800167 default y if MACH_SUN8I_A23
168 default y if MACH_SUN8I_A33
169 default y if MACH_SUN8I_A83T
170 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800171 default y if MACH_SUN8I_R40
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200172
Andre Przywarab5402d12017-01-02 11:48:35 +0000173config RESERVE_ALLWINNER_BOOT0_HEADER
174 bool "reserve space for Allwinner boot0 header"
175 select ENABLE_ARM_SOC_BOOT0_HOOK
176 ---help---
177 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
178 filled with magic values post build. The Allwinner provided boot0
179 blob relies on this information to load and execute U-Boot.
180 Only needed on 64-bit Allwinner boards so far when using boot0.
181
Andre Przywara83843c92017-01-02 11:48:36 +0000182config ARM_BOOT_HOOK_RMR
183 bool
184 depends on ARM64
185 default y
186 select ENABLE_ARM_SOC_BOOT0_HOOK
187 ---help---
188 Insert some ARM32 code at the very beginning of the U-Boot binary
189 which uses an RMR register write to bring the core into AArch64 mode.
190 The very first instruction acts as a switch, since it's carefully
191 chosen to be a NOP in one mode and a branch in the other, so the
192 code would only be executed if not already in AArch64.
193 This allows both the SPL and the U-Boot proper to be entered in
194 either mode and switch to AArch64 if needed.
195
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800196config DRAM_TYPE
197 int "sunxi dram type"
198 depends on MACH_SUN8I_A83T
199 default 3
200 ---help---
201 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200202
Hans de Goede37781a12014-11-15 19:46:39 +0100203config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100204 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800205 default 792 if MACH_SUN9I
Hans de Goede8ffc4872015-01-17 14:24:55 +0100206 default 312 if MACH_SUN6I || MACH_SUN8I
207 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000208 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100209 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800210 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
211 must be a multiple of 24. For the sun9i (A80), the tested values
212 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100213
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200214if MACH_SUN5I || MACH_SUN7I
215config DRAM_MBUS_CLK
216 int "sunxi mbus clock speed"
217 default 300
218 ---help---
219 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
220
221endif
222
Hans de Goede37781a12014-11-15 19:46:39 +0100223config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100224 int "sunxi dram zq value"
225 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
226 default 127 if MACH_SUN7I
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800227 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000228 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100229 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100230 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100231
Hans de Goede8975cdf2015-05-13 15:00:46 +0200232config DRAM_ODT_EN
233 bool "sunxi dram odt enable"
234 default n if !MACH_SUN8I_A23
235 default y if MACH_SUN8I_A23
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000236 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200237 ---help---
238 Select this to enable dram odt (on die termination).
239
Hans de Goede8ffc4872015-01-17 14:24:55 +0100240if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
241config DRAM_EMR1
242 int "sunxi dram emr1 value"
243 default 0 if MACH_SUN4I
244 default 4 if MACH_SUN5I || MACH_SUN7I
245 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100246 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200247
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200248config DRAM_TPR3
249 hex "sunxi dram tpr3 value"
250 default 0
251 ---help---
252 Set the dram controller tpr3 parameter. This parameter configures
253 the delay on the command lane and also phase shifts, which are
254 applied for sampling incoming read data. The default value 0
255 means that no phase/delay adjustments are necessary. Properly
256 configuring this parameter increases reliability at high DRAM
257 clock speeds.
258
259config DRAM_DQS_GATING_DELAY
260 hex "sunxi dram dqs_gating_delay value"
261 default 0
262 ---help---
263 Set the dram controller dqs_gating_delay parmeter. Each byte
264 encodes the DQS gating delay for each byte lane. The delay
265 granularity is 1/4 cycle. For example, the value 0x05060606
266 means that the delay is 5 quarter-cycles for one lane (1.25
267 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
268 The default value 0 means autodetection. The results of hardware
269 autodetection are not very reliable and depend on the chip
270 temperature (sometimes producing different results on cold start
271 and warm reboot). But the accuracy of hardware autodetection
272 is usually good enough, unless running at really high DRAM
273 clocks speeds (up to 600MHz). If unsure, keep as 0.
274
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200275choice
276 prompt "sunxi dram timings"
277 default DRAM_TIMINGS_VENDOR_MAGIC
278 ---help---
279 Select the timings of the DDR3 chips.
280
281config DRAM_TIMINGS_VENDOR_MAGIC
282 bool "Magic vendor timings from Android"
283 ---help---
284 The same DRAM timings as in the Allwinner boot0 bootloader.
285
286config DRAM_TIMINGS_DDR3_1066F_1333H
287 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
288 ---help---
289 Use the timings of the standard JEDEC DDR3-1066F speed bin for
290 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
291 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
292 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
293 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
294 that down binning to DDR3-1066F is supported (because DDR3-1066F
295 uses a bit faster timings than DDR3-1333H).
296
297config DRAM_TIMINGS_DDR3_800E_1066G_1333J
298 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
299 ---help---
300 Use the timings of the slowest possible JEDEC speed bin for the
301 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
302 DDR3-800E, DDR3-1066G or DDR3-1333J.
303
304endchoice
305
Hans de Goede37781a12014-11-15 19:46:39 +0100306endif
307
Hans de Goede8975cdf2015-05-13 15:00:46 +0200308if MACH_SUN8I_A23
309config DRAM_ODT_CORRECTION
310 int "sunxi dram odt correction value"
311 default 0
312 ---help---
313 Set the dram odt correction value (range -255 - 255). In allwinner
314 fex files, this option is found in bits 8-15 of the u32 odt_en variable
315 in the [dram] section. When bit 31 of the odt_en variable is set
316 then the correction is negative. Usually the value for this is 0.
317endif
318
Iain Patone71b4222015-03-28 10:26:38 +0000319config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800320 default 1008000000 if MACH_SUN4I
321 default 1008000000 if MACH_SUN5I
322 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000323 default 912000000 if MACH_SUN7I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800324 default 1008000000 if MACH_SUN8I
325 default 1008000000 if MACH_SUN9I
326 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000327
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800328config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100329 default "sun4i" if MACH_SUN4I
330 default "sun5i" if MACH_SUN5I
331 default "sun6i" if MACH_SUN6I
332 default "sun7i" if MACH_SUN7I
333 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100334 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200335 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200336
Masahiro Yamadadd840582014-07-30 14:08:14 +0900337config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900338 default "sunxi"
339
340config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900341 default "sunxi"
342
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200343config UART0_PORT_F
344 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200345 default n
346 ---help---
347 Repurpose the SD card slot for getting access to the UART0 serial
348 console. Primarily useful only for low level u-boot debugging on
349 tablets, where normal UART0 is difficult to access and requires
350 device disassembly and/or soldering. As the SD card can't be used
351 at the same time, the system can be only booted in the FEL mode.
352 Only enable this if you really know what you are doing.
353
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200354config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900355 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200356 default n
357 ---help---
358 Set this to enable various workarounds for old kernels, this results in
359 sub-optimal settings for newer kernels, only enable if needed.
360
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200361config MACPWR
362 string "MAC power pin"
363 default ""
364 help
365 Set the pin used to power the MAC. This takes a string in the format
366 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
367
Hans de Goedecd821132014-10-02 20:29:26 +0200368config MMC0_CD_PIN
369 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000370 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200371 default ""
372 ---help---
373 Set the card detect pin for mmc0, leave empty to not use cd. This
374 takes a string in the format understood by sunxi_name_to_gpio, e.g.
375 PH1 for pin 1 of port H.
376
377config MMC1_CD_PIN
378 string "Card detect pin for mmc1"
379 default ""
380 ---help---
381 See MMC0_CD_PIN help text.
382
383config MMC2_CD_PIN
384 string "Card detect pin for mmc2"
385 default ""
386 ---help---
387 See MMC0_CD_PIN help text.
388
389config MMC3_CD_PIN
390 string "Card detect pin for mmc3"
391 default ""
392 ---help---
393 See MMC0_CD_PIN help text.
394
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100395config MMC1_PINS
396 string "Pins for mmc1"
397 default ""
398 ---help---
399 Set the pins used for mmc1, when applicable. This takes a string in the
400 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
401
402config MMC2_PINS
403 string "Pins for mmc2"
404 default ""
405 ---help---
406 See MMC1_PINS help text.
407
408config MMC3_PINS
409 string "Pins for mmc3"
410 default ""
411 ---help---
412 See MMC1_PINS help text.
413
Hans de Goede2ccfac02014-10-02 20:43:50 +0200414config MMC_SUNXI_SLOT_EXTRA
415 int "mmc extra slot number"
416 default -1
417 ---help---
418 sunxi builds always enable mmc0, some boards also have a second sdcard
419 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
420 support for this.
421
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200422config INITIAL_USB_SCAN_DELAY
423 int "delay initial usb scan by x ms to allow builtin devices to init"
424 default 0
425 ---help---
426 Some boards have on board usb devices which need longer than the
427 USB spec's 1 second to connect from board powerup. Set this config
428 option to a non 0 value to add an extra delay before the first usb
429 bus scan.
430
Hans de Goede4458b7a2015-01-07 15:26:06 +0100431config USB0_VBUS_PIN
432 string "Vbus enable pin for usb0 (otg)"
433 default ""
434 ---help---
435 Set the Vbus enable pin for usb0 (otg). This takes a string in the
436 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
437
Hans de Goede52defe82015-02-16 22:13:43 +0100438config USB0_VBUS_DET
439 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100440 default ""
441 ---help---
442 Set the Vbus detect pin for usb0 (otg). This takes a string in the
443 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
444
Hans de Goede48c06c92015-06-14 17:29:53 +0200445config USB0_ID_DET
446 string "ID detect pin for usb0 (otg)"
447 default ""
448 ---help---
449 Set the ID detect pin for usb0 (otg). This takes a string in the
450 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
451
Hans de Goede115200c2014-11-07 16:09:00 +0100452config USB1_VBUS_PIN
453 string "Vbus enable pin for usb1 (ehci0)"
454 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100455 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100456 ---help---
457 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
458 a string in the format understood by sunxi_name_to_gpio, e.g.
459 PH1 for pin 1 of port H.
460
461config USB2_VBUS_PIN
462 string "Vbus enable pin for usb2 (ehci1)"
463 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100464 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100465 ---help---
466 See USB1_VBUS_PIN help text.
467
Hans de Goede60fa6302016-03-18 08:42:01 +0100468config USB3_VBUS_PIN
469 string "Vbus enable pin for usb3 (ehci2)"
470 default ""
471 ---help---
472 See USB1_VBUS_PIN help text.
473
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200474config I2C0_ENABLE
475 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800476 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200477 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200478 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200479 ---help---
480 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
481 its clock and setting up the bus. This is especially useful on devices
482 with slaves connected to the bus or with pins exposed through e.g. an
483 expansion port/header.
484
485config I2C1_ENABLE
486 bool "Enable I2C/TWI controller 1"
487 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200488 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200489 ---help---
490 See I2C0_ENABLE help text.
491
492config I2C2_ENABLE
493 bool "Enable I2C/TWI controller 2"
494 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200495 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200496 ---help---
497 See I2C0_ENABLE help text.
498
499if MACH_SUN6I || MACH_SUN7I
500config I2C3_ENABLE
501 bool "Enable I2C/TWI controller 3"
502 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200503 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200504 ---help---
505 See I2C0_ENABLE help text.
506endif
507
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100508if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100509config R_I2C_ENABLE
510 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100511 # This is used for the pmic on H3
512 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200513 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100514 ---help---
515 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100516endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100517
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200518if MACH_SUN7I
519config I2C4_ENABLE
520 bool "Enable I2C/TWI controller 4"
521 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200522 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200523 ---help---
524 See I2C0_ENABLE help text.
525endif
526
Hans de Goede2fcf0332015-04-25 17:25:14 +0200527config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900528 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200529 default n
530 ---help---
531 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
532
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200533config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900534 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800535 depends on !MACH_SUN8I_A83T
536 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800537 depends on !MACH_SUN8I_R40
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800538 depends on !MACH_SUN9I
539 depends on !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200540 default y
541 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100542 Say Y here to add support for using a cfb console on the HDMI, LCD
543 or VGA output found on most sunxi devices. See doc/README.video for
544 info on how to select the video output and mode.
545
Hans de Goede2fbf0912014-12-23 23:04:35 +0100546config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900547 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100548 depends on VIDEO && !MACH_SUN8I
549 default y
550 ---help---
551 Say Y here to add support for outputting video over HDMI.
552
Hans de Goeded9786d22014-12-25 13:58:06 +0100553config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900554 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100555 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
556 default n
557 ---help---
558 Say Y here to add support for outputting video over VGA.
559
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100560config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900561 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800562 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100563 default n
564 ---help---
565 Say Y here to add support for external DACs connected to the parallel
566 LCD interface driving a VGA connector, such as found on the
567 Olimex A13 boards.
568
Hans de Goedefb75d972015-01-25 15:33:07 +0100569config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900570 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100571 depends on VIDEO_VGA_VIA_LCD
572 default n
573 ---help---
574 Say Y here if you've a board which uses opendrain drivers for the vga
575 hsync and vsync signals. Opendrain drivers cannot generate steep enough
576 positive edges for a stable video output, so on boards with opendrain
577 drivers the sync signals must always be active high.
578
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800579config VIDEO_VGA_EXTERNAL_DAC_EN
580 string "LCD panel power enable pin"
581 depends on VIDEO_VGA_VIA_LCD
582 default ""
583 ---help---
584 Set the enable pin for the external VGA DAC. This takes a string in the
585 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
586
Hans de Goede39920c82015-08-03 19:20:26 +0200587config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900588 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200589 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
590 default n
591 ---help---
592 Say Y here to add support for outputting composite video.
593
Hans de Goede2dae8002014-12-21 16:28:32 +0100594config VIDEO_LCD_MODE
595 string "LCD panel timing details"
596 depends on VIDEO
597 default ""
598 ---help---
599 LCD panel timing details string, leave empty if there is no LCD panel.
600 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
601 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200602 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100603
Hans de Goede65150322015-01-13 13:21:46 +0100604config VIDEO_LCD_DCLK_PHASE
605 int "LCD panel display clock phase"
606 depends on VIDEO
607 default 1
608 ---help---
609 Select LCD panel display clock phase shift, range 0-3.
610
Hans de Goede2dae8002014-12-21 16:28:32 +0100611config VIDEO_LCD_POWER
612 string "LCD panel power enable pin"
613 depends on VIDEO
614 default ""
615 ---help---
616 Set the power enable pin for the LCD panel. This takes a string in the
617 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
618
Hans de Goede242e3d82015-02-16 17:26:41 +0100619config VIDEO_LCD_RESET
620 string "LCD panel reset pin"
621 depends on VIDEO
622 default ""
623 ---help---
624 Set the reset pin for the LCD panel. This takes a string in the format
625 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
626
Hans de Goede2dae8002014-12-21 16:28:32 +0100627config VIDEO_LCD_BL_EN
628 string "LCD panel backlight enable pin"
629 depends on VIDEO
630 default ""
631 ---help---
632 Set the backlight enable pin for the LCD panel. This takes a string in the
633 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
634 port H.
635
636config VIDEO_LCD_BL_PWM
637 string "LCD panel backlight pwm pin"
638 depends on VIDEO
639 default ""
640 ---help---
641 Set the backlight pwm pin for the LCD panel. This takes a string in the
642 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200643
Hans de Goedea7403ae2015-01-22 21:02:42 +0100644config VIDEO_LCD_BL_PWM_ACTIVE_LOW
645 bool "LCD panel backlight pwm is inverted"
646 depends on VIDEO
647 default y
648 ---help---
649 Set this if the backlight pwm output is active low.
650
Hans de Goede55410082015-02-16 17:23:25 +0100651config VIDEO_LCD_PANEL_I2C
652 bool "LCD panel needs to be configured via i2c"
653 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100654 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200655 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100656 ---help---
657 Say y here if the LCD panel needs to be configured via i2c. This
658 will add a bitbang i2c controller using gpios to talk to the LCD.
659
660config VIDEO_LCD_PANEL_I2C_SDA
661 string "LCD panel i2c interface SDA pin"
662 depends on VIDEO_LCD_PANEL_I2C
663 default "PG12"
664 ---help---
665 Set the SDA pin for the LCD i2c interface. This takes a string in the
666 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
667
668config VIDEO_LCD_PANEL_I2C_SCL
669 string "LCD panel i2c interface SCL pin"
670 depends on VIDEO_LCD_PANEL_I2C
671 default "PG10"
672 ---help---
673 Set the SCL pin for the LCD i2c interface. This takes a string in the
674 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
675
Hans de Goede213480e2015-01-01 22:04:34 +0100676
677# Note only one of these may be selected at a time! But hidden choices are
678# not supported by Kconfig
679config VIDEO_LCD_IF_PARALLEL
680 bool
681
682config VIDEO_LCD_IF_LVDS
683 bool
684
685
686choice
687 prompt "LCD panel support"
688 depends on VIDEO
689 ---help---
690 Select which type of LCD panel to support.
691
692config VIDEO_LCD_PANEL_PARALLEL
693 bool "Generic parallel interface LCD panel"
694 select VIDEO_LCD_IF_PARALLEL
695
696config VIDEO_LCD_PANEL_LVDS
697 bool "Generic lvds interface LCD panel"
698 select VIDEO_LCD_IF_LVDS
699
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200700config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
701 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
702 select VIDEO_LCD_SSD2828
703 select VIDEO_LCD_IF_PARALLEL
704 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200705 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
706
707config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
708 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
709 select VIDEO_LCD_ANX9804
710 select VIDEO_LCD_IF_PARALLEL
711 select VIDEO_LCD_PANEL_I2C
712 ---help---
713 Select this for eDP LCD panels with 4 lanes running at 1.62G,
714 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200715
Hans de Goede27515b22015-01-20 09:23:36 +0100716config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
717 bool "Hitachi tx18d42vm LCD panel"
718 select VIDEO_LCD_HITACHI_TX18D42VM
719 select VIDEO_LCD_IF_LVDS
720 ---help---
721 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
722
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100723config VIDEO_LCD_TL059WV5C0
724 bool "tl059wv5c0 LCD panel"
725 select VIDEO_LCD_PANEL_I2C
726 select VIDEO_LCD_IF_PARALLEL
727 ---help---
728 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
729 Aigo M60/M608/M606 tablets.
730
Hans de Goede213480e2015-01-01 22:04:34 +0100731endchoice
732
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200733config SATAPWR
734 string "SATA power pin"
735 default ""
736 help
737 Set the pins used to power the SATA. This takes a string in the
738 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
739 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100740
Hans de Goedec13f60d2015-01-25 12:10:48 +0100741config GMAC_TX_DELAY
742 int "GMAC Transmit Clock Delay Chain"
743 default 0
744 ---help---
745 Set the GMAC Transmit Clock Delay Chain value.
746
Hans de Goedeff42d102015-09-13 13:02:48 +0200747config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800748 default 0x4fe00000 if MACH_SUN4I
749 default 0x4fe00000 if MACH_SUN5I
750 default 0x4fe00000 if MACH_SUN6I
751 default 0x4fe00000 if MACH_SUN7I
752 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200753 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800754 default 0x4fe00000 if MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200755
Masahiro Yamadadd840582014-07-30 14:08:14 +0900756endif