blob: 15cc01439ad5483dd129cb2e51a85d44e72de26e [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsichb5299932017-08-03 23:23:55 +02003config SPL_LDSCRIPT
4 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
5
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05306config IDENT_STRING
7 default " Allwinner Technology"
8
Andre Przywarabc613d82017-02-16 01:20:23 +00009config SUNXI_HIGH_SRAM
10 bool
11 default n
12 ---help---
13 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
14 with the first SRAM region being located at address 0.
15 Some newer SoCs map the boot ROM at address 0 instead and move the
16 SRAM to 64KB, just behind the mask ROM.
17 Chips using the latter setup are supposed to select this option to
18 adjust the addresses accordingly.
19
Hans de Goede44d8ae52015-04-06 20:33:34 +020020# Note only one of these may be selected at a time! But hidden choices are
21# not supported by Kconfig
22config SUNXI_GEN_SUN4I
23 bool
24 ---help---
25 Select this for sunxi SoCs which have resets and clocks set up
26 as the original A10 (mach-sun4i).
27
28config SUNXI_GEN_SUN6I
29 bool
30 ---help---
31 Select this for sunxi SoCs which have sun6i like periphery, like
32 separate ahb reset control registers, custom pmic bus, new style
33 watchdog, etc.
34
Icenowy Zheng9934aba2017-06-03 17:10:14 +080035config SUNXI_DRAM_DW
36 bool
37 ---help---
38 Select this for sunxi SoCs which uses a DRAM controller like the
39 DesignWare controller used in H3, mainly SoCs after H3, which do
40 not have official open-source DRAM initialization code, but can
41 use modified H3 DRAM initialization code.
Hans de Goede44d8ae52015-04-06 20:33:34 +020042
Icenowy Zheng87098d72017-06-03 17:10:16 +080043if SUNXI_DRAM_DW
44config SUNXI_DRAM_DW_16BIT
45 bool
46 ---help---
47 Select this for sunxi SoCs with DesignWare DRAM controller and
48 have only 16-bit memory buswidth.
49
50config SUNXI_DRAM_DW_32BIT
51 bool
52 ---help---
53 Select this for sunxi SoCs with DesignWare DRAM controller with
54 32-bit memory buswidth.
55endif
56
Andre Przywara7b82a222017-02-16 01:20:27 +000057config MACH_SUNXI_H3_H5
58 bool
Jernej Skrabeca05a4542017-04-27 00:03:37 +020059 select DM_I2C
Jernej Skrabec1ae5def2017-03-27 19:22:31 +020060 select SUNXI_DE2
Icenowy Zheng9934aba2017-06-03 17:10:14 +080061 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +080062 select SUNXI_DRAM_DW_32BIT
Andre Przywara7b82a222017-02-16 01:20:27 +000063 select SUNXI_GEN_SUN6I
64 select SUPPORT_SPL
65
Ian Campbell2c7e3b92014-10-24 21:20:44 +010066choice
67 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020068 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010069
Ian Campbellc3be2792014-10-24 21:20:45 +010070config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010071 bool "sun4i (Allwinner A10)"
72 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000073 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020074 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010075 select SUPPORT_SPL
76
Ian Campbellc3be2792014-10-24 21:20:45 +010077config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010078 bool "sun5i (Allwinner A13)"
79 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000080 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020081 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010082 select SUPPORT_SPL
Tom Rini6f6b7cf2018-03-06 19:02:27 -050083 imply CONS_INDEX_2 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +010084
Ian Campbellc3be2792014-10-24 21:20:45 +010085config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010086 bool "sun6i (Allwinner A31)"
87 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080088 select CPU_V7_HAS_NONSEC
89 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090090 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020091 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020092 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080093 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010094
Ian Campbellc3be2792014-10-24 21:20:45 +010095config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010096 bool "sun7i (Allwinner A20)"
97 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010098 select CPU_V7_HAS_NONSEC
99 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900100 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200101 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100102 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200103 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100104
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200105config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100106 bool "sun8i (Allwinner A23)"
107 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800108 select CPU_V7_HAS_NONSEC
109 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900110 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200111 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100112 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800113 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500114 imply CONS_INDEX_5 if !DM_SERIAL
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100115
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530116config MACH_SUN8I_A33
117 bool "sun8i (Allwinner A33)"
118 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800119 select CPU_V7_HAS_NONSEC
120 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900121 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530122 select SUNXI_GEN_SUN6I
123 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800124 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini6f6b7cf2018-03-06 19:02:27 -0500125 imply CONS_INDEX_5 if !DM_SERIAL
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530126
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800127config MACH_SUN8I_A83T
128 bool "sun8i (Allwinner A83T)"
129 select CPU_V7
130 select SUNXI_GEN_SUN6I
Maxime Ripard343ff162017-08-23 12:03:42 +0200131 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800132 select SUPPORT_SPL
133
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100134config MACH_SUN8I_H3
135 bool "sun8i (Allwinner H3)"
136 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800137 select CPU_V7_HAS_NONSEC
138 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900139 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000140 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800141 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100142
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800143config MACH_SUN8I_R40
144 bool "sun8i (Allwinner R40)"
145 select CPU_V7
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800146 select CPU_V7_HAS_NONSEC
147 select CPU_V7_HAS_VIRT
148 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800149 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800150 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800151 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800152 select SUNXI_DRAM_DW_32BIT
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800153
Icenowy Zhengc1994892017-04-08 15:30:12 +0800154config MACH_SUN8I_V3S
155 bool "sun8i (Allwinner V3s)"
156 select CPU_V7
157 select CPU_V7_HAS_NONSEC
158 select CPU_V7_HAS_VIRT
159 select ARCH_SUPPORT_PSCI
160 select SUNXI_GEN_SUN6I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800161 select SUNXI_DRAM_DW
162 select SUNXI_DRAM_DW_16BIT
163 select SUPPORT_SPL
Icenowy Zhengc1994892017-04-08 15:30:12 +0800164 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
165
Hans de Goede1871a8c2015-01-13 19:25:06 +0100166config MACH_SUN9I
167 bool "sun9i (Allwinner A80)"
168 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000169 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100170 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800171 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100172
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800173config MACH_SUN50I
174 bool "sun50i (Allwinner A64)"
175 select ARM64
Jernej Skrabeca05a4542017-04-27 00:03:37 +0200176 select DM_I2C
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200177 select SUNXI_DE2
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800178 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000179 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000180 select SUPPORT_SPL
Icenowy Zheng9934aba2017-06-03 17:10:14 +0800181 select SUNXI_DRAM_DW
Icenowy Zheng87098d72017-06-03 17:10:16 +0800182 select SUNXI_DRAM_DW_32BIT
Andre Przywarad29adf82017-04-26 01:32:48 +0100183 select FIT
184 select SPL_LOAD_FIT
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800185
Andre Przywara997bde62017-02-16 01:20:28 +0000186config MACH_SUN50I_H5
187 bool "sun50i (Allwinner H5)"
188 select ARM64
189 select MACH_SUNXI_H3_H5
190 select SUNXI_HIGH_SRAM
Andre Przywarad29adf82017-04-26 01:32:48 +0100191 select FIT
192 select SPL_LOAD_FIT
Andre Przywara997bde62017-02-16 01:20:28 +0000193
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100194endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800195
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200196# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
197config MACH_SUN8I
198 bool
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800199 default y if MACH_SUN8I_A23
200 default y if MACH_SUN8I_A33
201 default y if MACH_SUN8I_A83T
202 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800203 default y if MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800204 default y if MACH_SUN8I_V3S
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200205
Andre Przywarab5402d12017-01-02 11:48:35 +0000206config RESERVE_ALLWINNER_BOOT0_HEADER
207 bool "reserve space for Allwinner boot0 header"
208 select ENABLE_ARM_SOC_BOOT0_HOOK
209 ---help---
210 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
211 filled with magic values post build. The Allwinner provided boot0
212 blob relies on this information to load and execute U-Boot.
213 Only needed on 64-bit Allwinner boards so far when using boot0.
214
Andre Przywara83843c92017-01-02 11:48:36 +0000215config ARM_BOOT_HOOK_RMR
216 bool
217 depends on ARM64
218 default y
219 select ENABLE_ARM_SOC_BOOT0_HOOK
220 ---help---
221 Insert some ARM32 code at the very beginning of the U-Boot binary
222 which uses an RMR register write to bring the core into AArch64 mode.
223 The very first instruction acts as a switch, since it's carefully
224 chosen to be a NOP in one mode and a branch in the other, so the
225 code would only be executed if not already in AArch64.
226 This allows both the SPL and the U-Boot proper to be entered in
227 either mode and switch to AArch64 if needed.
228
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800229if SUNXI_DRAM_DW
230config SUNXI_DRAM_DDR3
231 bool
232
Icenowy Zheng67337e62017-06-03 17:10:20 +0800233config SUNXI_DRAM_DDR2
234 bool
235
Icenowy Zheng72cc9872017-06-03 17:10:23 +0800236config SUNXI_DRAM_LPDDR3
237 bool
238
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800239choice
240 prompt "DRAM Type and Timing"
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800241 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
242 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800243
244config SUNXI_DRAM_DDR3_1333
245 bool "DDR3 1333"
246 select SUNXI_DRAM_DDR3
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800247 depends on !MACH_SUN8I_V3S
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800248 ---help---
249 This option is the original only supported memory type, which suits
250 many H3/H5/A64 boards available now.
251
Icenowy Zhengec4670a2017-06-03 17:10:24 +0800252config SUNXI_DRAM_LPDDR3_STOCK
253 bool "LPDDR3 with Allwinner stock configuration"
254 select SUNXI_DRAM_LPDDR3
255 ---help---
256 This option is the LPDDR3 timing used by the stock boot0 by
257 Allwinner.
258
Icenowy Zheng67337e62017-06-03 17:10:20 +0800259config SUNXI_DRAM_DDR2_V3S
260 bool "DDR2 found in V3s chip"
261 select SUNXI_DRAM_DDR2
Icenowy Zheng3ec06982017-06-03 17:10:21 +0800262 depends on MACH_SUN8I_V3S
Icenowy Zheng67337e62017-06-03 17:10:20 +0800263 ---help---
264 This option is only for the DDR2 memory chip which is co-packaged in
265 Allwinner V3s SoC.
266
Icenowy Zhengf6457ce2017-06-03 17:10:18 +0800267endchoice
268endif
269
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800270config DRAM_TYPE
271 int "sunxi dram type"
272 depends on MACH_SUN8I_A83T
273 default 3
274 ---help---
275 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200276
Hans de Goede37781a12014-11-15 19:46:39 +0100277config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100278 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800279 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800280 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100281 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800282 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
283 MACH_SUN8I_V3S
Andre Przywara52e31822017-01-02 11:48:37 +0000284 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100285 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800286 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
287 must be a multiple of 24. For the sun9i (A80), the tested values
288 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100289
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200290if MACH_SUN5I || MACH_SUN7I
291config DRAM_MBUS_CLK
292 int "sunxi mbus clock speed"
293 default 300
294 ---help---
295 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
296
297endif
298
Hans de Goede37781a12014-11-15 19:46:39 +0100299config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100300 int "sunxi dram zq value"
301 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
302 default 127 if MACH_SUN7I
Icenowy Zheng7d06e592017-06-03 17:10:22 +0800303 default 14779 if MACH_SUN8I_V3S
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800304 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800305 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000306 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100307 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100308 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100309
Hans de Goede8975cdf2015-05-13 15:00:46 +0200310config DRAM_ODT_EN
311 bool "sunxi dram odt enable"
312 default n if !MACH_SUN8I_A23
313 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800314 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000315 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200316 ---help---
317 Select this to enable dram odt (on die termination).
318
Hans de Goede8ffc4872015-01-17 14:24:55 +0100319if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
320config DRAM_EMR1
321 int "sunxi dram emr1 value"
322 default 0 if MACH_SUN4I
323 default 4 if MACH_SUN5I || MACH_SUN7I
324 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100325 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200326
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200327config DRAM_TPR3
328 hex "sunxi dram tpr3 value"
329 default 0
330 ---help---
331 Set the dram controller tpr3 parameter. This parameter configures
332 the delay on the command lane and also phase shifts, which are
333 applied for sampling incoming read data. The default value 0
334 means that no phase/delay adjustments are necessary. Properly
335 configuring this parameter increases reliability at high DRAM
336 clock speeds.
337
338config DRAM_DQS_GATING_DELAY
339 hex "sunxi dram dqs_gating_delay value"
340 default 0
341 ---help---
342 Set the dram controller dqs_gating_delay parmeter. Each byte
343 encodes the DQS gating delay for each byte lane. The delay
344 granularity is 1/4 cycle. For example, the value 0x05060606
345 means that the delay is 5 quarter-cycles for one lane (1.25
346 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
347 The default value 0 means autodetection. The results of hardware
348 autodetection are not very reliable and depend on the chip
349 temperature (sometimes producing different results on cold start
350 and warm reboot). But the accuracy of hardware autodetection
351 is usually good enough, unless running at really high DRAM
352 clocks speeds (up to 600MHz). If unsure, keep as 0.
353
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200354choice
355 prompt "sunxi dram timings"
356 default DRAM_TIMINGS_VENDOR_MAGIC
357 ---help---
358 Select the timings of the DDR3 chips.
359
360config DRAM_TIMINGS_VENDOR_MAGIC
361 bool "Magic vendor timings from Android"
362 ---help---
363 The same DRAM timings as in the Allwinner boot0 bootloader.
364
365config DRAM_TIMINGS_DDR3_1066F_1333H
366 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
367 ---help---
368 Use the timings of the standard JEDEC DDR3-1066F speed bin for
369 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
370 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
371 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
372 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
373 that down binning to DDR3-1066F is supported (because DDR3-1066F
374 uses a bit faster timings than DDR3-1333H).
375
376config DRAM_TIMINGS_DDR3_800E_1066G_1333J
377 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
378 ---help---
379 Use the timings of the slowest possible JEDEC speed bin for the
380 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
381 DDR3-800E, DDR3-1066G or DDR3-1333J.
382
383endchoice
384
Hans de Goede37781a12014-11-15 19:46:39 +0100385endif
386
Hans de Goede8975cdf2015-05-13 15:00:46 +0200387if MACH_SUN8I_A23
388config DRAM_ODT_CORRECTION
389 int "sunxi dram odt correction value"
390 default 0
391 ---help---
392 Set the dram odt correction value (range -255 - 255). In allwinner
393 fex files, this option is found in bits 8-15 of the u32 odt_en variable
394 in the [dram] section. When bit 31 of the odt_en variable is set
395 then the correction is negative. Usually the value for this is 0.
396endif
397
Iain Patone71b4222015-03-28 10:26:38 +0000398config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800399 default 1008000000 if MACH_SUN4I
400 default 1008000000 if MACH_SUN5I
401 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000402 default 912000000 if MACH_SUN7I
Icenowy Zheng3cfecee2017-10-31 07:36:28 +0800403 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800404 default 1008000000 if MACH_SUN8I
405 default 1008000000 if MACH_SUN9I
Iain Patone71b4222015-03-28 10:26:38 +0000406
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800407config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100408 default "sun4i" if MACH_SUN4I
409 default "sun5i" if MACH_SUN5I
410 default "sun6i" if MACH_SUN6I
411 default "sun7i" if MACH_SUN7I
412 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100413 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200414 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200415
Masahiro Yamadadd840582014-07-30 14:08:14 +0900416config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900417 default "sunxi"
418
419config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900420 default "sunxi"
421
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200422config UART0_PORT_F
423 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200424 default n
425 ---help---
426 Repurpose the SD card slot for getting access to the UART0 serial
427 console. Primarily useful only for low level u-boot debugging on
428 tablets, where normal UART0 is difficult to access and requires
429 device disassembly and/or soldering. As the SD card can't be used
430 at the same time, the system can be only booted in the FEL mode.
431 Only enable this if you really know what you are doing.
432
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200433config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900434 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200435 default n
436 ---help---
437 Set this to enable various workarounds for old kernels, this results in
438 sub-optimal settings for newer kernels, only enable if needed.
439
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200440config MACPWR
441 string "MAC power pin"
442 default ""
443 help
444 Set the pin used to power the MAC. This takes a string in the format
445 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
446
Hans de Goedecd821132014-10-02 20:29:26 +0200447config MMC0_CD_PIN
448 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000449 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200450 default ""
451 ---help---
452 Set the card detect pin for mmc0, leave empty to not use cd. This
453 takes a string in the format understood by sunxi_name_to_gpio, e.g.
454 PH1 for pin 1 of port H.
455
456config MMC1_CD_PIN
457 string "Card detect pin for mmc1"
458 default ""
459 ---help---
460 See MMC0_CD_PIN help text.
461
462config MMC2_CD_PIN
463 string "Card detect pin for mmc2"
464 default ""
465 ---help---
466 See MMC0_CD_PIN help text.
467
468config MMC3_CD_PIN
469 string "Card detect pin for mmc3"
470 default ""
471 ---help---
472 See MMC0_CD_PIN help text.
473
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100474config MMC1_PINS
475 string "Pins for mmc1"
476 default ""
477 ---help---
478 Set the pins used for mmc1, when applicable. This takes a string in the
479 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
480
481config MMC2_PINS
482 string "Pins for mmc2"
483 default ""
484 ---help---
485 See MMC1_PINS help text.
486
487config MMC3_PINS
488 string "Pins for mmc3"
489 default ""
490 ---help---
491 See MMC1_PINS help text.
492
Hans de Goede2ccfac02014-10-02 20:43:50 +0200493config MMC_SUNXI_SLOT_EXTRA
494 int "mmc extra slot number"
495 default -1
496 ---help---
497 sunxi builds always enable mmc0, some boards also have a second sdcard
498 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
499 support for this.
500
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200501config INITIAL_USB_SCAN_DELAY
502 int "delay initial usb scan by x ms to allow builtin devices to init"
503 default 0
504 ---help---
505 Some boards have on board usb devices which need longer than the
506 USB spec's 1 second to connect from board powerup. Set this config
507 option to a non 0 value to add an extra delay before the first usb
508 bus scan.
509
Hans de Goede4458b7a2015-01-07 15:26:06 +0100510config USB0_VBUS_PIN
511 string "Vbus enable pin for usb0 (otg)"
512 default ""
513 ---help---
514 Set the Vbus enable pin for usb0 (otg). This takes a string in the
515 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
516
Hans de Goede52defe82015-02-16 22:13:43 +0100517config USB0_VBUS_DET
518 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100519 default ""
520 ---help---
521 Set the Vbus detect pin for usb0 (otg). This takes a string in the
522 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
523
Hans de Goede48c06c92015-06-14 17:29:53 +0200524config USB0_ID_DET
525 string "ID detect pin for usb0 (otg)"
526 default ""
527 ---help---
528 Set the ID detect pin for usb0 (otg). This takes a string in the
529 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
530
Hans de Goede115200c2014-11-07 16:09:00 +0100531config USB1_VBUS_PIN
532 string "Vbus enable pin for usb1 (ehci0)"
533 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100534 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100535 ---help---
536 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
537 a string in the format understood by sunxi_name_to_gpio, e.g.
538 PH1 for pin 1 of port H.
539
540config USB2_VBUS_PIN
541 string "Vbus enable pin for usb2 (ehci1)"
542 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100543 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100544 ---help---
545 See USB1_VBUS_PIN help text.
546
Hans de Goede60fa6302016-03-18 08:42:01 +0100547config USB3_VBUS_PIN
548 string "Vbus enable pin for usb3 (ehci2)"
549 default ""
550 ---help---
551 See USB1_VBUS_PIN help text.
552
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200553config I2C0_ENABLE
554 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800555 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200556 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200557 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200558 ---help---
559 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
560 its clock and setting up the bus. This is especially useful on devices
561 with slaves connected to the bus or with pins exposed through e.g. an
562 expansion port/header.
563
564config I2C1_ENABLE
565 bool "Enable I2C/TWI controller 1"
566 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200567 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200568 ---help---
569 See I2C0_ENABLE help text.
570
571config I2C2_ENABLE
572 bool "Enable I2C/TWI controller 2"
573 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200574 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200575 ---help---
576 See I2C0_ENABLE help text.
577
578if MACH_SUN6I || MACH_SUN7I
579config I2C3_ENABLE
580 bool "Enable I2C/TWI controller 3"
581 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200582 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200583 ---help---
584 See I2C0_ENABLE help text.
585endif
586
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100587if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100588config R_I2C_ENABLE
589 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100590 # This is used for the pmic on H3
591 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200592 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100593 ---help---
594 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100595endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100596
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200597if MACH_SUN7I
598config I2C4_ENABLE
599 bool "Enable I2C/TWI controller 4"
600 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200601 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200602 ---help---
603 See I2C0_ENABLE help text.
604endif
605
Hans de Goede2fcf0332015-04-25 17:25:14 +0200606config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900607 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200608 default n
609 ---help---
610 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
611
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800612config VIDEO_SUNXI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900613 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800614 depends on !MACH_SUN8I_A83T
615 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800616 depends on !MACH_SUN8I_R40
Icenowy Zhengc1994892017-04-08 15:30:12 +0800617 depends on !MACH_SUN8I_V3S
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800618 depends on !MACH_SUN9I
619 depends on !MACH_SUN50I
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800620 select VIDEO
Icenowy Zhengf6bdddc2017-10-26 11:14:46 +0800621 imply VIDEO_DT_SIMPLEFB
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200622 default y
623 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100624 Say Y here to add support for using a cfb console on the HDMI, LCD
625 or VGA output found on most sunxi devices. See doc/README.video for
626 info on how to select the video output and mode.
627
Hans de Goede2fbf0912014-12-23 23:04:35 +0100628config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900629 bool "HDMI output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800630 depends on VIDEO_SUNXI && !MACH_SUN8I
Hans de Goede2fbf0912014-12-23 23:04:35 +0100631 default y
632 ---help---
633 Say Y here to add support for outputting video over HDMI.
634
Hans de Goeded9786d22014-12-25 13:58:06 +0100635config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900636 bool "VGA output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800637 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goeded9786d22014-12-25 13:58:06 +0100638 default n
639 ---help---
640 Say Y here to add support for outputting video over VGA.
641
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100642config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900643 bool "VGA via LCD controller support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800644 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100645 default n
646 ---help---
647 Say Y here to add support for external DACs connected to the parallel
648 LCD interface driving a VGA connector, such as found on the
649 Olimex A13 boards.
650
Hans de Goedefb75d972015-01-25 15:33:07 +0100651config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900652 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100653 depends on VIDEO_VGA_VIA_LCD
654 default n
655 ---help---
656 Say Y here if you've a board which uses opendrain drivers for the vga
657 hsync and vsync signals. Opendrain drivers cannot generate steep enough
658 positive edges for a stable video output, so on boards with opendrain
659 drivers the sync signals must always be active high.
660
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800661config VIDEO_VGA_EXTERNAL_DAC_EN
662 string "LCD panel power enable pin"
663 depends on VIDEO_VGA_VIA_LCD
664 default ""
665 ---help---
666 Set the enable pin for the external VGA DAC. This takes a string in the
667 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
668
Hans de Goede39920c82015-08-03 19:20:26 +0200669config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900670 bool "Composite video output support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800671 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goede39920c82015-08-03 19:20:26 +0200672 default n
673 ---help---
674 Say Y here to add support for outputting composite video.
675
Hans de Goede2dae8002014-12-21 16:28:32 +0100676config VIDEO_LCD_MODE
677 string "LCD panel timing details"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800678 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100679 default ""
680 ---help---
681 LCD panel timing details string, leave empty if there is no LCD panel.
682 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
683 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200684 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100685
Hans de Goede65150322015-01-13 13:21:46 +0100686config VIDEO_LCD_DCLK_PHASE
687 int "LCD panel display clock phase"
Vasily Khoruzhick1d7eef32017-10-26 21:51:52 -0700688 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede65150322015-01-13 13:21:46 +0100689 default 1
690 ---help---
691 Select LCD panel display clock phase shift, range 0-3.
692
Hans de Goede2dae8002014-12-21 16:28:32 +0100693config VIDEO_LCD_POWER
694 string "LCD panel power enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800695 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100696 default ""
697 ---help---
698 Set the power enable pin for the LCD panel. This takes a string in the
699 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
700
Hans de Goede242e3d82015-02-16 17:26:41 +0100701config VIDEO_LCD_RESET
702 string "LCD panel reset pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800703 depends on VIDEO_SUNXI
Hans de Goede242e3d82015-02-16 17:26:41 +0100704 default ""
705 ---help---
706 Set the reset pin for the LCD panel. This takes a string in the format
707 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
708
Hans de Goede2dae8002014-12-21 16:28:32 +0100709config VIDEO_LCD_BL_EN
710 string "LCD panel backlight enable pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800711 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100712 default ""
713 ---help---
714 Set the backlight enable pin for the LCD panel. This takes a string in the
715 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
716 port H.
717
718config VIDEO_LCD_BL_PWM
719 string "LCD panel backlight pwm pin"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800720 depends on VIDEO_SUNXI
Hans de Goede2dae8002014-12-21 16:28:32 +0100721 default ""
722 ---help---
723 Set the backlight pwm pin for the LCD panel. This takes a string in the
724 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200725
Hans de Goedea7403ae2015-01-22 21:02:42 +0100726config VIDEO_LCD_BL_PWM_ACTIVE_LOW
727 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800728 depends on VIDEO_SUNXI
Hans de Goedea7403ae2015-01-22 21:02:42 +0100729 default y
730 ---help---
731 Set this if the backlight pwm output is active low.
732
Hans de Goede55410082015-02-16 17:23:25 +0100733config VIDEO_LCD_PANEL_I2C
734 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800735 depends on VIDEO_SUNXI
Hans de Goede1fc42012015-03-07 12:00:02 +0100736 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200737 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100738 ---help---
739 Say y here if the LCD panel needs to be configured via i2c. This
740 will add a bitbang i2c controller using gpios to talk to the LCD.
741
742config VIDEO_LCD_PANEL_I2C_SDA
743 string "LCD panel i2c interface SDA pin"
744 depends on VIDEO_LCD_PANEL_I2C
745 default "PG12"
746 ---help---
747 Set the SDA pin for the LCD i2c interface. This takes a string in the
748 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
749
750config VIDEO_LCD_PANEL_I2C_SCL
751 string "LCD panel i2c interface SCL pin"
752 depends on VIDEO_LCD_PANEL_I2C
753 default "PG10"
754 ---help---
755 Set the SCL pin for the LCD i2c interface. This takes a string in the
756 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
757
Hans de Goede213480e2015-01-01 22:04:34 +0100758
759# Note only one of these may be selected at a time! But hidden choices are
760# not supported by Kconfig
761config VIDEO_LCD_IF_PARALLEL
762 bool
763
764config VIDEO_LCD_IF_LVDS
765 bool
766
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200767config SUNXI_DE2
768 bool
769 default n
770
Jernej Skrabec56009452017-03-27 19:22:32 +0200771config VIDEO_DE2
772 bool "Display Engine 2 video driver"
773 depends on SUNXI_DE2
774 select DM_VIDEO
775 select DISPLAY
Icenowy Zhengbe5b96f2017-10-26 11:14:47 +0800776 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec56009452017-03-27 19:22:32 +0200777 default y
778 ---help---
779 Say y here if you want to build DE2 video driver which is present on
780 newer SoCs. Currently only HDMI output is supported.
781
Hans de Goede213480e2015-01-01 22:04:34 +0100782
783choice
784 prompt "LCD panel support"
Icenowy Zheng401a3ca2017-10-26 11:14:44 +0800785 depends on VIDEO_SUNXI
Hans de Goede213480e2015-01-01 22:04:34 +0100786 ---help---
787 Select which type of LCD panel to support.
788
789config VIDEO_LCD_PANEL_PARALLEL
790 bool "Generic parallel interface LCD panel"
791 select VIDEO_LCD_IF_PARALLEL
792
793config VIDEO_LCD_PANEL_LVDS
794 bool "Generic lvds interface LCD panel"
795 select VIDEO_LCD_IF_LVDS
796
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200797config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
798 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
799 select VIDEO_LCD_SSD2828
800 select VIDEO_LCD_IF_PARALLEL
801 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200802 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
803
804config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
805 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
806 select VIDEO_LCD_ANX9804
807 select VIDEO_LCD_IF_PARALLEL
808 select VIDEO_LCD_PANEL_I2C
809 ---help---
810 Select this for eDP LCD panels with 4 lanes running at 1.62G,
811 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200812
Hans de Goede27515b22015-01-20 09:23:36 +0100813config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
814 bool "Hitachi tx18d42vm LCD panel"
815 select VIDEO_LCD_HITACHI_TX18D42VM
816 select VIDEO_LCD_IF_LVDS
817 ---help---
818 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
819
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100820config VIDEO_LCD_TL059WV5C0
821 bool "tl059wv5c0 LCD panel"
822 select VIDEO_LCD_PANEL_I2C
823 select VIDEO_LCD_IF_PARALLEL
824 ---help---
825 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
826 Aigo M60/M608/M606 tablets.
827
Hans de Goede213480e2015-01-01 22:04:34 +0100828endchoice
829
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200830config SATAPWR
831 string "SATA power pin"
832 default ""
833 help
834 Set the pins used to power the SATA. This takes a string in the
835 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
836 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100837
Hans de Goedec13f60d2015-01-25 12:10:48 +0100838config GMAC_TX_DELAY
839 int "GMAC Transmit Clock Delay Chain"
840 default 0
841 ---help---
842 Set the GMAC Transmit Clock Delay Chain value.
843
Hans de Goedeff42d102015-09-13 13:02:48 +0200844config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800845 default 0x4fe00000 if MACH_SUN4I
846 default 0x4fe00000 if MACH_SUN5I
847 default 0x4fe00000 if MACH_SUN6I
848 default 0x4fe00000 if MACH_SUN7I
849 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200850 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800851 default 0x4fe00000 if MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200852
Jagan Tekic2a7a7e2018-02-06 22:42:56 +0530853config SPL_SPI_SUNXI
854 bool "Support for SPI Flash on Allwinner SoCs in SPL"
855 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I
856 help
857 Enable support for SPI Flash. This option allows SPL to read from
858 sunxi SPI Flash. It uses the same method as the boot ROM, so does
859 not need any extra configuration.
860
Masahiro Yamadadd840582014-07-30 14:08:14 +0900861endif