blob: 92f9d32ce9bcd997fcc500b8986cd1e4f9379610 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -07006# FIXME: Should not redefine these Kconfig symbols
Simon Glass8f925582016-10-17 20:12:36 -06007config PRE_CONSOLE_BUFFER
8 default y
9
Simon Glass53b5bf32016-09-12 23:18:39 -060010config SPL_GPIO_SUPPORT
11 default y
12
Simon Glass77d2f7f2016-09-12 23:18:41 -060013config SPL_LIBCOMMON_SUPPORT
14 default y
15
Simon Glass1646eba2016-09-12 23:18:42 -060016config SPL_LIBDISK_SUPPORT
17 default y
18
Simon Glasscc4288e2016-09-12 23:18:43 -060019config SPL_LIBGENERIC_SUPPORT
20 default y
21
Simon Glass1fdf7c62016-09-12 23:18:44 -060022config SPL_MMC_SUPPORT
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -070023 depends on SPL && GENERIC_MMC
Simon Glass1fdf7c62016-09-12 23:18:44 -060024 default y
25
Simon Glass22537972016-09-12 23:18:54 -060026config SPL_POWER_SUPPORT
27 default y
28
Simon Glasse00f76c2016-09-12 23:18:56 -060029config SPL_SERIAL_SUPPORT
30 default y
31
Andre Przywarabc613d82017-02-16 01:20:23 +000032config SUNXI_HIGH_SRAM
33 bool
34 default n
35 ---help---
36 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
37 with the first SRAM region being located at address 0.
38 Some newer SoCs map the boot ROM at address 0 instead and move the
39 SRAM to 64KB, just behind the mask ROM.
40 Chips using the latter setup are supposed to select this option to
41 adjust the addresses accordingly.
42
Hans de Goede44d8ae52015-04-06 20:33:34 +020043# Note only one of these may be selected at a time! But hidden choices are
44# not supported by Kconfig
45config SUNXI_GEN_SUN4I
46 bool
47 ---help---
48 Select this for sunxi SoCs which have resets and clocks set up
49 as the original A10 (mach-sun4i).
50
51config SUNXI_GEN_SUN6I
52 bool
53 ---help---
54 Select this for sunxi SoCs which have sun6i like periphery, like
55 separate ahb reset control registers, custom pmic bus, new style
56 watchdog, etc.
57
58
Andre Przywara7b82a222017-02-16 01:20:27 +000059config MACH_SUNXI_H3_H5
60 bool
61 select SUNXI_GEN_SUN6I
62 select SUPPORT_SPL
63
Ian Campbell2c7e3b92014-10-24 21:20:44 +010064choice
65 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020066 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010067
Ian Campbellc3be2792014-10-24 21:20:45 +010068config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010069 bool "sun4i (Allwinner A10)"
70 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000071 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020072 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010073 select SUPPORT_SPL
74
Ian Campbellc3be2792014-10-24 21:20:45 +010075config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010076 bool "sun5i (Allwinner A13)"
77 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000078 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020079 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010080 select SUPPORT_SPL
81
Ian Campbellc3be2792014-10-24 21:20:45 +010082config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010083 bool "sun6i (Allwinner A31)"
84 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020089 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091
Ian Campbellc3be2792014-10-24 21:20:45 +010092config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010093 bool "sun7i (Allwinner A20)"
94 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020098 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010099 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100101
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200102config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100103 bool "sun8i (Allwinner A23)"
104 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800105 select CPU_V7_HAS_NONSEC
106 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900107 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200108 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100109 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800110 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100111
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530112config MACH_SUN8I_A33
113 bool "sun8i (Allwinner A33)"
114 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800115 select CPU_V7_HAS_NONSEC
116 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900117 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530118 select SUNXI_GEN_SUN6I
119 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800120 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530121
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800122config MACH_SUN8I_A83T
123 bool "sun8i (Allwinner A83T)"
124 select CPU_V7
125 select SUNXI_GEN_SUN6I
126 select SUPPORT_SPL
127
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100128config MACH_SUN8I_H3
129 bool "sun8i (Allwinner H3)"
130 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800131 select CPU_V7_HAS_NONSEC
132 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900133 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000134 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800135 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100136
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800137config MACH_SUN8I_R40
138 bool "sun8i (Allwinner R40)"
139 select CPU_V7
140 select SUNXI_GEN_SUN6I
141
Hans de Goede1871a8c2015-01-13 19:25:06 +0100142config MACH_SUN9I
143 bool "sun9i (Allwinner A80)"
144 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000145 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100146 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800147 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100148
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800149config MACH_SUN50I
150 bool "sun50i (Allwinner A64)"
151 select ARM64
152 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000153 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000154 select SUPPORT_SPL
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800155
Andre Przywara997bde62017-02-16 01:20:28 +0000156config MACH_SUN50I_H5
157 bool "sun50i (Allwinner H5)"
158 select ARM64
159 select MACH_SUNXI_H3_H5
160 select SUNXI_HIGH_SRAM
161
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100162endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800163
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200164# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
165config MACH_SUN8I
166 bool
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800167 default y if MACH_SUN8I_A23
168 default y if MACH_SUN8I_A33
169 default y if MACH_SUN8I_A83T
170 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800171 default y if MACH_SUN8I_R40
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200172
Andre Przywarab5402d12017-01-02 11:48:35 +0000173config RESERVE_ALLWINNER_BOOT0_HEADER
174 bool "reserve space for Allwinner boot0 header"
175 select ENABLE_ARM_SOC_BOOT0_HOOK
176 ---help---
177 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
178 filled with magic values post build. The Allwinner provided boot0
179 blob relies on this information to load and execute U-Boot.
180 Only needed on 64-bit Allwinner boards so far when using boot0.
181
Andre Przywara83843c92017-01-02 11:48:36 +0000182config ARM_BOOT_HOOK_RMR
183 bool
184 depends on ARM64
185 default y
186 select ENABLE_ARM_SOC_BOOT0_HOOK
187 ---help---
188 Insert some ARM32 code at the very beginning of the U-Boot binary
189 which uses an RMR register write to bring the core into AArch64 mode.
190 The very first instruction acts as a switch, since it's carefully
191 chosen to be a NOP in one mode and a branch in the other, so the
192 code would only be executed if not already in AArch64.
193 This allows both the SPL and the U-Boot proper to be entered in
194 either mode and switch to AArch64 if needed.
195
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800196config DRAM_TYPE
197 int "sunxi dram type"
198 depends on MACH_SUN8I_A83T
199 default 3
200 ---help---
201 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200202
Hans de Goede37781a12014-11-15 19:46:39 +0100203config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100204 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800205 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800206 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100207 default 312 if MACH_SUN6I || MACH_SUN8I
208 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000209 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100210 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800211 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
212 must be a multiple of 24. For the sun9i (A80), the tested values
213 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100214
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200215if MACH_SUN5I || MACH_SUN7I
216config DRAM_MBUS_CLK
217 int "sunxi mbus clock speed"
218 default 300
219 ---help---
220 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
221
222endif
223
Hans de Goede37781a12014-11-15 19:46:39 +0100224config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100225 int "sunxi dram zq value"
226 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
227 default 127 if MACH_SUN7I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800228 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800229 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000230 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100231 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100232 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100233
Hans de Goede8975cdf2015-05-13 15:00:46 +0200234config DRAM_ODT_EN
235 bool "sunxi dram odt enable"
236 default n if !MACH_SUN8I_A23
237 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800238 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000239 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200240 ---help---
241 Select this to enable dram odt (on die termination).
242
Hans de Goede8ffc4872015-01-17 14:24:55 +0100243if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
244config DRAM_EMR1
245 int "sunxi dram emr1 value"
246 default 0 if MACH_SUN4I
247 default 4 if MACH_SUN5I || MACH_SUN7I
248 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100249 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200250
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200251config DRAM_TPR3
252 hex "sunxi dram tpr3 value"
253 default 0
254 ---help---
255 Set the dram controller tpr3 parameter. This parameter configures
256 the delay on the command lane and also phase shifts, which are
257 applied for sampling incoming read data. The default value 0
258 means that no phase/delay adjustments are necessary. Properly
259 configuring this parameter increases reliability at high DRAM
260 clock speeds.
261
262config DRAM_DQS_GATING_DELAY
263 hex "sunxi dram dqs_gating_delay value"
264 default 0
265 ---help---
266 Set the dram controller dqs_gating_delay parmeter. Each byte
267 encodes the DQS gating delay for each byte lane. The delay
268 granularity is 1/4 cycle. For example, the value 0x05060606
269 means that the delay is 5 quarter-cycles for one lane (1.25
270 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
271 The default value 0 means autodetection. The results of hardware
272 autodetection are not very reliable and depend on the chip
273 temperature (sometimes producing different results on cold start
274 and warm reboot). But the accuracy of hardware autodetection
275 is usually good enough, unless running at really high DRAM
276 clocks speeds (up to 600MHz). If unsure, keep as 0.
277
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200278choice
279 prompt "sunxi dram timings"
280 default DRAM_TIMINGS_VENDOR_MAGIC
281 ---help---
282 Select the timings of the DDR3 chips.
283
284config DRAM_TIMINGS_VENDOR_MAGIC
285 bool "Magic vendor timings from Android"
286 ---help---
287 The same DRAM timings as in the Allwinner boot0 bootloader.
288
289config DRAM_TIMINGS_DDR3_1066F_1333H
290 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
291 ---help---
292 Use the timings of the standard JEDEC DDR3-1066F speed bin for
293 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
294 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
295 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
296 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
297 that down binning to DDR3-1066F is supported (because DDR3-1066F
298 uses a bit faster timings than DDR3-1333H).
299
300config DRAM_TIMINGS_DDR3_800E_1066G_1333J
301 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
302 ---help---
303 Use the timings of the slowest possible JEDEC speed bin for the
304 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
305 DDR3-800E, DDR3-1066G or DDR3-1333J.
306
307endchoice
308
Hans de Goede37781a12014-11-15 19:46:39 +0100309endif
310
Hans de Goede8975cdf2015-05-13 15:00:46 +0200311if MACH_SUN8I_A23
312config DRAM_ODT_CORRECTION
313 int "sunxi dram odt correction value"
314 default 0
315 ---help---
316 Set the dram odt correction value (range -255 - 255). In allwinner
317 fex files, this option is found in bits 8-15 of the u32 odt_en variable
318 in the [dram] section. When bit 31 of the odt_en variable is set
319 then the correction is negative. Usually the value for this is 0.
320endif
321
Iain Patone71b4222015-03-28 10:26:38 +0000322config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800323 default 1008000000 if MACH_SUN4I
324 default 1008000000 if MACH_SUN5I
325 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000326 default 912000000 if MACH_SUN7I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800327 default 1008000000 if MACH_SUN8I
328 default 1008000000 if MACH_SUN9I
329 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000330
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800331config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100332 default "sun4i" if MACH_SUN4I
333 default "sun5i" if MACH_SUN5I
334 default "sun6i" if MACH_SUN6I
335 default "sun7i" if MACH_SUN7I
336 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100337 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200338 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200339
Masahiro Yamadadd840582014-07-30 14:08:14 +0900340config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900341 default "sunxi"
342
343config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900344 default "sunxi"
345
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200346config UART0_PORT_F
347 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200348 default n
349 ---help---
350 Repurpose the SD card slot for getting access to the UART0 serial
351 console. Primarily useful only for low level u-boot debugging on
352 tablets, where normal UART0 is difficult to access and requires
353 device disassembly and/or soldering. As the SD card can't be used
354 at the same time, the system can be only booted in the FEL mode.
355 Only enable this if you really know what you are doing.
356
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200357config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900358 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200359 default n
360 ---help---
361 Set this to enable various workarounds for old kernels, this results in
362 sub-optimal settings for newer kernels, only enable if needed.
363
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200364config MACPWR
365 string "MAC power pin"
366 default ""
367 help
368 Set the pin used to power the MAC. This takes a string in the format
369 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
370
Hans de Goedecd821132014-10-02 20:29:26 +0200371config MMC0_CD_PIN
372 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000373 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200374 default ""
375 ---help---
376 Set the card detect pin for mmc0, leave empty to not use cd. This
377 takes a string in the format understood by sunxi_name_to_gpio, e.g.
378 PH1 for pin 1 of port H.
379
380config MMC1_CD_PIN
381 string "Card detect pin for mmc1"
382 default ""
383 ---help---
384 See MMC0_CD_PIN help text.
385
386config MMC2_CD_PIN
387 string "Card detect pin for mmc2"
388 default ""
389 ---help---
390 See MMC0_CD_PIN help text.
391
392config MMC3_CD_PIN
393 string "Card detect pin for mmc3"
394 default ""
395 ---help---
396 See MMC0_CD_PIN help text.
397
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100398config MMC1_PINS
399 string "Pins for mmc1"
400 default ""
401 ---help---
402 Set the pins used for mmc1, when applicable. This takes a string in the
403 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
404
405config MMC2_PINS
406 string "Pins for mmc2"
407 default ""
408 ---help---
409 See MMC1_PINS help text.
410
411config MMC3_PINS
412 string "Pins for mmc3"
413 default ""
414 ---help---
415 See MMC1_PINS help text.
416
Hans de Goede2ccfac02014-10-02 20:43:50 +0200417config MMC_SUNXI_SLOT_EXTRA
418 int "mmc extra slot number"
419 default -1
420 ---help---
421 sunxi builds always enable mmc0, some boards also have a second sdcard
422 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
423 support for this.
424
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200425config INITIAL_USB_SCAN_DELAY
426 int "delay initial usb scan by x ms to allow builtin devices to init"
427 default 0
428 ---help---
429 Some boards have on board usb devices which need longer than the
430 USB spec's 1 second to connect from board powerup. Set this config
431 option to a non 0 value to add an extra delay before the first usb
432 bus scan.
433
Hans de Goede4458b7a2015-01-07 15:26:06 +0100434config USB0_VBUS_PIN
435 string "Vbus enable pin for usb0 (otg)"
436 default ""
437 ---help---
438 Set the Vbus enable pin for usb0 (otg). This takes a string in the
439 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
440
Hans de Goede52defe82015-02-16 22:13:43 +0100441config USB0_VBUS_DET
442 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100443 default ""
444 ---help---
445 Set the Vbus detect pin for usb0 (otg). This takes a string in the
446 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
447
Hans de Goede48c06c92015-06-14 17:29:53 +0200448config USB0_ID_DET
449 string "ID detect pin for usb0 (otg)"
450 default ""
451 ---help---
452 Set the ID detect pin for usb0 (otg). This takes a string in the
453 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
454
Hans de Goede115200c2014-11-07 16:09:00 +0100455config USB1_VBUS_PIN
456 string "Vbus enable pin for usb1 (ehci0)"
457 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100458 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100459 ---help---
460 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
461 a string in the format understood by sunxi_name_to_gpio, e.g.
462 PH1 for pin 1 of port H.
463
464config USB2_VBUS_PIN
465 string "Vbus enable pin for usb2 (ehci1)"
466 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100467 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100468 ---help---
469 See USB1_VBUS_PIN help text.
470
Hans de Goede60fa6302016-03-18 08:42:01 +0100471config USB3_VBUS_PIN
472 string "Vbus enable pin for usb3 (ehci2)"
473 default ""
474 ---help---
475 See USB1_VBUS_PIN help text.
476
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200477config I2C0_ENABLE
478 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800479 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200480 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200481 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200482 ---help---
483 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
484 its clock and setting up the bus. This is especially useful on devices
485 with slaves connected to the bus or with pins exposed through e.g. an
486 expansion port/header.
487
488config I2C1_ENABLE
489 bool "Enable I2C/TWI controller 1"
490 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200491 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200492 ---help---
493 See I2C0_ENABLE help text.
494
495config I2C2_ENABLE
496 bool "Enable I2C/TWI controller 2"
497 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200498 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200499 ---help---
500 See I2C0_ENABLE help text.
501
502if MACH_SUN6I || MACH_SUN7I
503config I2C3_ENABLE
504 bool "Enable I2C/TWI controller 3"
505 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200506 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200507 ---help---
508 See I2C0_ENABLE help text.
509endif
510
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100511if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100512config R_I2C_ENABLE
513 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100514 # This is used for the pmic on H3
515 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200516 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100517 ---help---
518 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100519endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100520
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200521if MACH_SUN7I
522config I2C4_ENABLE
523 bool "Enable I2C/TWI controller 4"
524 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200525 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200526 ---help---
527 See I2C0_ENABLE help text.
528endif
529
Hans de Goede2fcf0332015-04-25 17:25:14 +0200530config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900531 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200532 default n
533 ---help---
534 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
535
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200536config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900537 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800538 depends on !MACH_SUN8I_A83T
539 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800540 depends on !MACH_SUN8I_R40
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800541 depends on !MACH_SUN9I
542 depends on !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200543 default y
544 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100545 Say Y here to add support for using a cfb console on the HDMI, LCD
546 or VGA output found on most sunxi devices. See doc/README.video for
547 info on how to select the video output and mode.
548
Hans de Goede2fbf0912014-12-23 23:04:35 +0100549config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900550 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100551 depends on VIDEO && !MACH_SUN8I
552 default y
553 ---help---
554 Say Y here to add support for outputting video over HDMI.
555
Hans de Goeded9786d22014-12-25 13:58:06 +0100556config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900557 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100558 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
559 default n
560 ---help---
561 Say Y here to add support for outputting video over VGA.
562
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100563config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900564 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800565 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100566 default n
567 ---help---
568 Say Y here to add support for external DACs connected to the parallel
569 LCD interface driving a VGA connector, such as found on the
570 Olimex A13 boards.
571
Hans de Goedefb75d972015-01-25 15:33:07 +0100572config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900573 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100574 depends on VIDEO_VGA_VIA_LCD
575 default n
576 ---help---
577 Say Y here if you've a board which uses opendrain drivers for the vga
578 hsync and vsync signals. Opendrain drivers cannot generate steep enough
579 positive edges for a stable video output, so on boards with opendrain
580 drivers the sync signals must always be active high.
581
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800582config VIDEO_VGA_EXTERNAL_DAC_EN
583 string "LCD panel power enable pin"
584 depends on VIDEO_VGA_VIA_LCD
585 default ""
586 ---help---
587 Set the enable pin for the external VGA DAC. This takes a string in the
588 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
589
Hans de Goede39920c82015-08-03 19:20:26 +0200590config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900591 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200592 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
593 default n
594 ---help---
595 Say Y here to add support for outputting composite video.
596
Hans de Goede2dae8002014-12-21 16:28:32 +0100597config VIDEO_LCD_MODE
598 string "LCD panel timing details"
599 depends on VIDEO
600 default ""
601 ---help---
602 LCD panel timing details string, leave empty if there is no LCD panel.
603 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
604 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200605 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100606
Hans de Goede65150322015-01-13 13:21:46 +0100607config VIDEO_LCD_DCLK_PHASE
608 int "LCD panel display clock phase"
609 depends on VIDEO
610 default 1
611 ---help---
612 Select LCD panel display clock phase shift, range 0-3.
613
Hans de Goede2dae8002014-12-21 16:28:32 +0100614config VIDEO_LCD_POWER
615 string "LCD panel power enable pin"
616 depends on VIDEO
617 default ""
618 ---help---
619 Set the power enable pin for the LCD panel. This takes a string in the
620 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
621
Hans de Goede242e3d82015-02-16 17:26:41 +0100622config VIDEO_LCD_RESET
623 string "LCD panel reset pin"
624 depends on VIDEO
625 default ""
626 ---help---
627 Set the reset pin for the LCD panel. This takes a string in the format
628 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
629
Hans de Goede2dae8002014-12-21 16:28:32 +0100630config VIDEO_LCD_BL_EN
631 string "LCD panel backlight enable pin"
632 depends on VIDEO
633 default ""
634 ---help---
635 Set the backlight enable pin for the LCD panel. This takes a string in the
636 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
637 port H.
638
639config VIDEO_LCD_BL_PWM
640 string "LCD panel backlight pwm pin"
641 depends on VIDEO
642 default ""
643 ---help---
644 Set the backlight pwm pin for the LCD panel. This takes a string in the
645 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200646
Hans de Goedea7403ae2015-01-22 21:02:42 +0100647config VIDEO_LCD_BL_PWM_ACTIVE_LOW
648 bool "LCD panel backlight pwm is inverted"
649 depends on VIDEO
650 default y
651 ---help---
652 Set this if the backlight pwm output is active low.
653
Hans de Goede55410082015-02-16 17:23:25 +0100654config VIDEO_LCD_PANEL_I2C
655 bool "LCD panel needs to be configured via i2c"
656 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100657 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200658 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100659 ---help---
660 Say y here if the LCD panel needs to be configured via i2c. This
661 will add a bitbang i2c controller using gpios to talk to the LCD.
662
663config VIDEO_LCD_PANEL_I2C_SDA
664 string "LCD panel i2c interface SDA pin"
665 depends on VIDEO_LCD_PANEL_I2C
666 default "PG12"
667 ---help---
668 Set the SDA pin for the LCD i2c interface. This takes a string in the
669 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
670
671config VIDEO_LCD_PANEL_I2C_SCL
672 string "LCD panel i2c interface SCL pin"
673 depends on VIDEO_LCD_PANEL_I2C
674 default "PG10"
675 ---help---
676 Set the SCL pin for the LCD i2c interface. This takes a string in the
677 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
678
Hans de Goede213480e2015-01-01 22:04:34 +0100679
680# Note only one of these may be selected at a time! But hidden choices are
681# not supported by Kconfig
682config VIDEO_LCD_IF_PARALLEL
683 bool
684
685config VIDEO_LCD_IF_LVDS
686 bool
687
688
689choice
690 prompt "LCD panel support"
691 depends on VIDEO
692 ---help---
693 Select which type of LCD panel to support.
694
695config VIDEO_LCD_PANEL_PARALLEL
696 bool "Generic parallel interface LCD panel"
697 select VIDEO_LCD_IF_PARALLEL
698
699config VIDEO_LCD_PANEL_LVDS
700 bool "Generic lvds interface LCD panel"
701 select VIDEO_LCD_IF_LVDS
702
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200703config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
704 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
705 select VIDEO_LCD_SSD2828
706 select VIDEO_LCD_IF_PARALLEL
707 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200708 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
709
710config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
711 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
712 select VIDEO_LCD_ANX9804
713 select VIDEO_LCD_IF_PARALLEL
714 select VIDEO_LCD_PANEL_I2C
715 ---help---
716 Select this for eDP LCD panels with 4 lanes running at 1.62G,
717 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200718
Hans de Goede27515b22015-01-20 09:23:36 +0100719config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
720 bool "Hitachi tx18d42vm LCD panel"
721 select VIDEO_LCD_HITACHI_TX18D42VM
722 select VIDEO_LCD_IF_LVDS
723 ---help---
724 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
725
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100726config VIDEO_LCD_TL059WV5C0
727 bool "tl059wv5c0 LCD panel"
728 select VIDEO_LCD_PANEL_I2C
729 select VIDEO_LCD_IF_PARALLEL
730 ---help---
731 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
732 Aigo M60/M608/M606 tablets.
733
Hans de Goede213480e2015-01-01 22:04:34 +0100734endchoice
735
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200736config SATAPWR
737 string "SATA power pin"
738 default ""
739 help
740 Set the pins used to power the SATA. This takes a string in the
741 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
742 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100743
Hans de Goedec13f60d2015-01-25 12:10:48 +0100744config GMAC_TX_DELAY
745 int "GMAC Transmit Clock Delay Chain"
746 default 0
747 ---help---
748 Set the GMAC Transmit Clock Delay Chain value.
749
Hans de Goedeff42d102015-09-13 13:02:48 +0200750config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800751 default 0x4fe00000 if MACH_SUN4I
752 default 0x4fe00000 if MACH_SUN5I
753 default 0x4fe00000 if MACH_SUN6I
754 default 0x4fe00000 if MACH_SUN7I
755 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200756 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800757 default 0x4fe00000 if MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200758
Masahiro Yamadadd840582014-07-30 14:08:14 +0900759endif