blob: c4fba849213919e19fe425ccde40e0e84a753f37 [file] [log] [blame]
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Siva Durga Prasad Paladugua4d88922016-07-29 15:31:47 +05303config IDENT_STRING
4 default " Allwinner Technology"
5
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -07006# FIXME: Should not redefine these Kconfig symbols
Simon Glass8f925582016-10-17 20:12:36 -06007config PRE_CONSOLE_BUFFER
8 default y
9
Simon Glass53b5bf32016-09-12 23:18:39 -060010config SPL_GPIO_SUPPORT
11 default y
12
Simon Glass77d2f7f2016-09-12 23:18:41 -060013config SPL_LIBCOMMON_SUPPORT
14 default y
15
Simon Glass1646eba2016-09-12 23:18:42 -060016config SPL_LIBDISK_SUPPORT
17 default y
18
Simon Glasscc4288e2016-09-12 23:18:43 -060019config SPL_LIBGENERIC_SUPPORT
20 default y
21
Simon Glass1fdf7c62016-09-12 23:18:44 -060022config SPL_MMC_SUPPORT
Alexandru Gagniuc0dcf18c2017-04-04 10:02:58 -070023 depends on SPL && GENERIC_MMC
Simon Glass1fdf7c62016-09-12 23:18:44 -060024 default y
25
Simon Glass22537972016-09-12 23:18:54 -060026config SPL_POWER_SUPPORT
27 default y
28
Simon Glasse00f76c2016-09-12 23:18:56 -060029config SPL_SERIAL_SUPPORT
30 default y
31
Andre Przywarabc613d82017-02-16 01:20:23 +000032config SUNXI_HIGH_SRAM
33 bool
34 default n
35 ---help---
36 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
37 with the first SRAM region being located at address 0.
38 Some newer SoCs map the boot ROM at address 0 instead and move the
39 SRAM to 64KB, just behind the mask ROM.
40 Chips using the latter setup are supposed to select this option to
41 adjust the addresses accordingly.
42
Hans de Goede44d8ae52015-04-06 20:33:34 +020043# Note only one of these may be selected at a time! But hidden choices are
44# not supported by Kconfig
45config SUNXI_GEN_SUN4I
46 bool
47 ---help---
48 Select this for sunxi SoCs which have resets and clocks set up
49 as the original A10 (mach-sun4i).
50
51config SUNXI_GEN_SUN6I
52 bool
53 ---help---
54 Select this for sunxi SoCs which have sun6i like periphery, like
55 separate ahb reset control registers, custom pmic bus, new style
56 watchdog, etc.
57
58
Andre Przywara7b82a222017-02-16 01:20:27 +000059config MACH_SUNXI_H3_H5
60 bool
61 select SUNXI_GEN_SUN6I
62 select SUPPORT_SPL
63
Ian Campbell2c7e3b92014-10-24 21:20:44 +010064choice
65 prompt "Sunxi SoC Variant"
Hans de Goede3da95362016-06-12 11:57:07 +020066 optional
Ian Campbell2c7e3b92014-10-24 21:20:44 +010067
Ian Campbellc3be2792014-10-24 21:20:45 +010068config MACH_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010069 bool "sun4i (Allwinner A10)"
70 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000071 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020072 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010073 select SUPPORT_SPL
74
Ian Campbellc3be2792014-10-24 21:20:45 +010075config MACH_SUN5I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010076 bool "sun5i (Allwinner A13)"
77 select CPU_V7
Andre Przywara85db5832017-02-16 01:20:21 +000078 select ARM_CORTEX_CPU_IS_UP
Hans de Goede44d8ae52015-04-06 20:33:34 +020079 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010080 select SUPPORT_SPL
81
Ian Campbellc3be2792014-10-24 21:20:45 +010082config MACH_SUN6I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010083 bool "sun6i (Allwinner A31)"
84 select CPU_V7
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080085 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090087 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020088 select SUNXI_GEN_SUN6I
Hans de Goede8c2c9cf2014-10-25 20:18:10 +020089 select SUPPORT_SPL
Chen-Yu Tsaicc08ea42015-05-28 21:25:32 +080090 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +010091
Ian Campbellc3be2792014-10-24 21:20:45 +010092config MACH_SUN7I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010093 bool "sun7i (Allwinner A20)"
94 select CPU_V7
Hans de Goedeea624e12014-11-14 09:34:30 +010095 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +090097 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +020098 select SUNXI_GEN_SUN4I
Ian Campbell2c7e3b92014-10-24 21:20:44 +010099 select SUPPORT_SPL
Hans de Goedeb366fb92014-10-24 20:12:04 +0200100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100101
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200102config MACH_SUN8I_A23
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100103 bool "sun8i (Allwinner A23)"
104 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800105 select CPU_V7_HAS_NONSEC
106 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900107 select ARCH_SUPPORT_PSCI
Hans de Goede44d8ae52015-04-06 20:33:34 +0200108 select SUNXI_GEN_SUN6I
Hans de Goede08fd1472014-12-07 14:34:27 +0100109 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800110 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100111
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530112config MACH_SUN8I_A33
113 bool "sun8i (Allwinner A33)"
114 select CPU_V7
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800115 select CPU_V7_HAS_NONSEC
116 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900117 select ARCH_SUPPORT_PSCI
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530118 select SUNXI_GEN_SUN6I
119 select SUPPORT_SPL
Chen-Yu Tsai014414f2015-05-28 21:25:34 +0800120 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar8c3dacf2015-03-01 23:47:48 +0530121
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800122config MACH_SUN8I_A83T
123 bool "sun8i (Allwinner A83T)"
124 select CPU_V7
125 select SUNXI_GEN_SUN6I
126 select SUPPORT_SPL
127
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100128config MACH_SUN8I_H3
129 bool "sun8i (Allwinner H3)"
130 select CPU_V7
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800131 select CPU_V7_HAS_NONSEC
132 select CPU_V7_HAS_VIRT
Masahiro Yamada217f92b2016-08-30 16:22:22 +0900133 select ARCH_SUPPORT_PSCI
Andre Przywara7b82a222017-02-16 01:20:27 +0000134 select MACH_SUNXI_H3_H5
Chen-Yu Tsai853f6d12016-01-06 15:13:09 +0800135 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100136
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800137config MACH_SUN8I_R40
138 bool "sun8i (Allwinner R40)"
139 select CPU_V7
Chen-Yu Tsai09186482017-03-01 11:03:15 +0800140 select CPU_V7_HAS_NONSEC
141 select CPU_V7_HAS_VIRT
142 select ARCH_SUPPORT_PSCI
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800143 select SUNXI_GEN_SUN6I
Chen-Yu Tsai50ae7ae2016-12-02 16:09:49 +0800144 select SUPPORT_SPL
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800145
Hans de Goede1871a8c2015-01-13 19:25:06 +0100146config MACH_SUN9I
147 bool "sun9i (Allwinner A80)"
148 select CPU_V7
Andre Przywarabc613d82017-02-16 01:20:23 +0000149 select SUNXI_HIGH_SRAM
Hans de Goede1871a8c2015-01-13 19:25:06 +0100150 select SUNXI_GEN_SUN6I
Philipp Tomsicha98c2962016-10-28 18:21:32 +0800151 select SUPPORT_SPL
Hans de Goede1871a8c2015-01-13 19:25:06 +0100152
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800153config MACH_SUN50I
154 bool "sun50i (Allwinner A64)"
155 select ARM64
156 select SUNXI_GEN_SUN6I
Andre Przywarabc613d82017-02-16 01:20:23 +0000157 select SUNXI_HIGH_SRAM
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000158 select SUPPORT_SPL
Chen-Yu Tsaia81b7992016-05-02 10:28:07 +0800159
Andre Przywara997bde62017-02-16 01:20:28 +0000160config MACH_SUN50I_H5
161 bool "sun50i (Allwinner H5)"
162 select ARM64
163 select MACH_SUNXI_H3_H5
164 select SUNXI_HIGH_SRAM
165
Ian Campbell2c7e3b92014-10-24 21:20:44 +0100166endchoice
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800167
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200168# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
169config MACH_SUN8I
170 bool
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800171 default y if MACH_SUN8I_A23
172 default y if MACH_SUN8I_A33
173 default y if MACH_SUN8I_A83T
174 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800175 default y if MACH_SUN8I_R40
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200176
Andre Przywarab5402d12017-01-02 11:48:35 +0000177config RESERVE_ALLWINNER_BOOT0_HEADER
178 bool "reserve space for Allwinner boot0 header"
179 select ENABLE_ARM_SOC_BOOT0_HOOK
180 ---help---
181 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
182 filled with magic values post build. The Allwinner provided boot0
183 blob relies on this information to load and execute U-Boot.
184 Only needed on 64-bit Allwinner boards so far when using boot0.
185
Andre Przywara83843c92017-01-02 11:48:36 +0000186config ARM_BOOT_HOOK_RMR
187 bool
188 depends on ARM64
189 default y
190 select ENABLE_ARM_SOC_BOOT0_HOOK
191 ---help---
192 Insert some ARM32 code at the very beginning of the U-Boot binary
193 which uses an RMR register write to bring the core into AArch64 mode.
194 The very first instruction acts as a switch, since it's carefully
195 chosen to be a NOP in one mode and a branch in the other, so the
196 code would only be executed if not already in AArch64.
197 This allows both the SPL and the U-Boot proper to be entered in
198 either mode and switch to AArch64 if needed.
199
Vishnu Patekarf5fd8ca2016-01-12 01:20:58 +0800200config DRAM_TYPE
201 int "sunxi dram type"
202 depends on MACH_SUN8I_A83T
203 default 3
204 ---help---
205 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goede5e6bacd2015-04-06 20:55:39 +0200206
Hans de Goede37781a12014-11-15 19:46:39 +0100207config DRAM_CLK
Hans de Goede8ffc4872015-01-17 14:24:55 +0100208 int "sunxi dram clock speed"
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800209 default 792 if MACH_SUN9I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800210 default 648 if MACH_SUN8I_R40
Hans de Goede8ffc4872015-01-17 14:24:55 +0100211 default 312 if MACH_SUN6I || MACH_SUN8I
212 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
Andre Przywara52e31822017-01-02 11:48:37 +0000213 default 672 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100214 ---help---
Philipp Tomsich297bb9e2016-10-28 18:21:28 +0800215 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
216 must be a multiple of 24. For the sun9i (A80), the tested values
217 (for DDR3-1600) are 312 to 792.
Hans de Goede37781a12014-11-15 19:46:39 +0100218
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200219if MACH_SUN5I || MACH_SUN7I
220config DRAM_MBUS_CLK
221 int "sunxi mbus clock speed"
222 default 300
223 ---help---
224 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
225
226endif
227
Hans de Goede37781a12014-11-15 19:46:39 +0100228config DRAM_ZQ
Hans de Goede8ffc4872015-01-17 14:24:55 +0100229 int "sunxi dram zq value"
230 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
231 default 127 if MACH_SUN7I
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800232 default 3881979 if MACH_SUN8I_R40
Chen-Yu Tsai58b628e2016-10-28 18:21:36 +0800233 default 4145117 if MACH_SUN9I
Andre Przywara52e31822017-01-02 11:48:37 +0000234 default 3881915 if MACH_SUN50I
Hans de Goede37781a12014-11-15 19:46:39 +0100235 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100236 Set the dram zq value.
Hans de Goede37781a12014-11-15 19:46:39 +0100237
Hans de Goede8975cdf2015-05-13 15:00:46 +0200238config DRAM_ODT_EN
239 bool "sunxi dram odt enable"
240 default n if !MACH_SUN8I_A23
241 default y if MACH_SUN8I_A23
Chen-Yu Tsaifab03e32016-11-30 16:58:35 +0800242 default y if MACH_SUN8I_R40
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000243 default y if MACH_SUN50I
Hans de Goede8975cdf2015-05-13 15:00:46 +0200244 ---help---
245 Select this to enable dram odt (on die termination).
246
Hans de Goede8ffc4872015-01-17 14:24:55 +0100247if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
248config DRAM_EMR1
249 int "sunxi dram emr1 value"
250 default 0 if MACH_SUN4I
251 default 4 if MACH_SUN5I || MACH_SUN7I
252 ---help---
Hans de Goedee1a08882015-01-25 11:29:27 +0100253 Set the dram controller emr1 value.
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200254
Siarhei Siamashka47e35012015-02-01 00:27:06 +0200255config DRAM_TPR3
256 hex "sunxi dram tpr3 value"
257 default 0
258 ---help---
259 Set the dram controller tpr3 parameter. This parameter configures
260 the delay on the command lane and also phase shifts, which are
261 applied for sampling incoming read data. The default value 0
262 means that no phase/delay adjustments are necessary. Properly
263 configuring this parameter increases reliability at high DRAM
264 clock speeds.
265
266config DRAM_DQS_GATING_DELAY
267 hex "sunxi dram dqs_gating_delay value"
268 default 0
269 ---help---
270 Set the dram controller dqs_gating_delay parmeter. Each byte
271 encodes the DQS gating delay for each byte lane. The delay
272 granularity is 1/4 cycle. For example, the value 0x05060606
273 means that the delay is 5 quarter-cycles for one lane (1.25
274 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
275 The default value 0 means autodetection. The results of hardware
276 autodetection are not very reliable and depend on the chip
277 temperature (sometimes producing different results on cold start
278 and warm reboot). But the accuracy of hardware autodetection
279 is usually good enough, unless running at really high DRAM
280 clocks speeds (up to 600MHz). If unsure, keep as 0.
281
Siarhei Siamashkad1336472015-02-01 00:27:05 +0200282choice
283 prompt "sunxi dram timings"
284 default DRAM_TIMINGS_VENDOR_MAGIC
285 ---help---
286 Select the timings of the DDR3 chips.
287
288config DRAM_TIMINGS_VENDOR_MAGIC
289 bool "Magic vendor timings from Android"
290 ---help---
291 The same DRAM timings as in the Allwinner boot0 bootloader.
292
293config DRAM_TIMINGS_DDR3_1066F_1333H
294 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
295 ---help---
296 Use the timings of the standard JEDEC DDR3-1066F speed bin for
297 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
298 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
299 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
300 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
301 that down binning to DDR3-1066F is supported (because DDR3-1066F
302 uses a bit faster timings than DDR3-1333H).
303
304config DRAM_TIMINGS_DDR3_800E_1066G_1333J
305 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
306 ---help---
307 Use the timings of the slowest possible JEDEC speed bin for the
308 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
309 DDR3-800E, DDR3-1066G or DDR3-1333J.
310
311endchoice
312
Hans de Goede37781a12014-11-15 19:46:39 +0100313endif
314
Hans de Goede8975cdf2015-05-13 15:00:46 +0200315if MACH_SUN8I_A23
316config DRAM_ODT_CORRECTION
317 int "sunxi dram odt correction value"
318 default 0
319 ---help---
320 Set the dram odt correction value (range -255 - 255). In allwinner
321 fex files, this option is found in bits 8-15 of the u32 odt_en variable
322 in the [dram] section. When bit 31 of the odt_en variable is set
323 then the correction is negative. Usually the value for this is 0.
324endif
325
Iain Patone71b4222015-03-28 10:26:38 +0000326config SYS_CLK_FREQ
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800327 default 1008000000 if MACH_SUN4I
328 default 1008000000 if MACH_SUN5I
329 default 1008000000 if MACH_SUN6I
Iain Patone71b4222015-03-28 10:26:38 +0000330 default 912000000 if MACH_SUN7I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800331 default 1008000000 if MACH_SUN8I
332 default 1008000000 if MACH_SUN9I
333 default 816000000 if MACH_SUN50I
Iain Patone71b4222015-03-28 10:26:38 +0000334
Maxime Ripard8a6564d2014-10-03 20:16:29 +0800335config SYS_CONFIG_NAME
Ian Campbellc3be2792014-10-24 21:20:45 +0100336 default "sun4i" if MACH_SUN4I
337 default "sun5i" if MACH_SUN5I
338 default "sun6i" if MACH_SUN6I
339 default "sun7i" if MACH_SUN7I
340 default "sun8i" if MACH_SUN8I
Hans de Goede1871a8c2015-01-13 19:25:06 +0100341 default "sun9i" if MACH_SUN9I
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200342 default "sun50i" if MACH_SUN50I
Hans de Goede6ae66f22014-08-01 09:28:24 +0200343
Masahiro Yamadadd840582014-07-30 14:08:14 +0900344config SYS_BOARD
Masahiro Yamadadd840582014-07-30 14:08:14 +0900345 default "sunxi"
346
347config SYS_SOC
Masahiro Yamadadd840582014-07-30 14:08:14 +0900348 default "sunxi"
349
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200350config UART0_PORT_F
351 bool "UART0 on MicroSD breakout board"
Siarhei Siamashkaf0ce28e2014-12-25 02:34:47 +0200352 default n
353 ---help---
354 Repurpose the SD card slot for getting access to the UART0 serial
355 console. Primarily useful only for low level u-boot debugging on
356 tablets, where normal UART0 is difficult to access and requires
357 device disassembly and/or soldering. As the SD card can't be used
358 at the same time, the system can be only booted in the FEL mode.
359 Only enable this if you really know what you are doing.
360
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200361config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamadaab650062016-08-12 10:26:50 +0900362 bool "Enable workarounds for booting old kernels"
Hans de Goedeaccc9e42014-10-22 14:56:36 +0200363 default n
364 ---help---
365 Set this to enable various workarounds for old kernels, this results in
366 sub-optimal settings for newer kernels, only enable if needed.
367
Mylène Josserandf5fd7882017-04-02 12:59:10 +0200368config MACPWR
369 string "MAC power pin"
370 default ""
371 help
372 Set the pin used to power the MAC. This takes a string in the format
373 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
374
Hans de Goedecd821132014-10-02 20:29:26 +0200375config MMC0_CD_PIN
376 string "Card detect pin for mmc0"
Andre Przywara7b82a222017-02-16 01:20:27 +0000377 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goedecd821132014-10-02 20:29:26 +0200378 default ""
379 ---help---
380 Set the card detect pin for mmc0, leave empty to not use cd. This
381 takes a string in the format understood by sunxi_name_to_gpio, e.g.
382 PH1 for pin 1 of port H.
383
384config MMC1_CD_PIN
385 string "Card detect pin for mmc1"
386 default ""
387 ---help---
388 See MMC0_CD_PIN help text.
389
390config MMC2_CD_PIN
391 string "Card detect pin for mmc2"
392 default ""
393 ---help---
394 See MMC0_CD_PIN help text.
395
396config MMC3_CD_PIN
397 string "Card detect pin for mmc3"
398 default ""
399 ---help---
400 See MMC0_CD_PIN help text.
401
Paul Kocialkowski8deacca2015-03-22 18:12:23 +0100402config MMC1_PINS
403 string "Pins for mmc1"
404 default ""
405 ---help---
406 Set the pins used for mmc1, when applicable. This takes a string in the
407 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
408
409config MMC2_PINS
410 string "Pins for mmc2"
411 default ""
412 ---help---
413 See MMC1_PINS help text.
414
415config MMC3_PINS
416 string "Pins for mmc3"
417 default ""
418 ---help---
419 See MMC1_PINS help text.
420
Hans de Goede2ccfac02014-10-02 20:43:50 +0200421config MMC_SUNXI_SLOT_EXTRA
422 int "mmc extra slot number"
423 default -1
424 ---help---
425 sunxi builds always enable mmc0, some boards also have a second sdcard
426 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
427 support for this.
428
Hans de Goede2c3c3ec2016-04-01 22:39:26 +0200429config INITIAL_USB_SCAN_DELAY
430 int "delay initial usb scan by x ms to allow builtin devices to init"
431 default 0
432 ---help---
433 Some boards have on board usb devices which need longer than the
434 USB spec's 1 second to connect from board powerup. Set this config
435 option to a non 0 value to add an extra delay before the first usb
436 bus scan.
437
Hans de Goede4458b7a2015-01-07 15:26:06 +0100438config USB0_VBUS_PIN
439 string "Vbus enable pin for usb0 (otg)"
440 default ""
441 ---help---
442 Set the Vbus enable pin for usb0 (otg). This takes a string in the
443 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
444
Hans de Goede52defe82015-02-16 22:13:43 +0100445config USB0_VBUS_DET
446 string "Vbus detect pin for usb0 (otg)"
Hans de Goede52defe82015-02-16 22:13:43 +0100447 default ""
448 ---help---
449 Set the Vbus detect pin for usb0 (otg). This takes a string in the
450 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
451
Hans de Goede48c06c92015-06-14 17:29:53 +0200452config USB0_ID_DET
453 string "ID detect pin for usb0 (otg)"
454 default ""
455 ---help---
456 Set the ID detect pin for usb0 (otg). This takes a string in the
457 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
458
Hans de Goede115200c2014-11-07 16:09:00 +0100459config USB1_VBUS_PIN
460 string "Vbus enable pin for usb1 (ehci0)"
461 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100462 default "PH27" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100463 ---help---
464 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
465 a string in the format understood by sunxi_name_to_gpio, e.g.
466 PH1 for pin 1 of port H.
467
468config USB2_VBUS_PIN
469 string "Vbus enable pin for usb2 (ehci1)"
470 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goede76946df2014-11-07 14:51:12 +0100471 default "PH24" if MACH_SUN6I
Hans de Goede115200c2014-11-07 16:09:00 +0100472 ---help---
473 See USB1_VBUS_PIN help text.
474
Hans de Goede60fa6302016-03-18 08:42:01 +0100475config USB3_VBUS_PIN
476 string "Vbus enable pin for usb3 (ehci2)"
477 default ""
478 ---help---
479 See USB1_VBUS_PIN help text.
480
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200481config I2C0_ENABLE
482 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai409677e2016-11-30 15:30:30 +0800483 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200484 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede0878a8a2016-05-15 13:51:58 +0200485 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200486 ---help---
487 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
488 its clock and setting up the bus. This is especially useful on devices
489 with slaves connected to the bus or with pins exposed through e.g. an
490 expansion port/header.
491
492config I2C1_ENABLE
493 bool "Enable I2C/TWI controller 1"
494 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200495 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200496 ---help---
497 See I2C0_ENABLE help text.
498
499config I2C2_ENABLE
500 bool "Enable I2C/TWI controller 2"
501 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200502 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200503 ---help---
504 See I2C0_ENABLE help text.
505
506if MACH_SUN6I || MACH_SUN7I
507config I2C3_ENABLE
508 bool "Enable I2C/TWI controller 3"
509 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200510 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200511 ---help---
512 See I2C0_ENABLE help text.
513endif
514
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100515if SUNXI_GEN_SUN6I
Jelle van der Waa9d082682016-01-14 14:06:26 +0100516config R_I2C_ENABLE
517 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100518 # This is used for the pmic on H3
519 default y if SY8106A_POWER
Hans de Goede0878a8a2016-05-15 13:51:58 +0200520 select CMD_I2C
Jelle van der Waa9d082682016-01-14 14:06:26 +0100521 ---help---
522 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa0d8382a2016-02-23 18:47:19 +0100523endif
Jelle van der Waa9d082682016-01-14 14:06:26 +0100524
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200525if MACH_SUN7I
526config I2C4_ENABLE
527 bool "Enable I2C/TWI controller 4"
528 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200529 select CMD_I2C
Paul Kocialkowski6c739c52015-04-10 23:09:52 +0200530 ---help---
531 See I2C0_ENABLE help text.
532endif
533
Hans de Goede2fcf0332015-04-25 17:25:14 +0200534config AXP_GPIO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900535 bool "Enable support for gpio-s on axp PMICs"
Hans de Goede2fcf0332015-04-25 17:25:14 +0200536 default n
537 ---help---
538 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
539
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200540config VIDEO
Masahiro Yamadaab650062016-08-12 10:26:50 +0900541 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800542 depends on !MACH_SUN8I_A83T
543 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsai379feba2016-11-30 14:57:32 +0800544 depends on !MACH_SUN8I_R40
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800545 depends on !MACH_SUN9I
546 depends on !MACH_SUN50I
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200547 default y
548 ---help---
Hans de Goede2dae8002014-12-21 16:28:32 +0100549 Say Y here to add support for using a cfb console on the HDMI, LCD
550 or VGA output found on most sunxi devices. See doc/README.video for
551 info on how to select the video output and mode.
552
Hans de Goede2fbf0912014-12-23 23:04:35 +0100553config VIDEO_HDMI
Masahiro Yamadaab650062016-08-12 10:26:50 +0900554 bool "HDMI output support"
Hans de Goede2fbf0912014-12-23 23:04:35 +0100555 depends on VIDEO && !MACH_SUN8I
556 default y
557 ---help---
558 Say Y here to add support for outputting video over HDMI.
559
Hans de Goeded9786d22014-12-25 13:58:06 +0100560config VIDEO_VGA
Masahiro Yamadaab650062016-08-12 10:26:50 +0900561 bool "VGA output support"
Hans de Goeded9786d22014-12-25 13:58:06 +0100562 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
563 default n
564 ---help---
565 Say Y here to add support for outputting video over VGA.
566
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100567config VIDEO_VGA_VIA_LCD
Masahiro Yamadaab650062016-08-12 10:26:50 +0900568 bool "VGA via LCD controller support"
Chen-Yu Tsai2583d5b2015-01-12 18:02:10 +0800569 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedee2bbdfb2014-12-24 12:17:07 +0100570 default n
571 ---help---
572 Say Y here to add support for external DACs connected to the parallel
573 LCD interface driving a VGA connector, such as found on the
574 Olimex A13 boards.
575
Hans de Goedefb75d972015-01-25 15:33:07 +0100576config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamadaab650062016-08-12 10:26:50 +0900577 bool "Force sync active high for VGA via LCD controller support"
Hans de Goedefb75d972015-01-25 15:33:07 +0100578 depends on VIDEO_VGA_VIA_LCD
579 default n
580 ---help---
581 Say Y here if you've a board which uses opendrain drivers for the vga
582 hsync and vsync signals. Opendrain drivers cannot generate steep enough
583 positive edges for a stable video output, so on boards with opendrain
584 drivers the sync signals must always be active high.
585
Chen-Yu Tsai507e27d2015-01-12 18:02:11 +0800586config VIDEO_VGA_EXTERNAL_DAC_EN
587 string "LCD panel power enable pin"
588 depends on VIDEO_VGA_VIA_LCD
589 default ""
590 ---help---
591 Set the enable pin for the external VGA DAC. This takes a string in the
592 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
593
Hans de Goede39920c82015-08-03 19:20:26 +0200594config VIDEO_COMPOSITE
Masahiro Yamadaab650062016-08-12 10:26:50 +0900595 bool "Composite video output support"
Hans de Goede39920c82015-08-03 19:20:26 +0200596 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
597 default n
598 ---help---
599 Say Y here to add support for outputting composite video.
600
Hans de Goede2dae8002014-12-21 16:28:32 +0100601config VIDEO_LCD_MODE
602 string "LCD panel timing details"
603 depends on VIDEO
604 default ""
605 ---help---
606 LCD panel timing details string, leave empty if there is no LCD panel.
607 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
608 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede8addd3e2015-08-16 11:23:42 +0200609 Also see: http://linux-sunxi.org/LCD
Hans de Goede2dae8002014-12-21 16:28:32 +0100610
Hans de Goede65150322015-01-13 13:21:46 +0100611config VIDEO_LCD_DCLK_PHASE
612 int "LCD panel display clock phase"
613 depends on VIDEO
614 default 1
615 ---help---
616 Select LCD panel display clock phase shift, range 0-3.
617
Hans de Goede2dae8002014-12-21 16:28:32 +0100618config VIDEO_LCD_POWER
619 string "LCD panel power enable pin"
620 depends on VIDEO
621 default ""
622 ---help---
623 Set the power enable pin for the LCD panel. This takes a string in the
624 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
625
Hans de Goede242e3d82015-02-16 17:26:41 +0100626config VIDEO_LCD_RESET
627 string "LCD panel reset pin"
628 depends on VIDEO
629 default ""
630 ---help---
631 Set the reset pin for the LCD panel. This takes a string in the format
632 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
633
Hans de Goede2dae8002014-12-21 16:28:32 +0100634config VIDEO_LCD_BL_EN
635 string "LCD panel backlight enable pin"
636 depends on VIDEO
637 default ""
638 ---help---
639 Set the backlight enable pin for the LCD panel. This takes a string in the
640 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
641 port H.
642
643config VIDEO_LCD_BL_PWM
644 string "LCD panel backlight pwm pin"
645 depends on VIDEO
646 default ""
647 ---help---
648 Set the backlight pwm pin for the LCD panel. This takes a string in the
649 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegen7f2c5212014-08-13 07:55:06 +0200650
Hans de Goedea7403ae2015-01-22 21:02:42 +0100651config VIDEO_LCD_BL_PWM_ACTIVE_LOW
652 bool "LCD panel backlight pwm is inverted"
653 depends on VIDEO
654 default y
655 ---help---
656 Set this if the backlight pwm output is active low.
657
Hans de Goede55410082015-02-16 17:23:25 +0100658config VIDEO_LCD_PANEL_I2C
659 bool "LCD panel needs to be configured via i2c"
660 depends on VIDEO
Hans de Goede1fc42012015-03-07 12:00:02 +0100661 default n
Hans de Goede0878a8a2016-05-15 13:51:58 +0200662 select CMD_I2C
Hans de Goede55410082015-02-16 17:23:25 +0100663 ---help---
664 Say y here if the LCD panel needs to be configured via i2c. This
665 will add a bitbang i2c controller using gpios to talk to the LCD.
666
667config VIDEO_LCD_PANEL_I2C_SDA
668 string "LCD panel i2c interface SDA pin"
669 depends on VIDEO_LCD_PANEL_I2C
670 default "PG12"
671 ---help---
672 Set the SDA pin for the LCD i2c interface. This takes a string in the
673 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
674
675config VIDEO_LCD_PANEL_I2C_SCL
676 string "LCD panel i2c interface SCL pin"
677 depends on VIDEO_LCD_PANEL_I2C
678 default "PG10"
679 ---help---
680 Set the SCL pin for the LCD i2c interface. This takes a string in the
681 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
682
Hans de Goede213480e2015-01-01 22:04:34 +0100683
684# Note only one of these may be selected at a time! But hidden choices are
685# not supported by Kconfig
686config VIDEO_LCD_IF_PARALLEL
687 bool
688
689config VIDEO_LCD_IF_LVDS
690 bool
691
692
693choice
694 prompt "LCD panel support"
695 depends on VIDEO
696 ---help---
697 Select which type of LCD panel to support.
698
699config VIDEO_LCD_PANEL_PARALLEL
700 bool "Generic parallel interface LCD panel"
701 select VIDEO_LCD_IF_PARALLEL
702
703config VIDEO_LCD_PANEL_LVDS
704 bool "Generic lvds interface LCD panel"
705 select VIDEO_LCD_IF_LVDS
706
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200707config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
708 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
709 select VIDEO_LCD_SSD2828
710 select VIDEO_LCD_IF_PARALLEL
711 ---help---
Hans de Goedec1cfd512015-08-08 16:13:53 +0200712 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
713
714config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
715 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
716 select VIDEO_LCD_ANX9804
717 select VIDEO_LCD_IF_PARALLEL
718 select VIDEO_LCD_PANEL_I2C
719 ---help---
720 Select this for eDP LCD panels with 4 lanes running at 1.62G,
721 connected via an ANX9804 bridge chip.
Siarhei Siamashka97ece832015-01-19 05:23:33 +0200722
Hans de Goede27515b22015-01-20 09:23:36 +0100723config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
724 bool "Hitachi tx18d42vm LCD panel"
725 select VIDEO_LCD_HITACHI_TX18D42VM
726 select VIDEO_LCD_IF_LVDS
727 ---help---
728 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
729
Hans de Goedeaad2ac22015-02-16 17:49:47 +0100730config VIDEO_LCD_TL059WV5C0
731 bool "tl059wv5c0 LCD panel"
732 select VIDEO_LCD_PANEL_I2C
733 select VIDEO_LCD_IF_PARALLEL
734 ---help---
735 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
736 Aigo M60/M608/M606 tablets.
737
Hans de Goede213480e2015-01-01 22:04:34 +0100738endchoice
739
Mylène Josserandd7b560e2017-04-02 12:59:09 +0200740config SATAPWR
741 string "SATA power pin"
742 default ""
743 help
744 Set the pins used to power the SATA. This takes a string in the
745 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
746 port H.
Hans de Goede213480e2015-01-01 22:04:34 +0100747
Hans de Goedec13f60d2015-01-25 12:10:48 +0100748config GMAC_TX_DELAY
749 int "GMAC Transmit Clock Delay Chain"
750 default 0
751 ---help---
752 Set the GMAC Transmit Clock Delay Chain value.
753
Hans de Goedeff42d102015-09-13 13:02:48 +0200754config SPL_STACK_R_ADDR
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800755 default 0x4fe00000 if MACH_SUN4I
756 default 0x4fe00000 if MACH_SUN5I
757 default 0x4fe00000 if MACH_SUN6I
758 default 0x4fe00000 if MACH_SUN7I
759 default 0x4fe00000 if MACH_SUN8I
Hans de Goedeff42d102015-09-13 13:02:48 +0200760 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsai301791c2017-03-02 16:03:06 +0800761 default 0x4fe00000 if MACH_SUN50I
Hans de Goedeff42d102015-09-13 13:02:48 +0200762
Masahiro Yamadadd840582014-07-30 14:08:14 +0900763endif